]> git.proxmox.com Git - qemu.git/blame - target-s390x/translate.c
target-s390: Convert ISKE
[qemu.git] / target-s390x / translate.c
CommitLineData
10ec5117
AG
1/*
2 * S/390 translation
3 *
4 * Copyright (c) 2009 Ulrich Hecht
e023e832 5 * Copyright (c) 2010 Alexander Graf
10ec5117
AG
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
70539e18 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
10ec5117 19 */
e023e832 20
e023e832
AG
21/* #define DEBUG_INLINE_BRANCHES */
22#define S390X_DEBUG_DISAS
23/* #define S390X_DEBUG_DISAS_VERBOSE */
24
25#ifdef S390X_DEBUG_DISAS_VERBOSE
26# define LOG_DISAS(...) qemu_log(__VA_ARGS__)
27#else
28# define LOG_DISAS(...) do { } while (0)
29#endif
10ec5117
AG
30
31#include "cpu.h"
76cad711 32#include "disas/disas.h"
10ec5117 33#include "tcg-op.h"
1de7afc9 34#include "qemu/log.h"
58a9e35b 35#include "qemu/host-utils.h"
10ec5117 36
e023e832
AG
37/* global register indexes */
38static TCGv_ptr cpu_env;
39
022c62cb 40#include "exec/gen-icount.h"
3208afbe 41#include "helper.h"
e023e832 42#define GEN_HELPER 1
3208afbe 43#include "helper.h"
e023e832 44
ad044d09
RH
45
46/* Information that (most) every instruction needs to manipulate. */
e023e832 47typedef struct DisasContext DisasContext;
ad044d09
RH
48typedef struct DisasInsn DisasInsn;
49typedef struct DisasFields DisasFields;
50
e023e832 51struct DisasContext {
e023e832 52 struct TranslationBlock *tb;
ad044d09
RH
53 const DisasInsn *insn;
54 DisasFields *fields;
55 uint64_t pc, next_pc;
56 enum cc_op cc_op;
57 bool singlestep_enabled;
58 int is_jmp;
e023e832
AG
59};
60
3fde06f5
RH
61/* Information carried about a condition to be evaluated. */
62typedef struct {
63 TCGCond cond:8;
64 bool is_64;
65 bool g1;
66 bool g2;
67 union {
68 struct { TCGv_i64 a, b; } s64;
69 struct { TCGv_i32 a, b; } s32;
70 } u;
71} DisasCompare;
72
e023e832
AG
73#define DISAS_EXCP 4
74
75static void gen_op_calc_cc(DisasContext *s);
76
77#ifdef DEBUG_INLINE_BRANCHES
78static uint64_t inline_branch_hit[CC_OP_MAX];
79static uint64_t inline_branch_miss[CC_OP_MAX];
80#endif
81
82static inline void debug_insn(uint64_t insn)
83{
84 LOG_DISAS("insn: 0x%" PRIx64 "\n", insn);
85}
86
87static inline uint64_t pc_to_link_info(DisasContext *s, uint64_t pc)
88{
89 if (!(s->tb->flags & FLAG_MASK_64)) {
90 if (s->tb->flags & FLAG_MASK_32) {
91 return pc | 0x80000000;
92 }
93 }
94 return pc;
95}
96
a4e3ad19 97void cpu_dump_state(CPUS390XState *env, FILE *f, fprintf_function cpu_fprintf,
10ec5117
AG
98 int flags)
99{
100 int i;
e023e832 101
d885bdd4
RH
102 if (env->cc_op > 3) {
103 cpu_fprintf(f, "PSW=mask %016" PRIx64 " addr %016" PRIx64 " cc %15s\n",
104 env->psw.mask, env->psw.addr, cc_name(env->cc_op));
105 } else {
106 cpu_fprintf(f, "PSW=mask %016" PRIx64 " addr %016" PRIx64 " cc %02x\n",
107 env->psw.mask, env->psw.addr, env->cc_op);
108 }
109
10ec5117 110 for (i = 0; i < 16; i++) {
e023e832 111 cpu_fprintf(f, "R%02d=%016" PRIx64, i, env->regs[i]);
10ec5117
AG
112 if ((i % 4) == 3) {
113 cpu_fprintf(f, "\n");
114 } else {
115 cpu_fprintf(f, " ");
116 }
117 }
e023e832 118
10ec5117 119 for (i = 0; i < 16; i++) {
431253c2 120 cpu_fprintf(f, "F%02d=%016" PRIx64, i, env->fregs[i].ll);
10ec5117
AG
121 if ((i % 4) == 3) {
122 cpu_fprintf(f, "\n");
123 } else {
124 cpu_fprintf(f, " ");
125 }
126 }
e023e832 127
e023e832
AG
128#ifndef CONFIG_USER_ONLY
129 for (i = 0; i < 16; i++) {
130 cpu_fprintf(f, "C%02d=%016" PRIx64, i, env->cregs[i]);
131 if ((i % 4) == 3) {
132 cpu_fprintf(f, "\n");
133 } else {
134 cpu_fprintf(f, " ");
135 }
136 }
137#endif
138
e023e832
AG
139#ifdef DEBUG_INLINE_BRANCHES
140 for (i = 0; i < CC_OP_MAX; i++) {
141 cpu_fprintf(f, " %15s = %10ld\t%10ld\n", cc_name(i),
142 inline_branch_miss[i], inline_branch_hit[i]);
143 }
144#endif
d885bdd4
RH
145
146 cpu_fprintf(f, "\n");
10ec5117
AG
147}
148
e023e832
AG
149static TCGv_i64 psw_addr;
150static TCGv_i64 psw_mask;
151
152static TCGv_i32 cc_op;
153static TCGv_i64 cc_src;
154static TCGv_i64 cc_dst;
155static TCGv_i64 cc_vr;
156
431253c2 157static char cpu_reg_names[32][4];
e023e832 158static TCGv_i64 regs[16];
431253c2 159static TCGv_i64 fregs[16];
e023e832
AG
160
161static uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
162
d5a43964
AG
163void s390x_translate_init(void)
164{
e023e832 165 int i;
e023e832
AG
166
167 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
431253c2
RH
168 psw_addr = tcg_global_mem_new_i64(TCG_AREG0,
169 offsetof(CPUS390XState, psw.addr),
e023e832 170 "psw_addr");
431253c2
RH
171 psw_mask = tcg_global_mem_new_i64(TCG_AREG0,
172 offsetof(CPUS390XState, psw.mask),
e023e832
AG
173 "psw_mask");
174
a4e3ad19 175 cc_op = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUS390XState, cc_op),
e023e832 176 "cc_op");
a4e3ad19 177 cc_src = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUS390XState, cc_src),
e023e832 178 "cc_src");
a4e3ad19 179 cc_dst = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUS390XState, cc_dst),
e023e832 180 "cc_dst");
a4e3ad19 181 cc_vr = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUS390XState, cc_vr),
e023e832
AG
182 "cc_vr");
183
e023e832 184 for (i = 0; i < 16; i++) {
431253c2 185 snprintf(cpu_reg_names[i], sizeof(cpu_reg_names[0]), "r%d", i);
e023e832 186 regs[i] = tcg_global_mem_new(TCG_AREG0,
431253c2
RH
187 offsetof(CPUS390XState, regs[i]),
188 cpu_reg_names[i]);
189 }
190
191 for (i = 0; i < 16; i++) {
192 snprintf(cpu_reg_names[i + 16], sizeof(cpu_reg_names[0]), "f%d", i);
193 fregs[i] = tcg_global_mem_new(TCG_AREG0,
194 offsetof(CPUS390XState, fregs[i].d),
195 cpu_reg_names[i + 16]);
e023e832 196 }
7e68da2a
RH
197
198 /* register helpers */
199#define GEN_HELPER 2
200#include "helper.h"
d5a43964
AG
201}
202
e023e832 203static inline TCGv_i64 load_reg(int reg)
10ec5117 204{
e023e832
AG
205 TCGv_i64 r = tcg_temp_new_i64();
206 tcg_gen_mov_i64(r, regs[reg]);
207 return r;
10ec5117
AG
208}
209
e023e832 210static inline TCGv_i64 load_freg(int reg)
10ec5117 211{
e023e832 212 TCGv_i64 r = tcg_temp_new_i64();
431253c2 213 tcg_gen_mov_i64(r, fregs[reg]);
e023e832 214 return r;
10ec5117
AG
215}
216
e023e832 217static inline TCGv_i32 load_freg32(int reg)
10ec5117 218{
e023e832 219 TCGv_i32 r = tcg_temp_new_i32();
431253c2
RH
220#if HOST_LONG_BITS == 32
221 tcg_gen_mov_i32(r, TCGV_HIGH(fregs[reg]));
222#else
223 tcg_gen_shri_i64(MAKE_TCGV_I64(GET_TCGV_I32(r)), fregs[reg], 32);
224#endif
e023e832
AG
225 return r;
226}
227
d764a8d1
RH
228static inline TCGv_i64 load_freg32_i64(int reg)
229{
230 TCGv_i64 r = tcg_temp_new_i64();
231 tcg_gen_shri_i64(r, fregs[reg], 32);
232 return r;
233}
234
e023e832
AG
235static inline TCGv_i32 load_reg32(int reg)
236{
237 TCGv_i32 r = tcg_temp_new_i32();
238 tcg_gen_trunc_i64_i32(r, regs[reg]);
239 return r;
240}
241
242static inline TCGv_i64 load_reg32_i64(int reg)
243{
244 TCGv_i64 r = tcg_temp_new_i64();
245 tcg_gen_ext32s_i64(r, regs[reg]);
246 return r;
247}
248
249static inline void store_reg(int reg, TCGv_i64 v)
250{
251 tcg_gen_mov_i64(regs[reg], v);
252}
253
254static inline void store_freg(int reg, TCGv_i64 v)
255{
431253c2 256 tcg_gen_mov_i64(fregs[reg], v);
e023e832
AG
257}
258
259static inline void store_reg32(int reg, TCGv_i32 v)
260{
431253c2 261 /* 32 bit register writes keep the upper half */
e023e832
AG
262#if HOST_LONG_BITS == 32
263 tcg_gen_mov_i32(TCGV_LOW(regs[reg]), v);
264#else
431253c2
RH
265 tcg_gen_deposit_i64(regs[reg], regs[reg],
266 MAKE_TCGV_I64(GET_TCGV_I32(v)), 0, 32);
e023e832
AG
267#endif
268}
269
270static inline void store_reg32_i64(int reg, TCGv_i64 v)
271{
272 /* 32 bit register writes keep the upper half */
e023e832 273 tcg_gen_deposit_i64(regs[reg], regs[reg], v, 0, 32);
e023e832
AG
274}
275
77f8d6c3
RH
276static inline void store_reg32h_i64(int reg, TCGv_i64 v)
277{
278 tcg_gen_deposit_i64(regs[reg], regs[reg], v, 32, 32);
279}
280
e023e832
AG
281static inline void store_freg32(int reg, TCGv_i32 v)
282{
431253c2
RH
283 /* 32 bit register writes keep the lower half */
284#if HOST_LONG_BITS == 32
285 tcg_gen_mov_i32(TCGV_HIGH(fregs[reg]), v);
286#else
287 tcg_gen_deposit_i64(fregs[reg], fregs[reg],
288 MAKE_TCGV_I64(GET_TCGV_I32(v)), 32, 32);
289#endif
e023e832
AG
290}
291
d764a8d1
RH
292static inline void store_freg32_i64(int reg, TCGv_i64 v)
293{
294 tcg_gen_deposit_i64(fregs[reg], fregs[reg], v, 32, 32);
295}
296
1ac5889f
RH
297static inline void return_low128(TCGv_i64 dest)
298{
299 tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUS390XState, retxl));
300}
301
e023e832
AG
302static inline void update_psw_addr(DisasContext *s)
303{
304 /* psw.addr */
305 tcg_gen_movi_i64(psw_addr, s->pc);
306}
307
308static inline void potential_page_fault(DisasContext *s)
309{
310#ifndef CONFIG_USER_ONLY
311 update_psw_addr(s);
312 gen_op_calc_cc(s);
313#endif
314}
315
46ee3d84 316static inline uint64_t ld_code2(CPUS390XState *env, uint64_t pc)
e023e832 317{
46ee3d84 318 return (uint64_t)cpu_lduw_code(env, pc);
e023e832
AG
319}
320
46ee3d84 321static inline uint64_t ld_code4(CPUS390XState *env, uint64_t pc)
e023e832 322{
ad044d09 323 return (uint64_t)(uint32_t)cpu_ldl_code(env, pc);
e023e832
AG
324}
325
46ee3d84 326static inline uint64_t ld_code6(CPUS390XState *env, uint64_t pc)
e023e832 327{
ad044d09 328 return (ld_code2(env, pc) << 32) | ld_code4(env, pc + 2);
e023e832
AG
329}
330
331static inline int get_mem_index(DisasContext *s)
332{
333 switch (s->tb->flags & FLAG_MASK_ASC) {
334 case PSW_ASC_PRIMARY >> 32:
335 return 0;
336 case PSW_ASC_SECONDARY >> 32:
337 return 1;
338 case PSW_ASC_HOME >> 32:
339 return 2;
340 default:
341 tcg_abort();
342 break;
343 }
344}
345
d5a103cd 346static void gen_exception(int excp)
e023e832 347{
d5a103cd 348 TCGv_i32 tmp = tcg_const_i32(excp);
089f5c06 349 gen_helper_exception(cpu_env, tmp);
e023e832 350 tcg_temp_free_i32(tmp);
e023e832
AG
351}
352
d5a103cd 353static void gen_program_exception(DisasContext *s, int code)
e023e832
AG
354{
355 TCGv_i32 tmp;
356
d5a103cd 357 /* Remember what pgm exeption this was. */
e023e832 358 tmp = tcg_const_i32(code);
a4e3ad19 359 tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUS390XState, int_pgm_code));
e023e832
AG
360 tcg_temp_free_i32(tmp);
361
d5a103cd
RH
362 tmp = tcg_const_i32(s->next_pc - s->pc);
363 tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUS390XState, int_pgm_ilen));
e023e832
AG
364 tcg_temp_free_i32(tmp);
365
d5a103cd
RH
366 /* Advance past instruction. */
367 s->pc = s->next_pc;
e023e832
AG
368 update_psw_addr(s);
369
d5a103cd 370 /* Save off cc. */
e023e832
AG
371 gen_op_calc_cc(s);
372
d5a103cd
RH
373 /* Trigger exception. */
374 gen_exception(EXCP_PGM);
e023e832 375
d5a103cd 376 /* End TB here. */
e023e832
AG
377 s->is_jmp = DISAS_EXCP;
378}
379
d5a103cd 380static inline void gen_illegal_opcode(DisasContext *s)
e023e832 381{
d5a103cd 382 gen_program_exception(s, PGM_SPECIFICATION);
e023e832
AG
383}
384
d5a103cd 385static inline void check_privileged(DisasContext *s)
e023e832
AG
386{
387 if (s->tb->flags & (PSW_MASK_PSTATE >> 32)) {
d5a103cd 388 gen_program_exception(s, PGM_PRIVILEGED);
e023e832
AG
389 }
390}
391
e023e832
AG
392static TCGv_i64 get_address(DisasContext *s, int x2, int b2, int d2)
393{
394 TCGv_i64 tmp;
395
396 /* 31-bitify the immediate part; register contents are dealt with below */
397 if (!(s->tb->flags & FLAG_MASK_64)) {
398 d2 &= 0x7fffffffUL;
399 }
400
401 if (x2) {
402 if (d2) {
403 tmp = tcg_const_i64(d2);
404 tcg_gen_add_i64(tmp, tmp, regs[x2]);
405 } else {
406 tmp = load_reg(x2);
407 }
408 if (b2) {
409 tcg_gen_add_i64(tmp, tmp, regs[b2]);
410 }
411 } else if (b2) {
412 if (d2) {
413 tmp = tcg_const_i64(d2);
414 tcg_gen_add_i64(tmp, tmp, regs[b2]);
415 } else {
416 tmp = load_reg(b2);
417 }
418 } else {
419 tmp = tcg_const_i64(d2);
420 }
421
422 /* 31-bit mode mask if there are values loaded from registers */
423 if (!(s->tb->flags & FLAG_MASK_64) && (x2 || b2)) {
424 tcg_gen_andi_i64(tmp, tmp, 0x7fffffffUL);
425 }
426
427 return tmp;
428}
429
aa31bf60 430static inline void gen_op_movi_cc(DisasContext *s, uint32_t val)
e023e832
AG
431{
432 s->cc_op = CC_OP_CONST0 + val;
433}
434
435static void gen_op_update1_cc_i64(DisasContext *s, enum cc_op op, TCGv_i64 dst)
436{
437 tcg_gen_discard_i64(cc_src);
438 tcg_gen_mov_i64(cc_dst, dst);
439 tcg_gen_discard_i64(cc_vr);
440 s->cc_op = op;
441}
442
443static void gen_op_update1_cc_i32(DisasContext *s, enum cc_op op, TCGv_i32 dst)
444{
445 tcg_gen_discard_i64(cc_src);
446 tcg_gen_extu_i32_i64(cc_dst, dst);
447 tcg_gen_discard_i64(cc_vr);
448 s->cc_op = op;
449}
450
451static void gen_op_update2_cc_i64(DisasContext *s, enum cc_op op, TCGv_i64 src,
452 TCGv_i64 dst)
453{
454 tcg_gen_mov_i64(cc_src, src);
455 tcg_gen_mov_i64(cc_dst, dst);
456 tcg_gen_discard_i64(cc_vr);
457 s->cc_op = op;
458}
459
460static void gen_op_update2_cc_i32(DisasContext *s, enum cc_op op, TCGv_i32 src,
461 TCGv_i32 dst)
462{
463 tcg_gen_extu_i32_i64(cc_src, src);
464 tcg_gen_extu_i32_i64(cc_dst, dst);
465 tcg_gen_discard_i64(cc_vr);
466 s->cc_op = op;
467}
468
469static void gen_op_update3_cc_i64(DisasContext *s, enum cc_op op, TCGv_i64 src,
470 TCGv_i64 dst, TCGv_i64 vr)
471{
472 tcg_gen_mov_i64(cc_src, src);
473 tcg_gen_mov_i64(cc_dst, dst);
474 tcg_gen_mov_i64(cc_vr, vr);
475 s->cc_op = op;
476}
477
e023e832
AG
478static inline void set_cc_nz_u32(DisasContext *s, TCGv_i32 val)
479{
480 gen_op_update1_cc_i32(s, CC_OP_NZ, val);
481}
482
483static inline void set_cc_nz_u64(DisasContext *s, TCGv_i64 val)
484{
485 gen_op_update1_cc_i64(s, CC_OP_NZ, val);
486}
487
68c8bd93
RH
488static inline void gen_set_cc_nz_f32(DisasContext *s, TCGv_i64 val)
489{
490 gen_op_update1_cc_i64(s, CC_OP_NZ_F32, val);
491}
492
493static inline void gen_set_cc_nz_f64(DisasContext *s, TCGv_i64 val)
494{
495 gen_op_update1_cc_i64(s, CC_OP_NZ_F64, val);
496}
497
498static inline void gen_set_cc_nz_f128(DisasContext *s, TCGv_i64 vh, TCGv_i64 vl)
499{
500 gen_op_update2_cc_i64(s, CC_OP_NZ_F128, vh, vl);
501}
502
e023e832
AG
503static inline void cmp_32(DisasContext *s, TCGv_i32 v1, TCGv_i32 v2,
504 enum cc_op cond)
505{
506 gen_op_update2_cc_i32(s, cond, v1, v2);
507}
508
509static inline void cmp_64(DisasContext *s, TCGv_i64 v1, TCGv_i64 v2,
510 enum cc_op cond)
511{
512 gen_op_update2_cc_i64(s, cond, v1, v2);
513}
514
515static inline void cmp_s32(DisasContext *s, TCGv_i32 v1, TCGv_i32 v2)
516{
517 cmp_32(s, v1, v2, CC_OP_LTGT_32);
518}
519
520static inline void cmp_u32(DisasContext *s, TCGv_i32 v1, TCGv_i32 v2)
521{
522 cmp_32(s, v1, v2, CC_OP_LTUGTU_32);
523}
524
525static inline void cmp_s32c(DisasContext *s, TCGv_i32 v1, int32_t v2)
526{
527 /* XXX optimize for the constant? put it in s? */
528 TCGv_i32 tmp = tcg_const_i32(v2);
529 cmp_32(s, v1, tmp, CC_OP_LTGT_32);
530 tcg_temp_free_i32(tmp);
531}
532
533static inline void cmp_u32c(DisasContext *s, TCGv_i32 v1, uint32_t v2)
534{
535 TCGv_i32 tmp = tcg_const_i32(v2);
536 cmp_32(s, v1, tmp, CC_OP_LTUGTU_32);
537 tcg_temp_free_i32(tmp);
538}
539
540static inline void cmp_s64(DisasContext *s, TCGv_i64 v1, TCGv_i64 v2)
541{
542 cmp_64(s, v1, v2, CC_OP_LTGT_64);
543}
544
545static inline void cmp_u64(DisasContext *s, TCGv_i64 v1, TCGv_i64 v2)
546{
547 cmp_64(s, v1, v2, CC_OP_LTUGTU_64);
548}
549
550static inline void cmp_s64c(DisasContext *s, TCGv_i64 v1, int64_t v2)
551{
552 TCGv_i64 tmp = tcg_const_i64(v2);
553 cmp_s64(s, v1, tmp);
554 tcg_temp_free_i64(tmp);
555}
556
557static inline void cmp_u64c(DisasContext *s, TCGv_i64 v1, uint64_t v2)
558{
559 TCGv_i64 tmp = tcg_const_i64(v2);
560 cmp_u64(s, v1, tmp);
561 tcg_temp_free_i64(tmp);
562}
563
564static inline void set_cc_s32(DisasContext *s, TCGv_i32 val)
565{
566 gen_op_update1_cc_i32(s, CC_OP_LTGT0_32, val);
567}
568
569static inline void set_cc_s64(DisasContext *s, TCGv_i64 val)
570{
571 gen_op_update1_cc_i64(s, CC_OP_LTGT0_64, val);
572}
573
e023e832
AG
574/* CC value is in env->cc_op */
575static inline void set_cc_static(DisasContext *s)
576{
577 tcg_gen_discard_i64(cc_src);
578 tcg_gen_discard_i64(cc_dst);
579 tcg_gen_discard_i64(cc_vr);
580 s->cc_op = CC_OP_STATIC;
581}
582
583static inline void gen_op_set_cc_op(DisasContext *s)
584{
585 if (s->cc_op != CC_OP_DYNAMIC && s->cc_op != CC_OP_STATIC) {
586 tcg_gen_movi_i32(cc_op, s->cc_op);
587 }
588}
589
590static inline void gen_update_cc_op(DisasContext *s)
591{
592 gen_op_set_cc_op(s);
593}
594
595/* calculates cc into cc_op */
596static void gen_op_calc_cc(DisasContext *s)
597{
598 TCGv_i32 local_cc_op = tcg_const_i32(s->cc_op);
599 TCGv_i64 dummy = tcg_const_i64(0);
600
601 switch (s->cc_op) {
602 case CC_OP_CONST0:
603 case CC_OP_CONST1:
604 case CC_OP_CONST2:
605 case CC_OP_CONST3:
606 /* s->cc_op is the cc value */
607 tcg_gen_movi_i32(cc_op, s->cc_op - CC_OP_CONST0);
608 break;
609 case CC_OP_STATIC:
610 /* env->cc_op already is the cc value */
611 break;
612 case CC_OP_NZ:
613 case CC_OP_ABS_64:
614 case CC_OP_NABS_64:
615 case CC_OP_ABS_32:
616 case CC_OP_NABS_32:
617 case CC_OP_LTGT0_32:
618 case CC_OP_LTGT0_64:
619 case CC_OP_COMP_32:
620 case CC_OP_COMP_64:
621 case CC_OP_NZ_F32:
622 case CC_OP_NZ_F64:
102bf2c6 623 case CC_OP_FLOGR:
e023e832 624 /* 1 argument */
932385a3 625 gen_helper_calc_cc(cc_op, cpu_env, local_cc_op, dummy, cc_dst, dummy);
e023e832
AG
626 break;
627 case CC_OP_ICM:
628 case CC_OP_LTGT_32:
629 case CC_OP_LTGT_64:
630 case CC_OP_LTUGTU_32:
631 case CC_OP_LTUGTU_64:
632 case CC_OP_TM_32:
633 case CC_OP_TM_64:
cbe24bfa
RH
634 case CC_OP_SLA_32:
635 case CC_OP_SLA_64:
587626f8 636 case CC_OP_NZ_F128:
e023e832 637 /* 2 arguments */
932385a3 638 gen_helper_calc_cc(cc_op, cpu_env, local_cc_op, cc_src, cc_dst, dummy);
e023e832
AG
639 break;
640 case CC_OP_ADD_64:
641 case CC_OP_ADDU_64:
4e4bb438 642 case CC_OP_ADDC_64:
e023e832
AG
643 case CC_OP_SUB_64:
644 case CC_OP_SUBU_64:
4e4bb438 645 case CC_OP_SUBB_64:
e023e832
AG
646 case CC_OP_ADD_32:
647 case CC_OP_ADDU_32:
4e4bb438 648 case CC_OP_ADDC_32:
e023e832
AG
649 case CC_OP_SUB_32:
650 case CC_OP_SUBU_32:
4e4bb438 651 case CC_OP_SUBB_32:
e023e832 652 /* 3 arguments */
932385a3 653 gen_helper_calc_cc(cc_op, cpu_env, local_cc_op, cc_src, cc_dst, cc_vr);
e023e832
AG
654 break;
655 case CC_OP_DYNAMIC:
656 /* unknown operation - assume 3 arguments and cc_op in env */
932385a3 657 gen_helper_calc_cc(cc_op, cpu_env, cc_op, cc_src, cc_dst, cc_vr);
e023e832
AG
658 break;
659 default:
660 tcg_abort();
661 }
662
663 tcg_temp_free_i32(local_cc_op);
063eb0f3 664 tcg_temp_free_i64(dummy);
e023e832
AG
665
666 /* We now have cc in cc_op as constant */
667 set_cc_static(s);
668}
669
670static inline void decode_rr(DisasContext *s, uint64_t insn, int *r1, int *r2)
671{
672 debug_insn(insn);
673
674 *r1 = (insn >> 4) & 0xf;
675 *r2 = insn & 0xf;
676}
677
678static inline TCGv_i64 decode_rx(DisasContext *s, uint64_t insn, int *r1,
679 int *x2, int *b2, int *d2)
680{
681 debug_insn(insn);
682
683 *r1 = (insn >> 20) & 0xf;
684 *x2 = (insn >> 16) & 0xf;
685 *b2 = (insn >> 12) & 0xf;
686 *d2 = insn & 0xfff;
687
688 return get_address(s, *x2, *b2, *d2);
689}
690
691static inline void decode_rs(DisasContext *s, uint64_t insn, int *r1, int *r3,
692 int *b2, int *d2)
693{
694 debug_insn(insn);
695
696 *r1 = (insn >> 20) & 0xf;
697 /* aka m3 */
698 *r3 = (insn >> 16) & 0xf;
699 *b2 = (insn >> 12) & 0xf;
700 *d2 = insn & 0xfff;
701}
702
703static inline TCGv_i64 decode_si(DisasContext *s, uint64_t insn, int *i2,
704 int *b1, int *d1)
705{
706 debug_insn(insn);
707
708 *i2 = (insn >> 16) & 0xff;
709 *b1 = (insn >> 12) & 0xf;
710 *d1 = insn & 0xfff;
711
712 return get_address(s, 0, *b1, *d1);
713}
714
8ac33cdb 715static int use_goto_tb(DisasContext *s, uint64_t dest)
e023e832 716{
8ac33cdb
RH
717 /* NOTE: we handle the case where the TB spans two pages here */
718 return (((dest & TARGET_PAGE_MASK) == (s->tb->pc & TARGET_PAGE_MASK)
719 || (dest & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK))
720 && !s->singlestep_enabled
721 && !(s->tb->cflags & CF_LAST_IO));
722}
e023e832 723
8ac33cdb
RH
724static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong pc)
725{
e023e832
AG
726 gen_update_cc_op(s);
727
8ac33cdb 728 if (use_goto_tb(s, pc)) {
e023e832
AG
729 tcg_gen_goto_tb(tb_num);
730 tcg_gen_movi_i64(psw_addr, pc);
8ac33cdb 731 tcg_gen_exit_tb((tcg_target_long)s->tb + tb_num);
e023e832
AG
732 } else {
733 /* jump to another page: currently not optimized */
734 tcg_gen_movi_i64(psw_addr, pc);
735 tcg_gen_exit_tb(0);
736 }
737}
738
739static inline void account_noninline_branch(DisasContext *s, int cc_op)
740{
741#ifdef DEBUG_INLINE_BRANCHES
742 inline_branch_miss[cc_op]++;
743#endif
744}
745
3fde06f5 746static inline void account_inline_branch(DisasContext *s, int cc_op)
e023e832
AG
747{
748#ifdef DEBUG_INLINE_BRANCHES
3fde06f5 749 inline_branch_hit[cc_op]++;
e023e832
AG
750#endif
751}
752
3fde06f5
RH
753/* Table of mask values to comparison codes, given a comparison as input.
754 For a true comparison CC=3 will never be set, but we treat this
755 conservatively for possible use when CC=3 indicates overflow. */
756static const TCGCond ltgt_cond[16] = {
757 TCG_COND_NEVER, TCG_COND_NEVER, /* | | | x */
758 TCG_COND_GT, TCG_COND_NEVER, /* | | GT | x */
759 TCG_COND_LT, TCG_COND_NEVER, /* | LT | | x */
760 TCG_COND_NE, TCG_COND_NEVER, /* | LT | GT | x */
761 TCG_COND_EQ, TCG_COND_NEVER, /* EQ | | | x */
762 TCG_COND_GE, TCG_COND_NEVER, /* EQ | | GT | x */
763 TCG_COND_LE, TCG_COND_NEVER, /* EQ | LT | | x */
764 TCG_COND_ALWAYS, TCG_COND_ALWAYS, /* EQ | LT | GT | x */
765};
766
767/* Table of mask values to comparison codes, given a logic op as input.
768 For such, only CC=0 and CC=1 should be possible. */
769static const TCGCond nz_cond[16] = {
770 /* | | x | x */
771 TCG_COND_NEVER, TCG_COND_NEVER, TCG_COND_NEVER, TCG_COND_NEVER,
772 /* | NE | x | x */
773 TCG_COND_NE, TCG_COND_NE, TCG_COND_NE, TCG_COND_NE,
774 /* EQ | | x | x */
775 TCG_COND_EQ, TCG_COND_EQ, TCG_COND_EQ, TCG_COND_EQ,
776 /* EQ | NE | x | x */
777 TCG_COND_ALWAYS, TCG_COND_ALWAYS, TCG_COND_ALWAYS, TCG_COND_ALWAYS,
778};
779
780/* Interpret MASK in terms of S->CC_OP, and fill in C with all the
781 details required to generate a TCG comparison. */
782static void disas_jcc(DisasContext *s, DisasCompare *c, uint32_t mask)
e023e832 783{
3fde06f5
RH
784 TCGCond cond;
785 enum cc_op old_cc_op = s->cc_op;
e023e832 786
3fde06f5
RH
787 if (mask == 15 || mask == 0) {
788 c->cond = (mask ? TCG_COND_ALWAYS : TCG_COND_NEVER);
789 c->u.s32.a = cc_op;
790 c->u.s32.b = cc_op;
791 c->g1 = c->g2 = true;
792 c->is_64 = false;
793 return;
794 }
795
796 /* Find the TCG condition for the mask + cc op. */
797 switch (old_cc_op) {
e023e832 798 case CC_OP_LTGT0_32:
e023e832 799 case CC_OP_LTGT0_64:
e023e832 800 case CC_OP_LTGT_32:
e023e832 801 case CC_OP_LTGT_64:
3fde06f5
RH
802 cond = ltgt_cond[mask];
803 if (cond == TCG_COND_NEVER) {
e023e832
AG
804 goto do_dynamic;
805 }
3fde06f5 806 account_inline_branch(s, old_cc_op);
e023e832 807 break;
3fde06f5 808
e023e832 809 case CC_OP_LTUGTU_32:
e023e832 810 case CC_OP_LTUGTU_64:
3fde06f5
RH
811 cond = tcg_unsigned_cond(ltgt_cond[mask]);
812 if (cond == TCG_COND_NEVER) {
e023e832
AG
813 goto do_dynamic;
814 }
3fde06f5 815 account_inline_branch(s, old_cc_op);
e023e832 816 break;
3fde06f5 817
e023e832 818 case CC_OP_NZ:
3fde06f5
RH
819 cond = nz_cond[mask];
820 if (cond == TCG_COND_NEVER) {
e023e832
AG
821 goto do_dynamic;
822 }
3fde06f5 823 account_inline_branch(s, old_cc_op);
e023e832 824 break;
e023e832 825
3fde06f5 826 case CC_OP_TM_32:
e023e832 827 case CC_OP_TM_64:
e023e832 828 switch (mask) {
3fde06f5
RH
829 case 8:
830 cond = TCG_COND_EQ;
e023e832 831 break;
3fde06f5
RH
832 case 4 | 2 | 1:
833 cond = TCG_COND_NE;
e023e832
AG
834 break;
835 default:
836 goto do_dynamic;
837 }
3fde06f5 838 account_inline_branch(s, old_cc_op);
e023e832 839 break;
3fde06f5 840
e023e832
AG
841 case CC_OP_ICM:
842 switch (mask) {
3fde06f5
RH
843 case 8:
844 cond = TCG_COND_EQ;
e023e832 845 break;
3fde06f5
RH
846 case 4 | 2 | 1:
847 case 4 | 2:
848 cond = TCG_COND_NE;
e023e832
AG
849 break;
850 default:
851 goto do_dynamic;
852 }
3fde06f5 853 account_inline_branch(s, old_cc_op);
e023e832 854 break;
3fde06f5 855
102bf2c6
RH
856 case CC_OP_FLOGR:
857 switch (mask & 0xa) {
858 case 8: /* src == 0 -> no one bit found */
859 cond = TCG_COND_EQ;
860 break;
861 case 2: /* src != 0 -> one bit found */
862 cond = TCG_COND_NE;
863 break;
864 default:
865 goto do_dynamic;
866 }
867 account_inline_branch(s, old_cc_op);
868 break;
869
e023e832 870 default:
3fde06f5
RH
871 do_dynamic:
872 /* Calculate cc value. */
e023e832 873 gen_op_calc_cc(s);
3fde06f5 874 /* FALLTHRU */
e023e832 875
3fde06f5
RH
876 case CC_OP_STATIC:
877 /* Jump based on CC. We'll load up the real cond below;
878 the assignment here merely avoids a compiler warning. */
e023e832 879 account_noninline_branch(s, old_cc_op);
3fde06f5
RH
880 old_cc_op = CC_OP_STATIC;
881 cond = TCG_COND_NEVER;
882 break;
883 }
e023e832 884
3fde06f5
RH
885 /* Load up the arguments of the comparison. */
886 c->is_64 = true;
887 c->g1 = c->g2 = false;
888 switch (old_cc_op) {
889 case CC_OP_LTGT0_32:
890 c->is_64 = false;
891 c->u.s32.a = tcg_temp_new_i32();
892 tcg_gen_trunc_i64_i32(c->u.s32.a, cc_dst);
893 c->u.s32.b = tcg_const_i32(0);
894 break;
895 case CC_OP_LTGT_32:
896 case CC_OP_LTUGTU_32:
897 c->is_64 = false;
898 c->u.s32.a = tcg_temp_new_i32();
899 tcg_gen_trunc_i64_i32(c->u.s32.a, cc_src);
900 c->u.s32.b = tcg_temp_new_i32();
901 tcg_gen_trunc_i64_i32(c->u.s32.b, cc_dst);
902 break;
903
904 case CC_OP_LTGT0_64:
905 case CC_OP_NZ:
102bf2c6 906 case CC_OP_FLOGR:
3fde06f5
RH
907 c->u.s64.a = cc_dst;
908 c->u.s64.b = tcg_const_i64(0);
909 c->g1 = true;
910 break;
911 case CC_OP_LTGT_64:
912 case CC_OP_LTUGTU_64:
913 c->u.s64.a = cc_src;
914 c->u.s64.b = cc_dst;
915 c->g1 = c->g2 = true;
916 break;
917
918 case CC_OP_TM_32:
919 case CC_OP_TM_64:
58a9e35b 920 case CC_OP_ICM:
3fde06f5
RH
921 c->u.s64.a = tcg_temp_new_i64();
922 c->u.s64.b = tcg_const_i64(0);
923 tcg_gen_and_i64(c->u.s64.a, cc_src, cc_dst);
924 break;
925
926 case CC_OP_STATIC:
927 c->is_64 = false;
928 c->u.s32.a = cc_op;
929 c->g1 = true;
e023e832 930 switch (mask) {
e023e832 931 case 0x8 | 0x4 | 0x2: /* cc != 3 */
3fde06f5
RH
932 cond = TCG_COND_NE;
933 c->u.s32.b = tcg_const_i32(3);
e023e832
AG
934 break;
935 case 0x8 | 0x4 | 0x1: /* cc != 2 */
3fde06f5
RH
936 cond = TCG_COND_NE;
937 c->u.s32.b = tcg_const_i32(2);
e023e832
AG
938 break;
939 case 0x8 | 0x2 | 0x1: /* cc != 1 */
3fde06f5
RH
940 cond = TCG_COND_NE;
941 c->u.s32.b = tcg_const_i32(1);
e023e832 942 break;
3fde06f5
RH
943 case 0x8 | 0x2: /* cc == 0 || cc == 2 => (cc & 1) == 0 */
944 cond = TCG_COND_EQ;
945 c->g1 = false;
946 c->u.s32.a = tcg_temp_new_i32();
947 c->u.s32.b = tcg_const_i32(0);
948 tcg_gen_andi_i32(c->u.s32.a, cc_op, 1);
e023e832
AG
949 break;
950 case 0x8 | 0x4: /* cc < 2 */
3fde06f5
RH
951 cond = TCG_COND_LTU;
952 c->u.s32.b = tcg_const_i32(2);
e023e832
AG
953 break;
954 case 0x8: /* cc == 0 */
3fde06f5
RH
955 cond = TCG_COND_EQ;
956 c->u.s32.b = tcg_const_i32(0);
e023e832
AG
957 break;
958 case 0x4 | 0x2 | 0x1: /* cc != 0 */
3fde06f5
RH
959 cond = TCG_COND_NE;
960 c->u.s32.b = tcg_const_i32(0);
e023e832 961 break;
3fde06f5
RH
962 case 0x4 | 0x1: /* cc == 1 || cc == 3 => (cc & 1) != 0 */
963 cond = TCG_COND_NE;
964 c->g1 = false;
965 c->u.s32.a = tcg_temp_new_i32();
966 c->u.s32.b = tcg_const_i32(0);
967 tcg_gen_andi_i32(c->u.s32.a, cc_op, 1);
e023e832
AG
968 break;
969 case 0x4: /* cc == 1 */
3fde06f5
RH
970 cond = TCG_COND_EQ;
971 c->u.s32.b = tcg_const_i32(1);
e023e832
AG
972 break;
973 case 0x2 | 0x1: /* cc > 1 */
3fde06f5
RH
974 cond = TCG_COND_GTU;
975 c->u.s32.b = tcg_const_i32(1);
e023e832
AG
976 break;
977 case 0x2: /* cc == 2 */
3fde06f5
RH
978 cond = TCG_COND_EQ;
979 c->u.s32.b = tcg_const_i32(2);
e023e832
AG
980 break;
981 case 0x1: /* cc == 3 */
3fde06f5
RH
982 cond = TCG_COND_EQ;
983 c->u.s32.b = tcg_const_i32(3);
e023e832 984 break;
3fde06f5
RH
985 default:
986 /* CC is masked by something else: (8 >> cc) & mask. */
987 cond = TCG_COND_NE;
988 c->g1 = false;
989 c->u.s32.a = tcg_const_i32(8);
990 c->u.s32.b = tcg_const_i32(0);
991 tcg_gen_shr_i32(c->u.s32.a, c->u.s32.a, cc_op);
992 tcg_gen_andi_i32(c->u.s32.a, c->u.s32.a, mask);
e023e832
AG
993 break;
994 }
995 break;
3fde06f5
RH
996
997 default:
998 abort();
e023e832 999 }
3fde06f5
RH
1000 c->cond = cond;
1001}
1002
1003static void free_compare(DisasCompare *c)
1004{
1005 if (!c->g1) {
1006 if (c->is_64) {
1007 tcg_temp_free_i64(c->u.s64.a);
1008 } else {
1009 tcg_temp_free_i32(c->u.s32.a);
1010 }
1011 }
1012 if (!c->g2) {
1013 if (c->is_64) {
1014 tcg_temp_free_i64(c->u.s64.b);
1015 } else {
1016 tcg_temp_free_i32(c->u.s32.b);
1017 }
1018 }
1019}
1020
46ee3d84
BS
1021static void disas_b2(CPUS390XState *env, DisasContext *s, int op,
1022 uint32_t insn)
e023e832 1023{
4600c994 1024#ifndef CONFIG_USER_ONLY
e023e832 1025 TCGv_i64 tmp, tmp2, tmp3;
4600c994 1026 TCGv_i32 tmp32_1, tmp32_2;
e023e832 1027 int r1, r2;
e023e832 1028 int r3, d2, b2;
e023e832
AG
1029
1030 r1 = (insn >> 4) & 0xf;
1031 r2 = insn & 0xf;
1032
1033 LOG_DISAS("disas_b2: op 0x%x r1 %d r2 %d\n", op, r1, r2);
1034
1035 switch (op) {
e023e832
AG
1036 case 0x2a: /* RRBE R1,R2 [RRE] */
1037 /* Set Storage Key Extended */
d5a103cd 1038 check_privileged(s);
e023e832
AG
1039 r1 = (insn >> 4) & 0xf;
1040 r2 = insn & 0xf;
1041 tmp32_1 = load_reg32(r1);
1042 tmp = load_reg(r2);
19b0516f 1043 gen_helper_rrbe(cc_op, cpu_env, tmp32_1, tmp);
e023e832
AG
1044 set_cc_static(s);
1045 tcg_temp_free_i32(tmp32_1);
1046 tcg_temp_free_i64(tmp);
1047 break;
1048 case 0x2b: /* SSKE R1,R2 [RRE] */
1049 /* Set Storage Key Extended */
d5a103cd 1050 check_privileged(s);
e023e832
AG
1051 r1 = (insn >> 4) & 0xf;
1052 r2 = insn & 0xf;
1053 tmp32_1 = load_reg32(r1);
1054 tmp = load_reg(r2);
19b0516f 1055 gen_helper_sske(cpu_env, tmp32_1, tmp);
e023e832
AG
1056 tcg_temp_free_i32(tmp32_1);
1057 tcg_temp_free_i64(tmp);
1058 break;
1059 case 0x34: /* STCH ? */
1060 /* Store Subchannel */
d5a103cd 1061 check_privileged(s);
e023e832
AG
1062 gen_op_movi_cc(s, 3);
1063 break;
1064 case 0x46: /* STURA R1,R2 [RRE] */
1065 /* Store Using Real Address */
d5a103cd 1066 check_privileged(s);
e023e832
AG
1067 r1 = (insn >> 4) & 0xf;
1068 r2 = insn & 0xf;
1069 tmp32_1 = load_reg32(r1);
1070 tmp = load_reg(r2);
1071 potential_page_fault(s);
19b0516f 1072 gen_helper_stura(cpu_env, tmp, tmp32_1);
e023e832
AG
1073 tcg_temp_free_i32(tmp32_1);
1074 tcg_temp_free_i64(tmp);
1075 break;
1076 case 0x50: /* CSP R1,R2 [RRE] */
1077 /* Compare And Swap And Purge */
d5a103cd 1078 check_privileged(s);
e023e832
AG
1079 r1 = (insn >> 4) & 0xf;
1080 r2 = insn & 0xf;
1081 tmp32_1 = tcg_const_i32(r1);
1082 tmp32_2 = tcg_const_i32(r2);
19b0516f 1083 gen_helper_csp(cc_op, cpu_env, tmp32_1, tmp32_2);
e023e832
AG
1084 set_cc_static(s);
1085 tcg_temp_free_i32(tmp32_1);
1086 tcg_temp_free_i32(tmp32_2);
1087 break;
1088 case 0x5f: /* CHSC ? */
1089 /* Channel Subsystem Call */
d5a103cd 1090 check_privileged(s);
e023e832
AG
1091 gen_op_movi_cc(s, 3);
1092 break;
1093 case 0x78: /* STCKE D2(B2) [S] */
1094 /* Store Clock Extended */
1095 decode_rs(s, insn, &r1, &r3, &b2, &d2);
1096 tmp = get_address(s, 0, b2, d2);
1097 potential_page_fault(s);
089f5c06 1098 gen_helper_stcke(cc_op, cpu_env, tmp);
e023e832
AG
1099 set_cc_static(s);
1100 tcg_temp_free_i64(tmp);
1101 break;
1102 case 0x79: /* SACF D2(B2) [S] */
afd43fec 1103 /* Set Address Space Control Fast */
d5a103cd 1104 check_privileged(s);
e023e832
AG
1105 decode_rs(s, insn, &r1, &r3, &b2, &d2);
1106 tmp = get_address(s, 0, b2, d2);
1107 potential_page_fault(s);
932385a3 1108 gen_helper_sacf(cpu_env, tmp);
e023e832
AG
1109 tcg_temp_free_i64(tmp);
1110 /* addressing mode has changed, so end the block */
d5a103cd 1111 s->pc = s->next_pc;
e023e832 1112 update_psw_addr(s);
afd43fec 1113 s->is_jmp = DISAS_JUMP;
e023e832
AG
1114 break;
1115 case 0x7d: /* STSI D2,(B2) [S] */
d5a103cd 1116 check_privileged(s);
e023e832
AG
1117 decode_rs(s, insn, &r1, &r3, &b2, &d2);
1118 tmp = get_address(s, 0, b2, d2);
1119 tmp32_1 = load_reg32(0);
1120 tmp32_2 = load_reg32(1);
1121 potential_page_fault(s);
089f5c06 1122 gen_helper_stsi(cc_op, cpu_env, tmp, tmp32_1, tmp32_2);
e023e832
AG
1123 set_cc_static(s);
1124 tcg_temp_free_i64(tmp);
1125 tcg_temp_free_i32(tmp32_1);
1126 tcg_temp_free_i32(tmp32_2);
1127 break;
e023e832
AG
1128 case 0xb1: /* STFL D2(B2) [S] */
1129 /* Store Facility List (CPU features) at 200 */
d5a103cd 1130 check_privileged(s);
e023e832
AG
1131 tmp2 = tcg_const_i64(0xc0000000);
1132 tmp = tcg_const_i64(200);
1133 tcg_gen_qemu_st32(tmp2, tmp, get_mem_index(s));
1134 tcg_temp_free_i64(tmp2);
1135 tcg_temp_free_i64(tmp);
1136 break;
1137 case 0xb2: /* LPSWE D2(B2) [S] */
1138 /* Load PSW Extended */
d5a103cd 1139 check_privileged(s);
e023e832
AG
1140 decode_rs(s, insn, &r1, &r3, &b2, &d2);
1141 tmp = get_address(s, 0, b2, d2);
1142 tmp2 = tcg_temp_new_i64();
1143 tmp3 = tcg_temp_new_i64();
1144 tcg_gen_qemu_ld64(tmp2, tmp, get_mem_index(s));
1145 tcg_gen_addi_i64(tmp, tmp, 8);
1146 tcg_gen_qemu_ld64(tmp3, tmp, get_mem_index(s));
932385a3 1147 gen_helper_load_psw(cpu_env, tmp2, tmp3);
e023e832
AG
1148 /* we need to keep cc_op intact */
1149 s->is_jmp = DISAS_JUMP;
1150 tcg_temp_free_i64(tmp);
e32a1832
SW
1151 tcg_temp_free_i64(tmp2);
1152 tcg_temp_free_i64(tmp3);
e023e832
AG
1153 break;
1154 case 0x20: /* SERVC R1,R2 [RRE] */
1155 /* SCLP Service call (PV hypercall) */
d5a103cd 1156 check_privileged(s);
e023e832
AG
1157 potential_page_fault(s);
1158 tmp32_1 = load_reg32(r2);
1159 tmp = load_reg(r1);
089f5c06 1160 gen_helper_servc(cc_op, cpu_env, tmp32_1, tmp);
e023e832
AG
1161 set_cc_static(s);
1162 tcg_temp_free_i32(tmp32_1);
1163 tcg_temp_free_i64(tmp);
1164 break;
e023e832 1165 default:
4600c994 1166#endif
e023e832 1167 LOG_DISAS("illegal b2 operation 0x%x\n", op);
d5a103cd 1168 gen_illegal_opcode(s);
4600c994 1169#ifndef CONFIG_USER_ONLY
e023e832
AG
1170 break;
1171 }
4600c994 1172#endif
e023e832
AG
1173}
1174
46ee3d84 1175static void disas_s390_insn(CPUS390XState *env, DisasContext *s)
e023e832 1176{
e023e832
AG
1177 unsigned char opc;
1178 uint64_t insn;
8379bfdb 1179 int op;
e023e832 1180
46ee3d84 1181 opc = cpu_ldub_code(env, s->pc);
e023e832
AG
1182 LOG_DISAS("opc 0x%x\n", opc);
1183
e023e832 1184 switch (opc) {
e023e832 1185 case 0xb2:
46ee3d84 1186 insn = ld_code4(env, s->pc);
e023e832 1187 op = (insn >> 16) & 0xff;
ea20490f 1188 disas_b2(env, s, op, insn);
e023e832 1189 break;
e023e832 1190 default:
71547a3b 1191 qemu_log_mask(LOG_UNIMP, "unimplemented opcode 0x%x\n", opc);
d5a103cd 1192 gen_illegal_opcode(s);
e023e832
AG
1193 break;
1194 }
ad044d09
RH
1195}
1196
1197/* ====================================================================== */
1198/* Define the insn format enumeration. */
1199#define F0(N) FMT_##N,
1200#define F1(N, X1) F0(N)
1201#define F2(N, X1, X2) F0(N)
1202#define F3(N, X1, X2, X3) F0(N)
1203#define F4(N, X1, X2, X3, X4) F0(N)
1204#define F5(N, X1, X2, X3, X4, X5) F0(N)
1205
1206typedef enum {
1207#include "insn-format.def"
1208} DisasFormat;
1209
1210#undef F0
1211#undef F1
1212#undef F2
1213#undef F3
1214#undef F4
1215#undef F5
1216
1217/* Define a structure to hold the decoded fields. We'll store each inside
1218 an array indexed by an enum. In order to conserve memory, we'll arrange
1219 for fields that do not exist at the same time to overlap, thus the "C"
1220 for compact. For checking purposes there is an "O" for original index
1221 as well that will be applied to availability bitmaps. */
1222
1223enum DisasFieldIndexO {
1224 FLD_O_r1,
1225 FLD_O_r2,
1226 FLD_O_r3,
1227 FLD_O_m1,
1228 FLD_O_m3,
1229 FLD_O_m4,
1230 FLD_O_b1,
1231 FLD_O_b2,
1232 FLD_O_b4,
1233 FLD_O_d1,
1234 FLD_O_d2,
1235 FLD_O_d4,
1236 FLD_O_x2,
1237 FLD_O_l1,
1238 FLD_O_l2,
1239 FLD_O_i1,
1240 FLD_O_i2,
1241 FLD_O_i3,
1242 FLD_O_i4,
1243 FLD_O_i5
1244};
1245
1246enum DisasFieldIndexC {
1247 FLD_C_r1 = 0,
1248 FLD_C_m1 = 0,
1249 FLD_C_b1 = 0,
1250 FLD_C_i1 = 0,
1251
1252 FLD_C_r2 = 1,
1253 FLD_C_b2 = 1,
1254 FLD_C_i2 = 1,
1255
1256 FLD_C_r3 = 2,
1257 FLD_C_m3 = 2,
1258 FLD_C_i3 = 2,
1259
1260 FLD_C_m4 = 3,
1261 FLD_C_b4 = 3,
1262 FLD_C_i4 = 3,
1263 FLD_C_l1 = 3,
1264
1265 FLD_C_i5 = 4,
1266 FLD_C_d1 = 4,
1267
1268 FLD_C_d2 = 5,
1269
1270 FLD_C_d4 = 6,
1271 FLD_C_x2 = 6,
1272 FLD_C_l2 = 6,
1273
1274 NUM_C_FIELD = 7
1275};
1276
1277struct DisasFields {
1278 unsigned op:8;
1279 unsigned op2:8;
1280 unsigned presentC:16;
1281 unsigned int presentO;
1282 int c[NUM_C_FIELD];
1283};
1284
1285/* This is the way fields are to be accessed out of DisasFields. */
1286#define have_field(S, F) have_field1((S), FLD_O_##F)
1287#define get_field(S, F) get_field1((S), FLD_O_##F, FLD_C_##F)
1288
1289static bool have_field1(const DisasFields *f, enum DisasFieldIndexO c)
1290{
1291 return (f->presentO >> c) & 1;
1292}
1293
1294static int get_field1(const DisasFields *f, enum DisasFieldIndexO o,
1295 enum DisasFieldIndexC c)
1296{
1297 assert(have_field1(f, o));
1298 return f->c[c];
1299}
1300
1301/* Describe the layout of each field in each format. */
1302typedef struct DisasField {
1303 unsigned int beg:8;
1304 unsigned int size:8;
1305 unsigned int type:2;
1306 unsigned int indexC:6;
1307 enum DisasFieldIndexO indexO:8;
1308} DisasField;
1309
1310typedef struct DisasFormatInfo {
1311 DisasField op[NUM_C_FIELD];
1312} DisasFormatInfo;
1313
1314#define R(N, B) { B, 4, 0, FLD_C_r##N, FLD_O_r##N }
1315#define M(N, B) { B, 4, 0, FLD_C_m##N, FLD_O_m##N }
1316#define BD(N, BB, BD) { BB, 4, 0, FLD_C_b##N, FLD_O_b##N }, \
1317 { BD, 12, 0, FLD_C_d##N, FLD_O_d##N }
1318#define BXD(N) { 16, 4, 0, FLD_C_b##N, FLD_O_b##N }, \
1319 { 12, 4, 0, FLD_C_x##N, FLD_O_x##N }, \
1320 { 20, 12, 0, FLD_C_d##N, FLD_O_d##N }
1321#define BDL(N) { 16, 4, 0, FLD_C_b##N, FLD_O_b##N }, \
1322 { 20, 20, 2, FLD_C_d##N, FLD_O_d##N }
1323#define BXDL(N) { 16, 4, 0, FLD_C_b##N, FLD_O_b##N }, \
1324 { 12, 4, 0, FLD_C_x##N, FLD_O_x##N }, \
1325 { 20, 20, 2, FLD_C_d##N, FLD_O_d##N }
1326#define I(N, B, S) { B, S, 1, FLD_C_i##N, FLD_O_i##N }
1327#define L(N, B, S) { B, S, 0, FLD_C_l##N, FLD_O_l##N }
1328
1329#define F0(N) { { } },
1330#define F1(N, X1) { { X1 } },
1331#define F2(N, X1, X2) { { X1, X2 } },
1332#define F3(N, X1, X2, X3) { { X1, X2, X3 } },
1333#define F4(N, X1, X2, X3, X4) { { X1, X2, X3, X4 } },
1334#define F5(N, X1, X2, X3, X4, X5) { { X1, X2, X3, X4, X5 } },
1335
1336static const DisasFormatInfo format_info[] = {
1337#include "insn-format.def"
1338};
1339
1340#undef F0
1341#undef F1
1342#undef F2
1343#undef F3
1344#undef F4
1345#undef F5
1346#undef R
1347#undef M
1348#undef BD
1349#undef BXD
1350#undef BDL
1351#undef BXDL
1352#undef I
1353#undef L
1354
1355/* Generally, we'll extract operands into this structures, operate upon
1356 them, and store them back. See the "in1", "in2", "prep", "wout" sets
1357 of routines below for more details. */
1358typedef struct {
1359 bool g_out, g_out2, g_in1, g_in2;
1360 TCGv_i64 out, out2, in1, in2;
1361 TCGv_i64 addr1;
1362} DisasOps;
1363
1364/* Return values from translate_one, indicating the state of the TB. */
1365typedef enum {
1366 /* Continue the TB. */
1367 NO_EXIT,
1368 /* We have emitted one or more goto_tb. No fixup required. */
1369 EXIT_GOTO_TB,
1370 /* We are not using a goto_tb (for whatever reason), but have updated
1371 the PC (for whatever reason), so there's no need to do it again on
1372 exiting the TB. */
1373 EXIT_PC_UPDATED,
1374 /* We are exiting the TB, but have neither emitted a goto_tb, nor
1375 updated the PC for the next instruction to be executed. */
1376 EXIT_PC_STALE,
1377 /* We are ending the TB with a noreturn function call, e.g. longjmp.
1378 No following code will be executed. */
1379 EXIT_NORETURN,
1380} ExitStatus;
1381
1382typedef enum DisasFacility {
1383 FAC_Z, /* zarch (default) */
1384 FAC_CASS, /* compare and swap and store */
1385 FAC_CASS2, /* compare and swap and store 2*/
1386 FAC_DFP, /* decimal floating point */
1387 FAC_DFPR, /* decimal floating point rounding */
1388 FAC_DO, /* distinct operands */
1389 FAC_EE, /* execute extensions */
1390 FAC_EI, /* extended immediate */
1391 FAC_FPE, /* floating point extension */
1392 FAC_FPSSH, /* floating point support sign handling */
1393 FAC_FPRGR, /* FPR-GR transfer */
1394 FAC_GIE, /* general instructions extension */
1395 FAC_HFP_MA, /* HFP multiply-and-add/subtract */
1396 FAC_HW, /* high-word */
1397 FAC_IEEEE_SIM, /* IEEE exception sumilation */
1398 FAC_LOC, /* load/store on condition */
1399 FAC_LD, /* long displacement */
1400 FAC_PC, /* population count */
1401 FAC_SCF, /* store clock fast */
1402 FAC_SFLE, /* store facility list extended */
1403} DisasFacility;
1404
1405struct DisasInsn {
1406 unsigned opc:16;
1407 DisasFormat fmt:6;
1408 DisasFacility fac:6;
1409
1410 const char *name;
1411
1412 void (*help_in1)(DisasContext *, DisasFields *, DisasOps *);
1413 void (*help_in2)(DisasContext *, DisasFields *, DisasOps *);
1414 void (*help_prep)(DisasContext *, DisasFields *, DisasOps *);
1415 void (*help_wout)(DisasContext *, DisasFields *, DisasOps *);
1416 void (*help_cout)(DisasContext *, DisasOps *);
1417 ExitStatus (*help_op)(DisasContext *, DisasOps *);
1418
1419 uint64_t data;
1420};
1421
8ac33cdb
RH
1422/* ====================================================================== */
1423/* Miscelaneous helpers, used by several operations. */
1424
cbe24bfa
RH
1425static void help_l2_shift(DisasContext *s, DisasFields *f,
1426 DisasOps *o, int mask)
1427{
1428 int b2 = get_field(f, b2);
1429 int d2 = get_field(f, d2);
1430
1431 if (b2 == 0) {
1432 o->in2 = tcg_const_i64(d2 & mask);
1433 } else {
1434 o->in2 = get_address(s, 0, b2, d2);
1435 tcg_gen_andi_i64(o->in2, o->in2, mask);
1436 }
1437}
1438
8ac33cdb
RH
1439static ExitStatus help_goto_direct(DisasContext *s, uint64_t dest)
1440{
1441 if (dest == s->next_pc) {
1442 return NO_EXIT;
1443 }
1444 if (use_goto_tb(s, dest)) {
1445 gen_update_cc_op(s);
1446 tcg_gen_goto_tb(0);
1447 tcg_gen_movi_i64(psw_addr, dest);
1448 tcg_gen_exit_tb((tcg_target_long)s->tb);
1449 return EXIT_GOTO_TB;
1450 } else {
1451 tcg_gen_movi_i64(psw_addr, dest);
1452 return EXIT_PC_UPDATED;
1453 }
1454}
1455
7233f2ed
RH
1456static ExitStatus help_branch(DisasContext *s, DisasCompare *c,
1457 bool is_imm, int imm, TCGv_i64 cdest)
1458{
1459 ExitStatus ret;
1460 uint64_t dest = s->pc + 2 * imm;
1461 int lab;
1462
1463 /* Take care of the special cases first. */
1464 if (c->cond == TCG_COND_NEVER) {
1465 ret = NO_EXIT;
1466 goto egress;
1467 }
1468 if (is_imm) {
1469 if (dest == s->next_pc) {
1470 /* Branch to next. */
1471 ret = NO_EXIT;
1472 goto egress;
1473 }
1474 if (c->cond == TCG_COND_ALWAYS) {
1475 ret = help_goto_direct(s, dest);
1476 goto egress;
1477 }
1478 } else {
1479 if (TCGV_IS_UNUSED_I64(cdest)) {
1480 /* E.g. bcr %r0 -> no branch. */
1481 ret = NO_EXIT;
1482 goto egress;
1483 }
1484 if (c->cond == TCG_COND_ALWAYS) {
1485 tcg_gen_mov_i64(psw_addr, cdest);
1486 ret = EXIT_PC_UPDATED;
1487 goto egress;
1488 }
1489 }
1490
1491 if (use_goto_tb(s, s->next_pc)) {
1492 if (is_imm && use_goto_tb(s, dest)) {
1493 /* Both exits can use goto_tb. */
1494 gen_update_cc_op(s);
1495
1496 lab = gen_new_label();
1497 if (c->is_64) {
1498 tcg_gen_brcond_i64(c->cond, c->u.s64.a, c->u.s64.b, lab);
1499 } else {
1500 tcg_gen_brcond_i32(c->cond, c->u.s32.a, c->u.s32.b, lab);
1501 }
1502
1503 /* Branch not taken. */
1504 tcg_gen_goto_tb(0);
1505 tcg_gen_movi_i64(psw_addr, s->next_pc);
1506 tcg_gen_exit_tb((tcg_target_long)s->tb + 0);
1507
1508 /* Branch taken. */
1509 gen_set_label(lab);
1510 tcg_gen_goto_tb(1);
1511 tcg_gen_movi_i64(psw_addr, dest);
1512 tcg_gen_exit_tb((tcg_target_long)s->tb + 1);
1513
1514 ret = EXIT_GOTO_TB;
1515 } else {
1516 /* Fallthru can use goto_tb, but taken branch cannot. */
1517 /* Store taken branch destination before the brcond. This
1518 avoids having to allocate a new local temp to hold it.
1519 We'll overwrite this in the not taken case anyway. */
1520 if (!is_imm) {
1521 tcg_gen_mov_i64(psw_addr, cdest);
1522 }
1523
1524 lab = gen_new_label();
1525 if (c->is_64) {
1526 tcg_gen_brcond_i64(c->cond, c->u.s64.a, c->u.s64.b, lab);
1527 } else {
1528 tcg_gen_brcond_i32(c->cond, c->u.s32.a, c->u.s32.b, lab);
1529 }
1530
1531 /* Branch not taken. */
1532 gen_update_cc_op(s);
1533 tcg_gen_goto_tb(0);
1534 tcg_gen_movi_i64(psw_addr, s->next_pc);
1535 tcg_gen_exit_tb((tcg_target_long)s->tb + 0);
1536
1537 gen_set_label(lab);
1538 if (is_imm) {
1539 tcg_gen_movi_i64(psw_addr, dest);
1540 }
1541 ret = EXIT_PC_UPDATED;
1542 }
1543 } else {
1544 /* Fallthru cannot use goto_tb. This by itself is vanishingly rare.
1545 Most commonly we're single-stepping or some other condition that
1546 disables all use of goto_tb. Just update the PC and exit. */
1547
1548 TCGv_i64 next = tcg_const_i64(s->next_pc);
1549 if (is_imm) {
1550 cdest = tcg_const_i64(dest);
1551 }
1552
1553 if (c->is_64) {
1554 tcg_gen_movcond_i64(c->cond, psw_addr, c->u.s64.a, c->u.s64.b,
1555 cdest, next);
1556 } else {
1557 TCGv_i32 t0 = tcg_temp_new_i32();
1558 TCGv_i64 t1 = tcg_temp_new_i64();
1559 TCGv_i64 z = tcg_const_i64(0);
1560 tcg_gen_setcond_i32(c->cond, t0, c->u.s32.a, c->u.s32.b);
1561 tcg_gen_extu_i32_i64(t1, t0);
1562 tcg_temp_free_i32(t0);
1563 tcg_gen_movcond_i64(TCG_COND_NE, psw_addr, t1, z, cdest, next);
1564 tcg_temp_free_i64(t1);
1565 tcg_temp_free_i64(z);
1566 }
1567
1568 if (is_imm) {
1569 tcg_temp_free_i64(cdest);
1570 }
1571 tcg_temp_free_i64(next);
1572
1573 ret = EXIT_PC_UPDATED;
1574 }
1575
1576 egress:
1577 free_compare(c);
1578 return ret;
1579}
1580
ad044d09
RH
1581/* ====================================================================== */
1582/* The operations. These perform the bulk of the work for any insn,
1583 usually after the operands have been loaded and output initialized. */
1584
b9bca3e5
RH
1585static ExitStatus op_abs(DisasContext *s, DisasOps *o)
1586{
1587 gen_helper_abs_i64(o->out, o->in2);
1588 return NO_EXIT;
1589}
1590
5d7fd045
RH
1591static ExitStatus op_absf32(DisasContext *s, DisasOps *o)
1592{
1593 tcg_gen_andi_i64(o->out, o->in2, 0x7fffffffull);
1594 return NO_EXIT;
1595}
1596
1597static ExitStatus op_absf64(DisasContext *s, DisasOps *o)
1598{
1599 tcg_gen_andi_i64(o->out, o->in2, 0x7fffffffffffffffull);
1600 return NO_EXIT;
1601}
1602
1603static ExitStatus op_absf128(DisasContext *s, DisasOps *o)
1604{
1605 tcg_gen_andi_i64(o->out, o->in1, 0x7fffffffffffffffull);
1606 tcg_gen_mov_i64(o->out2, o->in2);
1607 return NO_EXIT;
1608}
1609
ad044d09
RH
1610static ExitStatus op_add(DisasContext *s, DisasOps *o)
1611{
1612 tcg_gen_add_i64(o->out, o->in1, o->in2);
1613 return NO_EXIT;
1614}
1615
4e4bb438
RH
1616static ExitStatus op_addc(DisasContext *s, DisasOps *o)
1617{
1618 TCGv_i64 cc;
1619
1620 tcg_gen_add_i64(o->out, o->in1, o->in2);
1621
1622 /* XXX possible optimization point */
1623 gen_op_calc_cc(s);
1624 cc = tcg_temp_new_i64();
1625 tcg_gen_extu_i32_i64(cc, cc_op);
1626 tcg_gen_shri_i64(cc, cc, 1);
1627
1628 tcg_gen_add_i64(o->out, o->out, cc);
1629 tcg_temp_free_i64(cc);
1630 return NO_EXIT;
1631}
1632
587626f8
RH
1633static ExitStatus op_aeb(DisasContext *s, DisasOps *o)
1634{
1635 gen_helper_aeb(o->out, cpu_env, o->in1, o->in2);
1636 return NO_EXIT;
1637}
1638
1639static ExitStatus op_adb(DisasContext *s, DisasOps *o)
1640{
1641 gen_helper_adb(o->out, cpu_env, o->in1, o->in2);
1642 return NO_EXIT;
1643}
1644
1645static ExitStatus op_axb(DisasContext *s, DisasOps *o)
1646{
1647 gen_helper_axb(o->out, cpu_env, o->out, o->out2, o->in1, o->in2);
1648 return_low128(o->out2);
1649 return NO_EXIT;
1650}
1651
3bbfbd1f
RH
1652static ExitStatus op_and(DisasContext *s, DisasOps *o)
1653{
1654 tcg_gen_and_i64(o->out, o->in1, o->in2);
1655 return NO_EXIT;
1656}
1657
facfc864
RH
1658static ExitStatus op_andi(DisasContext *s, DisasOps *o)
1659{
1660 int shift = s->insn->data & 0xff;
1661 int size = s->insn->data >> 8;
1662 uint64_t mask = ((1ull << size) - 1) << shift;
1663
1664 assert(!o->g_in2);
1665 tcg_gen_shli_i64(o->in2, o->in2, shift);
1666 tcg_gen_ori_i64(o->in2, o->in2, ~mask);
1667 tcg_gen_and_i64(o->out, o->in1, o->in2);
1668
1669 /* Produce the CC from only the bits manipulated. */
1670 tcg_gen_andi_i64(cc_dst, o->out, mask);
1671 set_cc_nz_u64(s, cc_dst);
1672 return NO_EXIT;
1673}
1674
8ac33cdb
RH
1675static ExitStatus op_bas(DisasContext *s, DisasOps *o)
1676{
1677 tcg_gen_movi_i64(o->out, pc_to_link_info(s, s->next_pc));
1678 if (!TCGV_IS_UNUSED_I64(o->in2)) {
1679 tcg_gen_mov_i64(psw_addr, o->in2);
1680 return EXIT_PC_UPDATED;
1681 } else {
1682 return NO_EXIT;
1683 }
1684}
1685
1686static ExitStatus op_basi(DisasContext *s, DisasOps *o)
1687{
1688 tcg_gen_movi_i64(o->out, pc_to_link_info(s, s->next_pc));
1689 return help_goto_direct(s, s->pc + 2 * get_field(s->fields, i2));
1690}
1691
7233f2ed
RH
1692static ExitStatus op_bc(DisasContext *s, DisasOps *o)
1693{
1694 int m1 = get_field(s->fields, m1);
1695 bool is_imm = have_field(s->fields, i2);
1696 int imm = is_imm ? get_field(s->fields, i2) : 0;
1697 DisasCompare c;
1698
1699 disas_jcc(s, &c, m1);
1700 return help_branch(s, &c, is_imm, imm, o->in2);
1701}
1702
c61aad69
RH
1703static ExitStatus op_bct32(DisasContext *s, DisasOps *o)
1704{
1705 int r1 = get_field(s->fields, r1);
1706 bool is_imm = have_field(s->fields, i2);
1707 int imm = is_imm ? get_field(s->fields, i2) : 0;
1708 DisasCompare c;
1709 TCGv_i64 t;
1710
1711 c.cond = TCG_COND_NE;
1712 c.is_64 = false;
1713 c.g1 = false;
1714 c.g2 = false;
1715
1716 t = tcg_temp_new_i64();
1717 tcg_gen_subi_i64(t, regs[r1], 1);
1718 store_reg32_i64(r1, t);
1719 c.u.s32.a = tcg_temp_new_i32();
1720 c.u.s32.b = tcg_const_i32(0);
1721 tcg_gen_trunc_i64_i32(c.u.s32.a, t);
1722 tcg_temp_free_i64(t);
1723
1724 return help_branch(s, &c, is_imm, imm, o->in2);
1725}
1726
1727static ExitStatus op_bct64(DisasContext *s, DisasOps *o)
1728{
1729 int r1 = get_field(s->fields, r1);
1730 bool is_imm = have_field(s->fields, i2);
1731 int imm = is_imm ? get_field(s->fields, i2) : 0;
1732 DisasCompare c;
1733
1734 c.cond = TCG_COND_NE;
1735 c.is_64 = true;
1736 c.g1 = true;
1737 c.g2 = false;
1738
1739 tcg_gen_subi_i64(regs[r1], regs[r1], 1);
1740 c.u.s64.a = regs[r1];
1741 c.u.s64.b = tcg_const_i64(0);
1742
1743 return help_branch(s, &c, is_imm, imm, o->in2);
1744}
1745
587626f8
RH
1746static ExitStatus op_ceb(DisasContext *s, DisasOps *o)
1747{
1748 gen_helper_ceb(cc_op, cpu_env, o->in1, o->in2);
1749 set_cc_static(s);
1750 return NO_EXIT;
1751}
1752
1753static ExitStatus op_cdb(DisasContext *s, DisasOps *o)
1754{
1755 gen_helper_cdb(cc_op, cpu_env, o->in1, o->in2);
1756 set_cc_static(s);
1757 return NO_EXIT;
1758}
1759
1760static ExitStatus op_cxb(DisasContext *s, DisasOps *o)
1761{
1762 gen_helper_cxb(cc_op, cpu_env, o->out, o->out2, o->in1, o->in2);
1763 set_cc_static(s);
1764 return NO_EXIT;
1765}
1766
68c8bd93
RH
1767static ExitStatus op_cfeb(DisasContext *s, DisasOps *o)
1768{
1769 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1770 gen_helper_cfeb(o->out, cpu_env, o->in2, m3);
1771 tcg_temp_free_i32(m3);
1772 gen_set_cc_nz_f32(s, o->in2);
1773 return NO_EXIT;
1774}
1775
1776static ExitStatus op_cfdb(DisasContext *s, DisasOps *o)
1777{
1778 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1779 gen_helper_cfdb(o->out, cpu_env, o->in2, m3);
1780 tcg_temp_free_i32(m3);
1781 gen_set_cc_nz_f64(s, o->in2);
1782 return NO_EXIT;
1783}
1784
1785static ExitStatus op_cfxb(DisasContext *s, DisasOps *o)
1786{
1787 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1788 gen_helper_cfxb(o->out, cpu_env, o->in1, o->in2, m3);
1789 tcg_temp_free_i32(m3);
1790 gen_set_cc_nz_f128(s, o->in1, o->in2);
1791 return NO_EXIT;
1792}
1793
1794static ExitStatus op_cgeb(DisasContext *s, DisasOps *o)
1795{
1796 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1797 gen_helper_cgeb(o->out, cpu_env, o->in2, m3);
1798 tcg_temp_free_i32(m3);
1799 gen_set_cc_nz_f32(s, o->in2);
1800 return NO_EXIT;
1801}
1802
1803static ExitStatus op_cgdb(DisasContext *s, DisasOps *o)
1804{
1805 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1806 gen_helper_cgdb(o->out, cpu_env, o->in2, m3);
1807 tcg_temp_free_i32(m3);
1808 gen_set_cc_nz_f64(s, o->in2);
1809 return NO_EXIT;
1810}
1811
1812static ExitStatus op_cgxb(DisasContext *s, DisasOps *o)
1813{
1814 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1815 gen_helper_cgxb(o->out, cpu_env, o->in1, o->in2, m3);
1816 tcg_temp_free_i32(m3);
1817 gen_set_cc_nz_f128(s, o->in1, o->in2);
1818 return NO_EXIT;
1819}
1820
683bb9a8
RH
1821static ExitStatus op_cegb(DisasContext *s, DisasOps *o)
1822{
1823 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1824 gen_helper_cegb(o->out, cpu_env, o->in2, m3);
1825 tcg_temp_free_i32(m3);
1826 return NO_EXIT;
1827}
1828
1829static ExitStatus op_cdgb(DisasContext *s, DisasOps *o)
1830{
1831 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1832 gen_helper_cdgb(o->out, cpu_env, o->in2, m3);
1833 tcg_temp_free_i32(m3);
1834 return NO_EXIT;
1835}
1836
1837static ExitStatus op_cxgb(DisasContext *s, DisasOps *o)
1838{
1839 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1840 gen_helper_cxgb(o->out, cpu_env, o->in2, m3);
1841 tcg_temp_free_i32(m3);
1842 return_low128(o->out2);
1843 return NO_EXIT;
1844}
1845
374724f9
RH
1846static ExitStatus op_cksm(DisasContext *s, DisasOps *o)
1847{
1848 int r2 = get_field(s->fields, r2);
1849 TCGv_i64 len = tcg_temp_new_i64();
1850
1851 potential_page_fault(s);
1852 gen_helper_cksm(len, cpu_env, o->in1, o->in2, regs[r2 + 1]);
1853 set_cc_static(s);
1854 return_low128(o->out);
1855
1856 tcg_gen_add_i64(regs[r2], regs[r2], len);
1857 tcg_gen_sub_i64(regs[r2 + 1], regs[r2 + 1], len);
1858 tcg_temp_free_i64(len);
1859
1860 return NO_EXIT;
1861}
1862
4f7403d5
RH
1863static ExitStatus op_clc(DisasContext *s, DisasOps *o)
1864{
1865 int l = get_field(s->fields, l1);
1866 TCGv_i32 vl;
1867
1868 switch (l + 1) {
1869 case 1:
1870 tcg_gen_qemu_ld8u(cc_src, o->addr1, get_mem_index(s));
1871 tcg_gen_qemu_ld8u(cc_dst, o->in2, get_mem_index(s));
1872 break;
1873 case 2:
1874 tcg_gen_qemu_ld16u(cc_src, o->addr1, get_mem_index(s));
1875 tcg_gen_qemu_ld16u(cc_dst, o->in2, get_mem_index(s));
1876 break;
1877 case 4:
1878 tcg_gen_qemu_ld32u(cc_src, o->addr1, get_mem_index(s));
1879 tcg_gen_qemu_ld32u(cc_dst, o->in2, get_mem_index(s));
1880 break;
1881 case 8:
1882 tcg_gen_qemu_ld64(cc_src, o->addr1, get_mem_index(s));
1883 tcg_gen_qemu_ld64(cc_dst, o->in2, get_mem_index(s));
1884 break;
1885 default:
1886 potential_page_fault(s);
1887 vl = tcg_const_i32(l);
1888 gen_helper_clc(cc_op, cpu_env, vl, o->addr1, o->in2);
1889 tcg_temp_free_i32(vl);
1890 set_cc_static(s);
1891 return NO_EXIT;
1892 }
1893 gen_op_update2_cc_i64(s, CC_OP_LTUGTU_64, cc_src, cc_dst);
1894 return NO_EXIT;
1895}
1896
eb66e6a9
RH
1897static ExitStatus op_clcle(DisasContext *s, DisasOps *o)
1898{
1899 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
1900 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
1901 potential_page_fault(s);
1902 gen_helper_clcle(cc_op, cpu_env, r1, o->in2, r3);
1903 tcg_temp_free_i32(r1);
1904 tcg_temp_free_i32(r3);
1905 set_cc_static(s);
1906 return NO_EXIT;
1907}
1908
32a44d58
RH
1909static ExitStatus op_clm(DisasContext *s, DisasOps *o)
1910{
1911 TCGv_i32 m3 = tcg_const_i32(get_field(s->fields, m3));
1912 TCGv_i32 t1 = tcg_temp_new_i32();
1913 tcg_gen_trunc_i64_i32(t1, o->in1);
1914 potential_page_fault(s);
1915 gen_helper_clm(cc_op, cpu_env, t1, m3, o->in2);
1916 set_cc_static(s);
1917 tcg_temp_free_i32(t1);
1918 tcg_temp_free_i32(m3);
1919 return NO_EXIT;
1920}
1921
aa31bf60
RH
1922static ExitStatus op_clst(DisasContext *s, DisasOps *o)
1923{
1924 potential_page_fault(s);
1925 gen_helper_clst(o->in1, cpu_env, regs[0], o->in1, o->in2);
1926 set_cc_static(s);
1927 return_low128(o->in2);
1928 return NO_EXIT;
1929}
1930
f3de39c4
RH
1931static ExitStatus op_cs(DisasContext *s, DisasOps *o)
1932{
1933 int r3 = get_field(s->fields, r3);
1934 potential_page_fault(s);
1935 gen_helper_cs(o->out, cpu_env, o->in1, o->in2, regs[r3]);
1936 set_cc_static(s);
1937 return NO_EXIT;
1938}
1939
1940static ExitStatus op_csg(DisasContext *s, DisasOps *o)
1941{
1942 int r3 = get_field(s->fields, r3);
1943 potential_page_fault(s);
1944 gen_helper_csg(o->out, cpu_env, o->in1, o->in2, regs[r3]);
1945 set_cc_static(s);
1946 return NO_EXIT;
1947}
1948
1949static ExitStatus op_cds(DisasContext *s, DisasOps *o)
1950{
1951 int r3 = get_field(s->fields, r3);
1952 TCGv_i64 in3 = tcg_temp_new_i64();
1953 tcg_gen_deposit_i64(in3, regs[r3 + 1], regs[r3], 32, 32);
1954 potential_page_fault(s);
1955 gen_helper_csg(o->out, cpu_env, o->in1, o->in2, in3);
1956 tcg_temp_free_i64(in3);
1957 set_cc_static(s);
1958 return NO_EXIT;
1959}
1960
1961static ExitStatus op_cdsg(DisasContext *s, DisasOps *o)
1962{
1963 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
1964 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
1965 potential_page_fault(s);
1966 /* XXX rewrite in tcg */
1967 gen_helper_cdsg(cc_op, cpu_env, r1, o->in2, r3);
1968 set_cc_static(s);
1969 return NO_EXIT;
1970}
1971
c49daa51
RH
1972static ExitStatus op_cvd(DisasContext *s, DisasOps *o)
1973{
1974 TCGv_i64 t1 = tcg_temp_new_i64();
1975 TCGv_i32 t2 = tcg_temp_new_i32();
1976 tcg_gen_trunc_i64_i32(t2, o->in1);
1977 gen_helper_cvd(t1, t2);
1978 tcg_temp_free_i32(t2);
1979 tcg_gen_qemu_st64(t1, o->in2, get_mem_index(s));
1980 tcg_temp_free_i64(t1);
1981 return NO_EXIT;
1982}
1983
972e35b9
RH
1984#ifndef CONFIG_USER_ONLY
1985static ExitStatus op_diag(DisasContext *s, DisasOps *o)
1986{
1987 TCGv_i32 tmp;
1988
1989 check_privileged(s);
1990 potential_page_fault(s);
1991
1992 /* We pretend the format is RX_a so that D2 is the field we want. */
1993 tmp = tcg_const_i32(get_field(s->fields, d2) & 0xfff);
1994 gen_helper_diag(regs[2], cpu_env, tmp, regs[2], regs[1]);
1995 tcg_temp_free_i32(tmp);
1996 return NO_EXIT;
1997}
1998#endif
1999
891452e5
RH
2000static ExitStatus op_divs32(DisasContext *s, DisasOps *o)
2001{
2002 gen_helper_divs32(o->out2, cpu_env, o->in1, o->in2);
2003 return_low128(o->out);
2004 return NO_EXIT;
2005}
2006
2007static ExitStatus op_divu32(DisasContext *s, DisasOps *o)
2008{
2009 gen_helper_divu32(o->out2, cpu_env, o->in1, o->in2);
2010 return_low128(o->out);
2011 return NO_EXIT;
2012}
2013
2014static ExitStatus op_divs64(DisasContext *s, DisasOps *o)
2015{
2016 gen_helper_divs64(o->out2, cpu_env, o->in1, o->in2);
2017 return_low128(o->out);
2018 return NO_EXIT;
2019}
2020
2021static ExitStatus op_divu64(DisasContext *s, DisasOps *o)
2022{
2023 gen_helper_divu64(o->out2, cpu_env, o->out, o->out2, o->in2);
2024 return_low128(o->out);
2025 return NO_EXIT;
2026}
2027
f08a5c31
RH
2028static ExitStatus op_deb(DisasContext *s, DisasOps *o)
2029{
2030 gen_helper_deb(o->out, cpu_env, o->in1, o->in2);
2031 return NO_EXIT;
2032}
2033
2034static ExitStatus op_ddb(DisasContext *s, DisasOps *o)
2035{
2036 gen_helper_ddb(o->out, cpu_env, o->in1, o->in2);
2037 return NO_EXIT;
2038}
2039
2040static ExitStatus op_dxb(DisasContext *s, DisasOps *o)
2041{
2042 gen_helper_dxb(o->out, cpu_env, o->out, o->out2, o->in1, o->in2);
2043 return_low128(o->out2);
2044 return NO_EXIT;
2045}
2046
d62a4c97
RH
2047static ExitStatus op_ear(DisasContext *s, DisasOps *o)
2048{
2049 int r2 = get_field(s->fields, r2);
2050 tcg_gen_ld32u_i64(o->out, cpu_env, offsetof(CPUS390XState, aregs[r2]));
2051 return NO_EXIT;
2052}
2053
ea20490f
RH
2054static ExitStatus op_efpc(DisasContext *s, DisasOps *o)
2055{
2056 tcg_gen_ld32u_i64(o->out, cpu_env, offsetof(CPUS390XState, fpc));
2057 return NO_EXIT;
2058}
2059
6e764e97
RH
2060static ExitStatus op_ex(DisasContext *s, DisasOps *o)
2061{
2062 /* ??? Perhaps a better way to implement EXECUTE is to set a bit in
2063 tb->flags, (ab)use the tb->cs_base field as the address of
2064 the template in memory, and grab 8 bits of tb->flags/cflags for
2065 the contents of the register. We would then recognize all this
2066 in gen_intermediate_code_internal, generating code for exactly
2067 one instruction. This new TB then gets executed normally.
2068
2069 On the other hand, this seems to be mostly used for modifying
2070 MVC inside of memcpy, which needs a helper call anyway. So
2071 perhaps this doesn't bear thinking about any further. */
2072
2073 TCGv_i64 tmp;
2074
2075 update_psw_addr(s);
2076 gen_op_calc_cc(s);
2077
2078 tmp = tcg_const_i64(s->next_pc);
2079 gen_helper_ex(cc_op, cpu_env, cc_op, o->in1, o->in2, tmp);
2080 tcg_temp_free_i64(tmp);
2081
2082 set_cc_static(s);
2083 return NO_EXIT;
2084}
2085
102bf2c6
RH
2086static ExitStatus op_flogr(DisasContext *s, DisasOps *o)
2087{
2088 /* We'll use the original input for cc computation, since we get to
2089 compare that against 0, which ought to be better than comparing
2090 the real output against 64. It also lets cc_dst be a convenient
2091 temporary during our computation. */
2092 gen_op_update1_cc_i64(s, CC_OP_FLOGR, o->in2);
2093
2094 /* R1 = IN ? CLZ(IN) : 64. */
2095 gen_helper_clz(o->out, o->in2);
2096
2097 /* R1+1 = IN & ~(found bit). Note that we may attempt to shift this
2098 value by 64, which is undefined. But since the shift is 64 iff the
2099 input is zero, we still get the correct result after and'ing. */
2100 tcg_gen_movi_i64(o->out2, 0x8000000000000000ull);
2101 tcg_gen_shr_i64(o->out2, o->out2, o->out);
2102 tcg_gen_andc_i64(o->out2, cc_dst, o->out2);
2103 return NO_EXIT;
2104}
2105
58a9e35b
RH
2106static ExitStatus op_icm(DisasContext *s, DisasOps *o)
2107{
2108 int m3 = get_field(s->fields, m3);
2109 int pos, len, base = s->insn->data;
2110 TCGv_i64 tmp = tcg_temp_new_i64();
2111 uint64_t ccm;
2112
2113 switch (m3) {
2114 case 0xf:
2115 /* Effectively a 32-bit load. */
2116 tcg_gen_qemu_ld32u(tmp, o->in2, get_mem_index(s));
2117 len = 32;
2118 goto one_insert;
2119
2120 case 0xc:
2121 case 0x6:
2122 case 0x3:
2123 /* Effectively a 16-bit load. */
2124 tcg_gen_qemu_ld16u(tmp, o->in2, get_mem_index(s));
2125 len = 16;
2126 goto one_insert;
2127
2128 case 0x8:
2129 case 0x4:
2130 case 0x2:
2131 case 0x1:
2132 /* Effectively an 8-bit load. */
2133 tcg_gen_qemu_ld8u(tmp, o->in2, get_mem_index(s));
2134 len = 8;
2135 goto one_insert;
2136
2137 one_insert:
2138 pos = base + ctz32(m3) * 8;
2139 tcg_gen_deposit_i64(o->out, o->out, tmp, pos, len);
2140 ccm = ((1ull << len) - 1) << pos;
2141 break;
2142
2143 default:
2144 /* This is going to be a sequence of loads and inserts. */
2145 pos = base + 32 - 8;
2146 ccm = 0;
2147 while (m3) {
2148 if (m3 & 0x8) {
2149 tcg_gen_qemu_ld8u(tmp, o->in2, get_mem_index(s));
2150 tcg_gen_addi_i64(o->in2, o->in2, 1);
2151 tcg_gen_deposit_i64(o->out, o->out, tmp, pos, 8);
2152 ccm |= 0xff << pos;
2153 }
2154 m3 = (m3 << 1) & 0xf;
2155 pos -= 8;
2156 }
2157 break;
2158 }
2159
2160 tcg_gen_movi_i64(tmp, ccm);
2161 gen_op_update2_cc_i64(s, CC_OP_ICM, tmp, o->out);
2162 tcg_temp_free_i64(tmp);
2163 return NO_EXIT;
2164}
2165
facfc864
RH
2166static ExitStatus op_insi(DisasContext *s, DisasOps *o)
2167{
2168 int shift = s->insn->data & 0xff;
2169 int size = s->insn->data >> 8;
2170 tcg_gen_deposit_i64(o->out, o->in1, o->in2, shift, size);
2171 return NO_EXIT;
2172}
2173
6e2704e7
RH
2174static ExitStatus op_ipm(DisasContext *s, DisasOps *o)
2175{
2176 TCGv_i64 t1;
2177
2178 gen_op_calc_cc(s);
2179 tcg_gen_andi_i64(o->out, o->out, ~0xff000000ull);
2180
2181 t1 = tcg_temp_new_i64();
2182 tcg_gen_shli_i64(t1, psw_mask, 20);
2183 tcg_gen_shri_i64(t1, t1, 36);
2184 tcg_gen_or_i64(o->out, o->out, t1);
2185
2186 tcg_gen_extu_i32_i64(t1, cc_op);
2187 tcg_gen_shli_i64(t1, t1, 28);
2188 tcg_gen_or_i64(o->out, o->out, t1);
2189 tcg_temp_free_i64(t1);
2190 return NO_EXIT;
2191}
2192
cfef53e3
RH
2193#ifndef CONFIG_USER_ONLY
2194static ExitStatus op_ipte(DisasContext *s, DisasOps *o)
2195{
2196 check_privileged(s);
2197 gen_helper_ipte(cpu_env, o->in1, o->in2);
2198 return NO_EXIT;
2199}
8026417c
RH
2200
2201static ExitStatus op_iske(DisasContext *s, DisasOps *o)
2202{
2203 check_privileged(s);
2204 gen_helper_iske(o->out, cpu_env, o->in2);
2205 return NO_EXIT;
2206}
cfef53e3
RH
2207#endif
2208
587626f8
RH
2209static ExitStatus op_ldeb(DisasContext *s, DisasOps *o)
2210{
2211 gen_helper_ldeb(o->out, cpu_env, o->in2);
2212 return NO_EXIT;
2213}
2214
2215static ExitStatus op_ledb(DisasContext *s, DisasOps *o)
2216{
2217 gen_helper_ledb(o->out, cpu_env, o->in2);
2218 return NO_EXIT;
2219}
2220
2221static ExitStatus op_ldxb(DisasContext *s, DisasOps *o)
2222{
2223 gen_helper_ldxb(o->out, cpu_env, o->in1, o->in2);
2224 return NO_EXIT;
2225}
2226
2227static ExitStatus op_lexb(DisasContext *s, DisasOps *o)
2228{
2229 gen_helper_lexb(o->out, cpu_env, o->in1, o->in2);
2230 return NO_EXIT;
2231}
2232
2233static ExitStatus op_lxdb(DisasContext *s, DisasOps *o)
2234{
2235 gen_helper_lxdb(o->out, cpu_env, o->in2);
2236 return_low128(o->out2);
2237 return NO_EXIT;
2238}
2239
2240static ExitStatus op_lxeb(DisasContext *s, DisasOps *o)
2241{
2242 gen_helper_lxeb(o->out, cpu_env, o->in2);
2243 return_low128(o->out2);
2244 return NO_EXIT;
2245}
2246
7691c23b
RH
2247static ExitStatus op_llgt(DisasContext *s, DisasOps *o)
2248{
2249 tcg_gen_andi_i64(o->out, o->in2, 0x7fffffff);
2250 return NO_EXIT;
2251}
2252
c698d876
RH
2253static ExitStatus op_ld8s(DisasContext *s, DisasOps *o)
2254{
2255 tcg_gen_qemu_ld8s(o->out, o->in2, get_mem_index(s));
2256 return NO_EXIT;
2257}
2258
2259static ExitStatus op_ld8u(DisasContext *s, DisasOps *o)
2260{
2261 tcg_gen_qemu_ld8u(o->out, o->in2, get_mem_index(s));
2262 return NO_EXIT;
2263}
2264
2265static ExitStatus op_ld16s(DisasContext *s, DisasOps *o)
2266{
2267 tcg_gen_qemu_ld16s(o->out, o->in2, get_mem_index(s));
2268 return NO_EXIT;
2269}
2270
2271static ExitStatus op_ld16u(DisasContext *s, DisasOps *o)
2272{
2273 tcg_gen_qemu_ld16u(o->out, o->in2, get_mem_index(s));
2274 return NO_EXIT;
2275}
2276
22c37a08
RH
2277static ExitStatus op_ld32s(DisasContext *s, DisasOps *o)
2278{
2279 tcg_gen_qemu_ld32s(o->out, o->in2, get_mem_index(s));
2280 return NO_EXIT;
2281}
2282
2283static ExitStatus op_ld32u(DisasContext *s, DisasOps *o)
2284{
2285 tcg_gen_qemu_ld32u(o->out, o->in2, get_mem_index(s));
2286 return NO_EXIT;
2287}
2288
2289static ExitStatus op_ld64(DisasContext *s, DisasOps *o)
2290{
2291 tcg_gen_qemu_ld64(o->out, o->in2, get_mem_index(s));
2292 return NO_EXIT;
2293}
2294
8b5ff571 2295#ifndef CONFIG_USER_ONLY
504488b8
RH
2296static ExitStatus op_lctl(DisasContext *s, DisasOps *o)
2297{
2298 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2299 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
2300 check_privileged(s);
2301 potential_page_fault(s);
2302 gen_helper_lctl(cpu_env, r1, o->in2, r3);
2303 tcg_temp_free_i32(r1);
2304 tcg_temp_free_i32(r3);
2305 return NO_EXIT;
2306}
2307
3e398cf9
RH
2308static ExitStatus op_lctlg(DisasContext *s, DisasOps *o)
2309{
2310 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2311 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
2312 check_privileged(s);
2313 potential_page_fault(s);
2314 gen_helper_lctlg(cpu_env, r1, o->in2, r3);
2315 tcg_temp_free_i32(r1);
2316 tcg_temp_free_i32(r3);
2317 return NO_EXIT;
2318}
d8fe4a9c
RH
2319static ExitStatus op_lra(DisasContext *s, DisasOps *o)
2320{
2321 check_privileged(s);
2322 potential_page_fault(s);
2323 gen_helper_lra(o->out, cpu_env, o->in2);
2324 set_cc_static(s);
2325 return NO_EXIT;
2326}
2327
8b5ff571
RH
2328static ExitStatus op_lpsw(DisasContext *s, DisasOps *o)
2329{
2330 TCGv_i64 t1, t2;
2331
2332 check_privileged(s);
2333
2334 t1 = tcg_temp_new_i64();
2335 t2 = tcg_temp_new_i64();
2336 tcg_gen_qemu_ld32u(t1, o->in2, get_mem_index(s));
2337 tcg_gen_addi_i64(o->in2, o->in2, 4);
2338 tcg_gen_qemu_ld32u(t2, o->in2, get_mem_index(s));
2339 /* Convert the 32-bit PSW_MASK into the 64-bit PSW_MASK. */
2340 tcg_gen_shli_i64(t1, t1, 32);
2341 gen_helper_load_psw(cpu_env, t1, t2);
2342 tcg_temp_free_i64(t1);
2343 tcg_temp_free_i64(t2);
2344 return EXIT_NORETURN;
2345}
2346#endif
2347
7df3e93a
RH
2348static ExitStatus op_lam(DisasContext *s, DisasOps *o)
2349{
2350 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2351 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
2352 potential_page_fault(s);
2353 gen_helper_lam(cpu_env, r1, o->in2, r3);
2354 tcg_temp_free_i32(r1);
2355 tcg_temp_free_i32(r3);
2356 return NO_EXIT;
2357}
2358
77f8d6c3
RH
2359static ExitStatus op_lm32(DisasContext *s, DisasOps *o)
2360{
2361 int r1 = get_field(s->fields, r1);
2362 int r3 = get_field(s->fields, r3);
2363 TCGv_i64 t = tcg_temp_new_i64();
2364 TCGv_i64 t4 = tcg_const_i64(4);
2365
2366 while (1) {
2367 tcg_gen_qemu_ld32u(t, o->in2, get_mem_index(s));
2368 store_reg32_i64(r1, t);
2369 if (r1 == r3) {
2370 break;
2371 }
2372 tcg_gen_add_i64(o->in2, o->in2, t4);
2373 r1 = (r1 + 1) & 15;
2374 }
2375
2376 tcg_temp_free_i64(t);
2377 tcg_temp_free_i64(t4);
2378 return NO_EXIT;
2379}
2380
2381static ExitStatus op_lmh(DisasContext *s, DisasOps *o)
2382{
2383 int r1 = get_field(s->fields, r1);
2384 int r3 = get_field(s->fields, r3);
2385 TCGv_i64 t = tcg_temp_new_i64();
2386 TCGv_i64 t4 = tcg_const_i64(4);
2387
2388 while (1) {
2389 tcg_gen_qemu_ld32u(t, o->in2, get_mem_index(s));
2390 store_reg32h_i64(r1, t);
2391 if (r1 == r3) {
2392 break;
2393 }
2394 tcg_gen_add_i64(o->in2, o->in2, t4);
2395 r1 = (r1 + 1) & 15;
2396 }
2397
2398 tcg_temp_free_i64(t);
2399 tcg_temp_free_i64(t4);
2400 return NO_EXIT;
2401}
2402
2403static ExitStatus op_lm64(DisasContext *s, DisasOps *o)
2404{
2405 int r1 = get_field(s->fields, r1);
2406 int r3 = get_field(s->fields, r3);
2407 TCGv_i64 t8 = tcg_const_i64(8);
2408
2409 while (1) {
2410 tcg_gen_qemu_ld64(regs[r1], o->in2, get_mem_index(s));
2411 if (r1 == r3) {
2412 break;
2413 }
2414 tcg_gen_add_i64(o->in2, o->in2, t8);
2415 r1 = (r1 + 1) & 15;
2416 }
2417
2418 tcg_temp_free_i64(t8);
2419 return NO_EXIT;
2420}
2421
22c37a08
RH
2422static ExitStatus op_mov2(DisasContext *s, DisasOps *o)
2423{
2424 o->out = o->in2;
2425 o->g_out = o->g_in2;
2426 TCGV_UNUSED_I64(o->in2);
2427 o->g_in2 = false;
2428 return NO_EXIT;
2429}
2430
d764a8d1
RH
2431static ExitStatus op_movx(DisasContext *s, DisasOps *o)
2432{
2433 o->out = o->in1;
2434 o->out2 = o->in2;
2435 o->g_out = o->g_in1;
2436 o->g_out2 = o->g_in2;
2437 TCGV_UNUSED_I64(o->in1);
2438 TCGV_UNUSED_I64(o->in2);
2439 o->g_in1 = o->g_in2 = false;
2440 return NO_EXIT;
2441}
2442
af9e5a04
RH
2443static ExitStatus op_mvc(DisasContext *s, DisasOps *o)
2444{
2445 TCGv_i32 l = tcg_const_i32(get_field(s->fields, l1));
2446 potential_page_fault(s);
2447 gen_helper_mvc(cpu_env, l, o->addr1, o->in2);
2448 tcg_temp_free_i32(l);
2449 return NO_EXIT;
2450}
2451
e1eaada9
RH
2452static ExitStatus op_mvcl(DisasContext *s, DisasOps *o)
2453{
2454 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2455 TCGv_i32 r2 = tcg_const_i32(get_field(s->fields, r2));
2456 potential_page_fault(s);
2457 gen_helper_mvcl(cc_op, cpu_env, r1, r2);
2458 tcg_temp_free_i32(r1);
2459 tcg_temp_free_i32(r2);
2460 set_cc_static(s);
2461 return NO_EXIT;
2462}
2463
eb66e6a9
RH
2464static ExitStatus op_mvcle(DisasContext *s, DisasOps *o)
2465{
2466 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2467 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
2468 potential_page_fault(s);
2469 gen_helper_mvcle(cc_op, cpu_env, r1, o->in2, r3);
2470 tcg_temp_free_i32(r1);
2471 tcg_temp_free_i32(r3);
2472 set_cc_static(s);
2473 return NO_EXIT;
2474}
2475
97c3ab61
RH
2476#ifndef CONFIG_USER_ONLY
2477static ExitStatus op_mvcp(DisasContext *s, DisasOps *o)
2478{
2479 int r1 = get_field(s->fields, l1);
2480 check_privileged(s);
2481 potential_page_fault(s);
2482 gen_helper_mvcp(cc_op, cpu_env, regs[r1], o->addr1, o->in2);
2483 set_cc_static(s);
2484 return NO_EXIT;
2485}
2486
2487static ExitStatus op_mvcs(DisasContext *s, DisasOps *o)
2488{
2489 int r1 = get_field(s->fields, l1);
2490 check_privileged(s);
2491 potential_page_fault(s);
2492 gen_helper_mvcs(cc_op, cpu_env, regs[r1], o->addr1, o->in2);
2493 set_cc_static(s);
2494 return NO_EXIT;
2495}
2496#endif
2497
ee6c38d5
RH
2498static ExitStatus op_mvpg(DisasContext *s, DisasOps *o)
2499{
2500 potential_page_fault(s);
2501 gen_helper_mvpg(cpu_env, regs[0], o->in1, o->in2);
2502 set_cc_static(s);
2503 return NO_EXIT;
2504}
2505
aa31bf60
RH
2506static ExitStatus op_mvst(DisasContext *s, DisasOps *o)
2507{
2508 potential_page_fault(s);
2509 gen_helper_mvst(o->in1, cpu_env, regs[0], o->in1, o->in2);
2510 set_cc_static(s);
2511 return_low128(o->in2);
2512 return NO_EXIT;
2513}
2514
d1c04a2b
RH
2515static ExitStatus op_mul(DisasContext *s, DisasOps *o)
2516{
2517 tcg_gen_mul_i64(o->out, o->in1, o->in2);
2518 return NO_EXIT;
2519}
2520
1ac5889f
RH
2521static ExitStatus op_mul128(DisasContext *s, DisasOps *o)
2522{
2523 gen_helper_mul128(o->out, cpu_env, o->in1, o->in2);
2524 return_low128(o->out2);
2525 return NO_EXIT;
2526}
2527
83b00736
RH
2528static ExitStatus op_meeb(DisasContext *s, DisasOps *o)
2529{
2530 gen_helper_meeb(o->out, cpu_env, o->in1, o->in2);
2531 return NO_EXIT;
2532}
2533
2534static ExitStatus op_mdeb(DisasContext *s, DisasOps *o)
2535{
2536 gen_helper_mdeb(o->out, cpu_env, o->in1, o->in2);
2537 return NO_EXIT;
2538}
2539
2540static ExitStatus op_mdb(DisasContext *s, DisasOps *o)
2541{
2542 gen_helper_mdb(o->out, cpu_env, o->in1, o->in2);
2543 return NO_EXIT;
2544}
2545
2546static ExitStatus op_mxb(DisasContext *s, DisasOps *o)
2547{
2548 gen_helper_mxb(o->out, cpu_env, o->out, o->out2, o->in1, o->in2);
2549 return_low128(o->out2);
2550 return NO_EXIT;
2551}
2552
2553static ExitStatus op_mxdb(DisasContext *s, DisasOps *o)
2554{
2555 gen_helper_mxdb(o->out, cpu_env, o->out, o->out2, o->in2);
2556 return_low128(o->out2);
2557 return NO_EXIT;
2558}
2559
722bfec3
RH
2560static ExitStatus op_maeb(DisasContext *s, DisasOps *o)
2561{
2562 TCGv_i64 r3 = load_freg32_i64(get_field(s->fields, r3));
2563 gen_helper_maeb(o->out, cpu_env, o->in1, o->in2, r3);
2564 tcg_temp_free_i64(r3);
2565 return NO_EXIT;
2566}
2567
2568static ExitStatus op_madb(DisasContext *s, DisasOps *o)
2569{
2570 int r3 = get_field(s->fields, r3);
2571 gen_helper_madb(o->out, cpu_env, o->in1, o->in2, fregs[r3]);
2572 return NO_EXIT;
2573}
2574
2575static ExitStatus op_mseb(DisasContext *s, DisasOps *o)
2576{
2577 TCGv_i64 r3 = load_freg32_i64(get_field(s->fields, r3));
2578 gen_helper_mseb(o->out, cpu_env, o->in1, o->in2, r3);
2579 tcg_temp_free_i64(r3);
2580 return NO_EXIT;
2581}
2582
2583static ExitStatus op_msdb(DisasContext *s, DisasOps *o)
2584{
2585 int r3 = get_field(s->fields, r3);
2586 gen_helper_msdb(o->out, cpu_env, o->in1, o->in2, fregs[r3]);
2587 return NO_EXIT;
2588}
2589
b9bca3e5
RH
2590static ExitStatus op_nabs(DisasContext *s, DisasOps *o)
2591{
2592 gen_helper_nabs_i64(o->out, o->in2);
2593 return NO_EXIT;
2594}
2595
5d7fd045
RH
2596static ExitStatus op_nabsf32(DisasContext *s, DisasOps *o)
2597{
2598 tcg_gen_ori_i64(o->out, o->in2, 0x80000000ull);
2599 return NO_EXIT;
2600}
2601
2602static ExitStatus op_nabsf64(DisasContext *s, DisasOps *o)
2603{
2604 tcg_gen_ori_i64(o->out, o->in2, 0x8000000000000000ull);
2605 return NO_EXIT;
2606}
2607
2608static ExitStatus op_nabsf128(DisasContext *s, DisasOps *o)
2609{
2610 tcg_gen_ori_i64(o->out, o->in1, 0x8000000000000000ull);
2611 tcg_gen_mov_i64(o->out2, o->in2);
2612 return NO_EXIT;
2613}
2614
0a949039
RH
2615static ExitStatus op_nc(DisasContext *s, DisasOps *o)
2616{
2617 TCGv_i32 l = tcg_const_i32(get_field(s->fields, l1));
2618 potential_page_fault(s);
2619 gen_helper_nc(cc_op, cpu_env, l, o->addr1, o->in2);
2620 tcg_temp_free_i32(l);
2621 set_cc_static(s);
2622 return NO_EXIT;
2623}
2624
b9bca3e5
RH
2625static ExitStatus op_neg(DisasContext *s, DisasOps *o)
2626{
2627 tcg_gen_neg_i64(o->out, o->in2);
2628 return NO_EXIT;
2629}
2630
5d7fd045
RH
2631static ExitStatus op_negf32(DisasContext *s, DisasOps *o)
2632{
2633 tcg_gen_xori_i64(o->out, o->in2, 0x80000000ull);
2634 return NO_EXIT;
2635}
2636
2637static ExitStatus op_negf64(DisasContext *s, DisasOps *o)
2638{
2639 tcg_gen_xori_i64(o->out, o->in2, 0x8000000000000000ull);
2640 return NO_EXIT;
2641}
2642
2643static ExitStatus op_negf128(DisasContext *s, DisasOps *o)
2644{
2645 tcg_gen_xori_i64(o->out, o->in1, 0x8000000000000000ull);
2646 tcg_gen_mov_i64(o->out2, o->in2);
2647 return NO_EXIT;
2648}
2649
0a949039
RH
2650static ExitStatus op_oc(DisasContext *s, DisasOps *o)
2651{
2652 TCGv_i32 l = tcg_const_i32(get_field(s->fields, l1));
2653 potential_page_fault(s);
2654 gen_helper_oc(cc_op, cpu_env, l, o->addr1, o->in2);
2655 tcg_temp_free_i32(l);
2656 set_cc_static(s);
2657 return NO_EXIT;
2658}
2659
3bbfbd1f
RH
2660static ExitStatus op_or(DisasContext *s, DisasOps *o)
2661{
2662 tcg_gen_or_i64(o->out, o->in1, o->in2);
2663 return NO_EXIT;
2664}
2665
facfc864
RH
2666static ExitStatus op_ori(DisasContext *s, DisasOps *o)
2667{
2668 int shift = s->insn->data & 0xff;
2669 int size = s->insn->data >> 8;
2670 uint64_t mask = ((1ull << size) - 1) << shift;
2671
2672 assert(!o->g_in2);
2673 tcg_gen_shli_i64(o->in2, o->in2, shift);
2674 tcg_gen_or_i64(o->out, o->in1, o->in2);
2675
2676 /* Produce the CC from only the bits manipulated. */
2677 tcg_gen_andi_i64(cc_dst, o->out, mask);
2678 set_cc_nz_u64(s, cc_dst);
2679 return NO_EXIT;
2680}
2681
0568d8aa
RH
2682#ifndef CONFIG_USER_ONLY
2683static ExitStatus op_ptlb(DisasContext *s, DisasOps *o)
2684{
2685 check_privileged(s);
2686 gen_helper_ptlb(cpu_env);
2687 return NO_EXIT;
2688}
2689#endif
2690
d54f5865
RH
2691static ExitStatus op_rev16(DisasContext *s, DisasOps *o)
2692{
2693 tcg_gen_bswap16_i64(o->out, o->in2);
2694 return NO_EXIT;
2695}
2696
2697static ExitStatus op_rev32(DisasContext *s, DisasOps *o)
2698{
2699 tcg_gen_bswap32_i64(o->out, o->in2);
2700 return NO_EXIT;
2701}
2702
2703static ExitStatus op_rev64(DisasContext *s, DisasOps *o)
2704{
2705 tcg_gen_bswap64_i64(o->out, o->in2);
2706 return NO_EXIT;
2707}
2708
cbe24bfa
RH
2709static ExitStatus op_rll32(DisasContext *s, DisasOps *o)
2710{
2711 TCGv_i32 t1 = tcg_temp_new_i32();
2712 TCGv_i32 t2 = tcg_temp_new_i32();
2713 TCGv_i32 to = tcg_temp_new_i32();
2714 tcg_gen_trunc_i64_i32(t1, o->in1);
2715 tcg_gen_trunc_i64_i32(t2, o->in2);
2716 tcg_gen_rotl_i32(to, t1, t2);
2717 tcg_gen_extu_i32_i64(o->out, to);
2718 tcg_temp_free_i32(t1);
2719 tcg_temp_free_i32(t2);
2720 tcg_temp_free_i32(to);
2721 return NO_EXIT;
2722}
2723
2724static ExitStatus op_rll64(DisasContext *s, DisasOps *o)
2725{
2726 tcg_gen_rotl_i64(o->out, o->in1, o->in2);
2727 return NO_EXIT;
2728}
2729
d62a4c97
RH
2730static ExitStatus op_sar(DisasContext *s, DisasOps *o)
2731{
2732 int r1 = get_field(s->fields, r1);
2733 tcg_gen_st32_i64(o->in2, cpu_env, offsetof(CPUS390XState, aregs[r1]));
2734 return NO_EXIT;
2735}
2736
1a800a2d
RH
2737static ExitStatus op_seb(DisasContext *s, DisasOps *o)
2738{
2739 gen_helper_seb(o->out, cpu_env, o->in1, o->in2);
2740 return NO_EXIT;
2741}
2742
2743static ExitStatus op_sdb(DisasContext *s, DisasOps *o)
2744{
2745 gen_helper_sdb(o->out, cpu_env, o->in1, o->in2);
2746 return NO_EXIT;
2747}
2748
2749static ExitStatus op_sxb(DisasContext *s, DisasOps *o)
2750{
2751 gen_helper_sxb(o->out, cpu_env, o->out, o->out2, o->in1, o->in2);
2752 return_low128(o->out2);
2753 return NO_EXIT;
2754}
2755
16d7b2a4
RH
2756static ExitStatus op_sqeb(DisasContext *s, DisasOps *o)
2757{
2758 gen_helper_sqeb(o->out, cpu_env, o->in2);
2759 return NO_EXIT;
2760}
2761
2762static ExitStatus op_sqdb(DisasContext *s, DisasOps *o)
2763{
2764 gen_helper_sqdb(o->out, cpu_env, o->in2);
2765 return NO_EXIT;
2766}
2767
2768static ExitStatus op_sqxb(DisasContext *s, DisasOps *o)
2769{
2770 gen_helper_sqxb(o->out, cpu_env, o->in1, o->in2);
2771 return_low128(o->out2);
2772 return NO_EXIT;
2773}
2774
0c240015
RH
2775#ifndef CONFIG_USER_ONLY
2776static ExitStatus op_sigp(DisasContext *s, DisasOps *o)
2777{
2778 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2779 check_privileged(s);
2780 potential_page_fault(s);
2781 gen_helper_sigp(cc_op, cpu_env, o->in2, r1, o->in1);
2782 tcg_temp_free_i32(r1);
2783 return NO_EXIT;
2784}
2785#endif
2786
cbe24bfa
RH
2787static ExitStatus op_sla(DisasContext *s, DisasOps *o)
2788{
2789 uint64_t sign = 1ull << s->insn->data;
2790 enum cc_op cco = s->insn->data == 31 ? CC_OP_SLA_32 : CC_OP_SLA_64;
2791 gen_op_update2_cc_i64(s, cco, o->in1, o->in2);
2792 tcg_gen_shl_i64(o->out, o->in1, o->in2);
2793 /* The arithmetic left shift is curious in that it does not affect
2794 the sign bit. Copy that over from the source unchanged. */
2795 tcg_gen_andi_i64(o->out, o->out, ~sign);
2796 tcg_gen_andi_i64(o->in1, o->in1, sign);
2797 tcg_gen_or_i64(o->out, o->out, o->in1);
2798 return NO_EXIT;
2799}
2800
2801static ExitStatus op_sll(DisasContext *s, DisasOps *o)
2802{
2803 tcg_gen_shl_i64(o->out, o->in1, o->in2);
2804 return NO_EXIT;
2805}
2806
2807static ExitStatus op_sra(DisasContext *s, DisasOps *o)
2808{
2809 tcg_gen_sar_i64(o->out, o->in1, o->in2);
2810 return NO_EXIT;
2811}
2812
2813static ExitStatus op_srl(DisasContext *s, DisasOps *o)
2814{
2815 tcg_gen_shr_i64(o->out, o->in1, o->in2);
2816 return NO_EXIT;
2817}
2818
8379bfdb
RH
2819static ExitStatus op_sfpc(DisasContext *s, DisasOps *o)
2820{
2821 gen_helper_sfpc(cpu_env, o->in2);
2822 return NO_EXIT;
2823}
2824
7d30bb73 2825#ifndef CONFIG_USER_ONLY
28d55556
RH
2826static ExitStatus op_spka(DisasContext *s, DisasOps *o)
2827{
2828 check_privileged(s);
2829 tcg_gen_shri_i64(o->in2, o->in2, 4);
2830 tcg_gen_deposit_i64(psw_mask, psw_mask, o->in2, PSW_SHIFT_KEY - 4, 4);
2831 return NO_EXIT;
2832}
2833
7d30bb73
RH
2834static ExitStatus op_ssm(DisasContext *s, DisasOps *o)
2835{
2836 check_privileged(s);
2837 tcg_gen_deposit_i64(psw_mask, psw_mask, o->in2, 56, 8);
2838 return NO_EXIT;
2839}
145cdb40 2840
411fea3d
RH
2841static ExitStatus op_stap(DisasContext *s, DisasOps *o)
2842{
2843 check_privileged(s);
2844 /* ??? Surely cpu address != cpu number. In any case the previous
2845 version of this stored more than the required half-word, so it
2846 is unlikely this has ever been tested. */
2847 tcg_gen_ld32u_i64(o->out, cpu_env, offsetof(CPUS390XState, cpu_num));
2848 return NO_EXIT;
2849}
2850
434c91a5
RH
2851static ExitStatus op_stck(DisasContext *s, DisasOps *o)
2852{
2853 gen_helper_stck(o->out, cpu_env);
2854 /* ??? We don't implement clock states. */
2855 gen_op_movi_cc(s, 0);
2856 return NO_EXIT;
2857}
2858
dd3eb7b5
RH
2859static ExitStatus op_sckc(DisasContext *s, DisasOps *o)
2860{
2861 check_privileged(s);
2862 gen_helper_sckc(cpu_env, o->in2);
2863 return NO_EXIT;
2864}
2865
2866static ExitStatus op_stckc(DisasContext *s, DisasOps *o)
2867{
2868 check_privileged(s);
2869 gen_helper_stckc(o->out, cpu_env);
2870 return NO_EXIT;
2871}
2872
3e398cf9
RH
2873static ExitStatus op_stctg(DisasContext *s, DisasOps *o)
2874{
2875 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2876 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
2877 check_privileged(s);
2878 potential_page_fault(s);
2879 gen_helper_stctg(cpu_env, r1, o->in2, r3);
2880 tcg_temp_free_i32(r1);
2881 tcg_temp_free_i32(r3);
2882 return NO_EXIT;
2883}
2884
504488b8
RH
2885static ExitStatus op_stctl(DisasContext *s, DisasOps *o)
2886{
2887 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2888 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
2889 check_privileged(s);
2890 potential_page_fault(s);
2891 gen_helper_stctl(cpu_env, r1, o->in2, r3);
2892 tcg_temp_free_i32(r1);
2893 tcg_temp_free_i32(r3);
2894 return NO_EXIT;
2895}
2896
71bd6669
RH
2897static ExitStatus op_stidp(DisasContext *s, DisasOps *o)
2898{
2899 check_privileged(s);
2900 tcg_gen_ld32u_i64(o->out, cpu_env, offsetof(CPUS390XState, cpu_num));
2901 return NO_EXIT;
2902}
2903
c4f0a863
RH
2904static ExitStatus op_spt(DisasContext *s, DisasOps *o)
2905{
2906 check_privileged(s);
2907 gen_helper_spt(cpu_env, o->in2);
2908 return NO_EXIT;
2909}
2910
2911static ExitStatus op_stpt(DisasContext *s, DisasOps *o)
2912{
2913 check_privileged(s);
2914 gen_helper_stpt(o->out, cpu_env);
2915 return NO_EXIT;
2916}
2917
e805a0d3
RH
2918static ExitStatus op_spx(DisasContext *s, DisasOps *o)
2919{
2920 check_privileged(s);
2921 gen_helper_spx(cpu_env, o->in2);
2922 return NO_EXIT;
2923}
2924
2925static ExitStatus op_stpx(DisasContext *s, DisasOps *o)
2926{
2927 check_privileged(s);
2928 tcg_gen_ld_i64(o->out, cpu_env, offsetof(CPUS390XState, psa));
2929 tcg_gen_andi_i64(o->out, o->out, 0x7fffe000);
2930 return NO_EXIT;
2931}
2932
145cdb40
RH
2933static ExitStatus op_stnosm(DisasContext *s, DisasOps *o)
2934{
2935 uint64_t i2 = get_field(s->fields, i2);
2936 TCGv_i64 t;
2937
2938 check_privileged(s);
2939
2940 /* It is important to do what the instruction name says: STORE THEN.
2941 If we let the output hook perform the store then if we fault and
2942 restart, we'll have the wrong SYSTEM MASK in place. */
2943 t = tcg_temp_new_i64();
2944 tcg_gen_shri_i64(t, psw_mask, 56);
2945 tcg_gen_qemu_st8(t, o->addr1, get_mem_index(s));
2946 tcg_temp_free_i64(t);
2947
2948 if (s->fields->op == 0xac) {
2949 tcg_gen_andi_i64(psw_mask, psw_mask,
2950 (i2 << 56) | 0x00ffffffffffffffull);
2951 } else {
2952 tcg_gen_ori_i64(psw_mask, psw_mask, i2 << 56);
2953 }
2954 return NO_EXIT;
2955}
7d30bb73
RH
2956#endif
2957
2b280b97
RH
2958static ExitStatus op_st8(DisasContext *s, DisasOps *o)
2959{
2960 tcg_gen_qemu_st8(o->in1, o->in2, get_mem_index(s));
2961 return NO_EXIT;
2962}
2963
2964static ExitStatus op_st16(DisasContext *s, DisasOps *o)
2965{
2966 tcg_gen_qemu_st16(o->in1, o->in2, get_mem_index(s));
2967 return NO_EXIT;
2968}
2969
2970static ExitStatus op_st32(DisasContext *s, DisasOps *o)
2971{
2972 tcg_gen_qemu_st32(o->in1, o->in2, get_mem_index(s));
2973 return NO_EXIT;
2974}
2975
2976static ExitStatus op_st64(DisasContext *s, DisasOps *o)
2977{
2978 tcg_gen_qemu_st64(o->in1, o->in2, get_mem_index(s));
2979 return NO_EXIT;
2980}
2981
7df3e93a
RH
2982static ExitStatus op_stam(DisasContext *s, DisasOps *o)
2983{
2984 TCGv_i32 r1 = tcg_const_i32(get_field(s->fields, r1));
2985 TCGv_i32 r3 = tcg_const_i32(get_field(s->fields, r3));
2986 potential_page_fault(s);
2987 gen_helper_stam(cpu_env, r1, o->in2, r3);
2988 tcg_temp_free_i32(r1);
2989 tcg_temp_free_i32(r3);
2990 return NO_EXIT;
2991}
2992
2ae68059
RH
2993static ExitStatus op_stcm(DisasContext *s, DisasOps *o)
2994{
2995 int m3 = get_field(s->fields, m3);
2996 int pos, base = s->insn->data;
2997 TCGv_i64 tmp = tcg_temp_new_i64();
2998
2999 pos = base + ctz32(m3) * 8;
3000 switch (m3) {
3001 case 0xf:
3002 /* Effectively a 32-bit store. */
3003 tcg_gen_shri_i64(tmp, o->in1, pos);
3004 tcg_gen_qemu_st32(tmp, o->in2, get_mem_index(s));
3005 break;
3006
3007 case 0xc:
3008 case 0x6:
3009 case 0x3:
3010 /* Effectively a 16-bit store. */
3011 tcg_gen_shri_i64(tmp, o->in1, pos);
3012 tcg_gen_qemu_st16(tmp, o->in2, get_mem_index(s));
3013 break;
3014
3015 case 0x8:
3016 case 0x4:
3017 case 0x2:
3018 case 0x1:
3019 /* Effectively an 8-bit store. */
3020 tcg_gen_shri_i64(tmp, o->in1, pos);
3021 tcg_gen_qemu_st8(tmp, o->in2, get_mem_index(s));
3022 break;
3023
3024 default:
3025 /* This is going to be a sequence of shifts and stores. */
3026 pos = base + 32 - 8;
3027 while (m3) {
3028 if (m3 & 0x8) {
3029 tcg_gen_shri_i64(tmp, o->in1, pos);
3030 tcg_gen_qemu_st8(tmp, o->in2, get_mem_index(s));
3031 tcg_gen_addi_i64(o->in2, o->in2, 1);
3032 }
3033 m3 = (m3 << 1) & 0xf;
3034 pos -= 8;
3035 }
3036 break;
3037 }
3038 tcg_temp_free_i64(tmp);
3039 return NO_EXIT;
3040}
3041
77f8d6c3
RH
3042static ExitStatus op_stm(DisasContext *s, DisasOps *o)
3043{
3044 int r1 = get_field(s->fields, r1);
3045 int r3 = get_field(s->fields, r3);
3046 int size = s->insn->data;
3047 TCGv_i64 tsize = tcg_const_i64(size);
3048
3049 while (1) {
3050 if (size == 8) {
3051 tcg_gen_qemu_st64(regs[r1], o->in2, get_mem_index(s));
3052 } else {
3053 tcg_gen_qemu_st32(regs[r1], o->in2, get_mem_index(s));
3054 }
3055 if (r1 == r3) {
3056 break;
3057 }
3058 tcg_gen_add_i64(o->in2, o->in2, tsize);
3059 r1 = (r1 + 1) & 15;
3060 }
3061
3062 tcg_temp_free_i64(tsize);
3063 return NO_EXIT;
3064}
3065
3066static ExitStatus op_stmh(DisasContext *s, DisasOps *o)
3067{
3068 int r1 = get_field(s->fields, r1);
3069 int r3 = get_field(s->fields, r3);
3070 TCGv_i64 t = tcg_temp_new_i64();
3071 TCGv_i64 t4 = tcg_const_i64(4);
3072 TCGv_i64 t32 = tcg_const_i64(32);
3073
3074 while (1) {
3075 tcg_gen_shl_i64(t, regs[r1], t32);
3076 tcg_gen_qemu_st32(t, o->in2, get_mem_index(s));
3077 if (r1 == r3) {
3078 break;
3079 }
3080 tcg_gen_add_i64(o->in2, o->in2, t4);
3081 r1 = (r1 + 1) & 15;
3082 }
3083
3084 tcg_temp_free_i64(t);
3085 tcg_temp_free_i64(t4);
3086 tcg_temp_free_i64(t32);
3087 return NO_EXIT;
3088}
3089
4600c994
RH
3090static ExitStatus op_srst(DisasContext *s, DisasOps *o)
3091{
3092 potential_page_fault(s);
3093 gen_helper_srst(o->in1, cpu_env, regs[0], o->in1, o->in2);
3094 set_cc_static(s);
3095 return_low128(o->in2);
3096 return NO_EXIT;
3097}
3098
ad044d09
RH
3099static ExitStatus op_sub(DisasContext *s, DisasOps *o)
3100{
3101 tcg_gen_sub_i64(o->out, o->in1, o->in2);
3102 return NO_EXIT;
3103}
3104
4e4bb438
RH
3105static ExitStatus op_subb(DisasContext *s, DisasOps *o)
3106{
3107 TCGv_i64 cc;
3108
3109 assert(!o->g_in2);
3110 tcg_gen_not_i64(o->in2, o->in2);
3111 tcg_gen_add_i64(o->out, o->in1, o->in2);
3112
3113 /* XXX possible optimization point */
3114 gen_op_calc_cc(s);
3115 cc = tcg_temp_new_i64();
3116 tcg_gen_extu_i32_i64(cc, cc_op);
3117 tcg_gen_shri_i64(cc, cc, 1);
3118 tcg_gen_add_i64(o->out, o->out, cc);
3119 tcg_temp_free_i64(cc);
3120 return NO_EXIT;
3121}
3122
b9836c1a
RH
3123static ExitStatus op_svc(DisasContext *s, DisasOps *o)
3124{
3125 TCGv_i32 t;
3126
3127 update_psw_addr(s);
3128 gen_op_calc_cc(s);
3129
3130 t = tcg_const_i32(get_field(s->fields, i1) & 0xff);
3131 tcg_gen_st_i32(t, cpu_env, offsetof(CPUS390XState, int_svc_code));
3132 tcg_temp_free_i32(t);
3133
3134 t = tcg_const_i32(s->next_pc - s->pc);
3135 tcg_gen_st_i32(t, cpu_env, offsetof(CPUS390XState, int_svc_ilen));
3136 tcg_temp_free_i32(t);
3137
3138 gen_exception(EXCP_SVC);
3139 return EXIT_NORETURN;
3140}
3141
31aa97d1
RH
3142static ExitStatus op_tceb(DisasContext *s, DisasOps *o)
3143{
3144 gen_helper_tceb(cc_op, o->in1, o->in2);
3145 set_cc_static(s);
3146 return NO_EXIT;
3147}
3148
3149static ExitStatus op_tcdb(DisasContext *s, DisasOps *o)
3150{
3151 gen_helper_tcdb(cc_op, o->in1, o->in2);
3152 set_cc_static(s);
3153 return NO_EXIT;
3154}
3155
3156static ExitStatus op_tcxb(DisasContext *s, DisasOps *o)
3157{
3158 gen_helper_tcxb(cc_op, o->out, o->out2, o->in2);
3159 set_cc_static(s);
3160 return NO_EXIT;
3161}
3162
112bf079
RH
3163#ifndef CONFIG_USER_ONLY
3164static ExitStatus op_tprot(DisasContext *s, DisasOps *o)
3165{
3166 potential_page_fault(s);
3167 gen_helper_tprot(cc_op, o->addr1, o->in2);
3168 set_cc_static(s);
3169 return NO_EXIT;
3170}
3171#endif
3172
0a949039
RH
3173static ExitStatus op_tr(DisasContext *s, DisasOps *o)
3174{
3175 TCGv_i32 l = tcg_const_i32(get_field(s->fields, l1));
3176 potential_page_fault(s);
3177 gen_helper_tr(cpu_env, l, o->addr1, o->in2);
3178 tcg_temp_free_i32(l);
3179 set_cc_static(s);
3180 return NO_EXIT;
3181}
3182
3183static ExitStatus op_unpk(DisasContext *s, DisasOps *o)
3184{
3185 TCGv_i32 l = tcg_const_i32(get_field(s->fields, l1));
3186 potential_page_fault(s);
3187 gen_helper_unpk(cpu_env, l, o->addr1, o->in2);
3188 tcg_temp_free_i32(l);
3189 return NO_EXIT;
3190}
3191
3192static ExitStatus op_xc(DisasContext *s, DisasOps *o)
3193{
3194 TCGv_i32 l = tcg_const_i32(get_field(s->fields, l1));
3195 potential_page_fault(s);
3196 gen_helper_xc(cc_op, cpu_env, l, o->addr1, o->in2);
3197 tcg_temp_free_i32(l);
3198 set_cc_static(s);
3199 return NO_EXIT;
3200}
3201
3bbfbd1f
RH
3202static ExitStatus op_xor(DisasContext *s, DisasOps *o)
3203{
3204 tcg_gen_xor_i64(o->out, o->in1, o->in2);
3205 return NO_EXIT;
3206}
3207
facfc864
RH
3208static ExitStatus op_xori(DisasContext *s, DisasOps *o)
3209{
3210 int shift = s->insn->data & 0xff;
3211 int size = s->insn->data >> 8;
3212 uint64_t mask = ((1ull << size) - 1) << shift;
3213
3214 assert(!o->g_in2);
3215 tcg_gen_shli_i64(o->in2, o->in2, shift);
3216 tcg_gen_xor_i64(o->out, o->in1, o->in2);
3217
3218 /* Produce the CC from only the bits manipulated. */
3219 tcg_gen_andi_i64(cc_dst, o->out, mask);
3220 set_cc_nz_u64(s, cc_dst);
3221 return NO_EXIT;
3222}
3223
24db8412
RH
3224static ExitStatus op_zero(DisasContext *s, DisasOps *o)
3225{
3226 o->out = tcg_const_i64(0);
3227 return NO_EXIT;
3228}
3229
3230static ExitStatus op_zero2(DisasContext *s, DisasOps *o)
3231{
3232 o->out = tcg_const_i64(0);
3233 o->out2 = o->out;
3234 o->g_out2 = true;
3235 return NO_EXIT;
3236}
3237
ad044d09
RH
3238/* ====================================================================== */
3239/* The "Cc OUTput" generators. Given the generated output (and in some cases
3240 the original inputs), update the various cc data structures in order to
3241 be able to compute the new condition code. */
3242
b9bca3e5
RH
3243static void cout_abs32(DisasContext *s, DisasOps *o)
3244{
3245 gen_op_update1_cc_i64(s, CC_OP_ABS_32, o->out);
3246}
3247
3248static void cout_abs64(DisasContext *s, DisasOps *o)
3249{
3250 gen_op_update1_cc_i64(s, CC_OP_ABS_64, o->out);
3251}
3252
ad044d09
RH
3253static void cout_adds32(DisasContext *s, DisasOps *o)
3254{
3255 gen_op_update3_cc_i64(s, CC_OP_ADD_32, o->in1, o->in2, o->out);
3256}
3257
3258static void cout_adds64(DisasContext *s, DisasOps *o)
3259{
3260 gen_op_update3_cc_i64(s, CC_OP_ADD_64, o->in1, o->in2, o->out);
3261}
3262
3263static void cout_addu32(DisasContext *s, DisasOps *o)
3264{
3265 gen_op_update3_cc_i64(s, CC_OP_ADDU_32, o->in1, o->in2, o->out);
3266}
3267
3268static void cout_addu64(DisasContext *s, DisasOps *o)
3269{
3270 gen_op_update3_cc_i64(s, CC_OP_ADDU_64, o->in1, o->in2, o->out);
3271}
3272
4e4bb438
RH
3273static void cout_addc32(DisasContext *s, DisasOps *o)
3274{
3275 gen_op_update3_cc_i64(s, CC_OP_ADDC_32, o->in1, o->in2, o->out);
3276}
3277
3278static void cout_addc64(DisasContext *s, DisasOps *o)
3279{
3280 gen_op_update3_cc_i64(s, CC_OP_ADDC_64, o->in1, o->in2, o->out);
3281}
3282
a7e836d5
RH
3283static void cout_cmps32(DisasContext *s, DisasOps *o)
3284{
3285 gen_op_update2_cc_i64(s, CC_OP_LTGT_32, o->in1, o->in2);
3286}
3287
3288static void cout_cmps64(DisasContext *s, DisasOps *o)
3289{
3290 gen_op_update2_cc_i64(s, CC_OP_LTGT_64, o->in1, o->in2);
3291}
3292
3293static void cout_cmpu32(DisasContext *s, DisasOps *o)
3294{
3295 gen_op_update2_cc_i64(s, CC_OP_LTUGTU_32, o->in1, o->in2);
3296}
3297
3298static void cout_cmpu64(DisasContext *s, DisasOps *o)
3299{
3300 gen_op_update2_cc_i64(s, CC_OP_LTUGTU_64, o->in1, o->in2);
3301}
3302
587626f8
RH
3303static void cout_f32(DisasContext *s, DisasOps *o)
3304{
3305 gen_op_update1_cc_i64(s, CC_OP_NZ_F32, o->out);
3306}
3307
3308static void cout_f64(DisasContext *s, DisasOps *o)
3309{
3310 gen_op_update1_cc_i64(s, CC_OP_NZ_F64, o->out);
3311}
3312
3313static void cout_f128(DisasContext *s, DisasOps *o)
3314{
3315 gen_op_update2_cc_i64(s, CC_OP_NZ_F128, o->out, o->out2);
3316}
3317
b9bca3e5
RH
3318static void cout_nabs32(DisasContext *s, DisasOps *o)
3319{
3320 gen_op_update1_cc_i64(s, CC_OP_NABS_32, o->out);
3321}
3322
3323static void cout_nabs64(DisasContext *s, DisasOps *o)
3324{
3325 gen_op_update1_cc_i64(s, CC_OP_NABS_64, o->out);
3326}
3327
3328static void cout_neg32(DisasContext *s, DisasOps *o)
3329{
3330 gen_op_update1_cc_i64(s, CC_OP_COMP_32, o->out);
3331}
3332
3333static void cout_neg64(DisasContext *s, DisasOps *o)
3334{
3335 gen_op_update1_cc_i64(s, CC_OP_COMP_64, o->out);
3336}
3337
3bbfbd1f
RH
3338static void cout_nz32(DisasContext *s, DisasOps *o)
3339{
3340 tcg_gen_ext32u_i64(cc_dst, o->out);
3341 gen_op_update1_cc_i64(s, CC_OP_NZ, cc_dst);
3342}
3343
3344static void cout_nz64(DisasContext *s, DisasOps *o)
3345{
3346 gen_op_update1_cc_i64(s, CC_OP_NZ, o->out);
3347}
3348
11bf2d73
RH
3349static void cout_s32(DisasContext *s, DisasOps *o)
3350{
3351 gen_op_update1_cc_i64(s, CC_OP_LTGT0_32, o->out);
3352}
3353
3354static void cout_s64(DisasContext *s, DisasOps *o)
3355{
3356 gen_op_update1_cc_i64(s, CC_OP_LTGT0_64, o->out);
3357}
3358
ad044d09
RH
3359static void cout_subs32(DisasContext *s, DisasOps *o)
3360{
3361 gen_op_update3_cc_i64(s, CC_OP_SUB_32, o->in1, o->in2, o->out);
3362}
3363
3364static void cout_subs64(DisasContext *s, DisasOps *o)
3365{
3366 gen_op_update3_cc_i64(s, CC_OP_SUB_64, o->in1, o->in2, o->out);
3367}
3368
3369static void cout_subu32(DisasContext *s, DisasOps *o)
3370{
3371 gen_op_update3_cc_i64(s, CC_OP_SUBU_32, o->in1, o->in2, o->out);
3372}
3373
3374static void cout_subu64(DisasContext *s, DisasOps *o)
3375{
3376 gen_op_update3_cc_i64(s, CC_OP_SUBU_64, o->in1, o->in2, o->out);
3377}
3378
4e4bb438
RH
3379static void cout_subb32(DisasContext *s, DisasOps *o)
3380{
3381 gen_op_update3_cc_i64(s, CC_OP_SUBB_32, o->in1, o->in2, o->out);
3382}
3383
3384static void cout_subb64(DisasContext *s, DisasOps *o)
3385{
3386 gen_op_update3_cc_i64(s, CC_OP_SUBB_64, o->in1, o->in2, o->out);
3387}
3388
00d2dc19
RH
3389static void cout_tm32(DisasContext *s, DisasOps *o)
3390{
3391 gen_op_update2_cc_i64(s, CC_OP_TM_32, o->in1, o->in2);
3392}
3393
3394static void cout_tm64(DisasContext *s, DisasOps *o)
3395{
3396 gen_op_update2_cc_i64(s, CC_OP_TM_64, o->in1, o->in2);
3397}
3398
ad044d09
RH
3399/* ====================================================================== */
3400/* The "PREPeration" generators. These initialize the DisasOps.OUT fields
3401 with the TCG register to which we will write. Used in combination with
3402 the "wout" generators, in some cases we need a new temporary, and in
3403 some cases we can write to a TCG global. */
3404
3405static void prep_new(DisasContext *s, DisasFields *f, DisasOps *o)
3406{
3407 o->out = tcg_temp_new_i64();
3408}
3409
891452e5
RH
3410static void prep_new_P(DisasContext *s, DisasFields *f, DisasOps *o)
3411{
3412 o->out = tcg_temp_new_i64();
3413 o->out2 = tcg_temp_new_i64();
3414}
3415
ad044d09
RH
3416static void prep_r1(DisasContext *s, DisasFields *f, DisasOps *o)
3417{
3418 o->out = regs[get_field(f, r1)];
3419 o->g_out = true;
3420}
3421
1ac5889f
RH
3422static void prep_r1_P(DisasContext *s, DisasFields *f, DisasOps *o)
3423{
3424 /* ??? Specification exception: r1 must be even. */
3425 int r1 = get_field(f, r1);
3426 o->out = regs[r1];
3427 o->out2 = regs[(r1 + 1) & 15];
3428 o->g_out = o->g_out2 = true;
3429}
3430
587626f8
RH
3431static void prep_f1(DisasContext *s, DisasFields *f, DisasOps *o)
3432{
3433 o->out = fregs[get_field(f, r1)];
3434 o->g_out = true;
3435}
3436
3437static void prep_x1(DisasContext *s, DisasFields *f, DisasOps *o)
3438{
3439 /* ??? Specification exception: r1 must be < 14. */
3440 int r1 = get_field(f, r1);
3441 o->out = fregs[r1];
3442 o->out2 = fregs[(r1 + 2) & 15];
3443 o->g_out = o->g_out2 = true;
3444}
3445
ad044d09
RH
3446/* ====================================================================== */
3447/* The "Write OUTput" generators. These generally perform some non-trivial
3448 copy of data to TCG globals, or to main memory. The trivial cases are
3449 generally handled by having a "prep" generator install the TCG global
3450 as the destination of the operation. */
3451
22c37a08
RH
3452static void wout_r1(DisasContext *s, DisasFields *f, DisasOps *o)
3453{
3454 store_reg(get_field(f, r1), o->out);
3455}
3456
afdc70be
RH
3457static void wout_r1_8(DisasContext *s, DisasFields *f, DisasOps *o)
3458{
3459 int r1 = get_field(f, r1);
3460 tcg_gen_deposit_i64(regs[r1], regs[r1], o->out, 0, 8);
3461}
3462
d54f5865
RH
3463static void wout_r1_16(DisasContext *s, DisasFields *f, DisasOps *o)
3464{
3465 int r1 = get_field(f, r1);
3466 tcg_gen_deposit_i64(regs[r1], regs[r1], o->out, 0, 16);
3467}
3468
ad044d09
RH
3469static void wout_r1_32(DisasContext *s, DisasFields *f, DisasOps *o)
3470{
3471 store_reg32_i64(get_field(f, r1), o->out);
3472}
3473
891452e5
RH
3474static void wout_r1_P32(DisasContext *s, DisasFields *f, DisasOps *o)
3475{
3476 /* ??? Specification exception: r1 must be even. */
3477 int r1 = get_field(f, r1);
3478 store_reg32_i64(r1, o->out);
3479 store_reg32_i64((r1 + 1) & 15, o->out2);
3480}
3481
d87aaf93
RH
3482static void wout_r1_D32(DisasContext *s, DisasFields *f, DisasOps *o)
3483{
3484 /* ??? Specification exception: r1 must be even. */
3485 int r1 = get_field(f, r1);
3486 store_reg32_i64((r1 + 1) & 15, o->out);
3487 tcg_gen_shri_i64(o->out, o->out, 32);
3488 store_reg32_i64(r1, o->out);
3489}
22c37a08 3490
d764a8d1
RH
3491static void wout_e1(DisasContext *s, DisasFields *f, DisasOps *o)
3492{
3493 store_freg32_i64(get_field(f, r1), o->out);
3494}
3495
3496static void wout_f1(DisasContext *s, DisasFields *f, DisasOps *o)
3497{
3498 store_freg(get_field(f, r1), o->out);
3499}
3500
3501static void wout_x1(DisasContext *s, DisasFields *f, DisasOps *o)
3502{
587626f8 3503 /* ??? Specification exception: r1 must be < 14. */
d764a8d1
RH
3504 int f1 = get_field(s->fields, r1);
3505 store_freg(f1, o->out);
3506 store_freg((f1 + 2) & 15, o->out2);
3507}
3508
22c37a08
RH
3509static void wout_cond_r1r2_32(DisasContext *s, DisasFields *f, DisasOps *o)
3510{
3511 if (get_field(f, r1) != get_field(f, r2)) {
3512 store_reg32_i64(get_field(f, r1), o->out);
3513 }
3514}
d87aaf93 3515
d764a8d1
RH
3516static void wout_cond_e1e2(DisasContext *s, DisasFields *f, DisasOps *o)
3517{
3518 if (get_field(f, r1) != get_field(f, r2)) {
3519 store_freg32_i64(get_field(f, r1), o->out);
3520 }
3521}
3522
6a04d76a
RH
3523static void wout_m1_8(DisasContext *s, DisasFields *f, DisasOps *o)
3524{
3525 tcg_gen_qemu_st8(o->out, o->addr1, get_mem_index(s));
3526}
3527
3528static void wout_m1_16(DisasContext *s, DisasFields *f, DisasOps *o)
3529{
3530 tcg_gen_qemu_st16(o->out, o->addr1, get_mem_index(s));
3531}
3532
ad044d09
RH
3533static void wout_m1_32(DisasContext *s, DisasFields *f, DisasOps *o)
3534{
3535 tcg_gen_qemu_st32(o->out, o->addr1, get_mem_index(s));
3536}
3537
3538static void wout_m1_64(DisasContext *s, DisasFields *f, DisasOps *o)
3539{
3540 tcg_gen_qemu_st64(o->out, o->addr1, get_mem_index(s));
3541}
3542
ea20490f
RH
3543static void wout_m2_32(DisasContext *s, DisasFields *f, DisasOps *o)
3544{
3545 tcg_gen_qemu_st32(o->out, o->in2, get_mem_index(s));
3546}
3547
ad044d09
RH
3548/* ====================================================================== */
3549/* The "INput 1" generators. These load the first operand to an insn. */
3550
3551static void in1_r1(DisasContext *s, DisasFields *f, DisasOps *o)
3552{
3553 o->in1 = load_reg(get_field(f, r1));
3554}
3555
d1c04a2b
RH
3556static void in1_r1_o(DisasContext *s, DisasFields *f, DisasOps *o)
3557{
3558 o->in1 = regs[get_field(f, r1)];
3559 o->g_in1 = true;
3560}
3561
cbe24bfa
RH
3562static void in1_r1_32s(DisasContext *s, DisasFields *f, DisasOps *o)
3563{
3564 o->in1 = tcg_temp_new_i64();
3565 tcg_gen_ext32s_i64(o->in1, regs[get_field(f, r1)]);
3566}
3567
3568static void in1_r1_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3569{
3570 o->in1 = tcg_temp_new_i64();
3571 tcg_gen_ext32u_i64(o->in1, regs[get_field(f, r1)]);
3572}
3573
32a44d58
RH
3574static void in1_r1_sr32(DisasContext *s, DisasFields *f, DisasOps *o)
3575{
3576 o->in1 = tcg_temp_new_i64();
3577 tcg_gen_shri_i64(o->in1, regs[get_field(f, r1)], 32);
3578}
3579
1ac5889f
RH
3580static void in1_r1p1(DisasContext *s, DisasFields *f, DisasOps *o)
3581{
3582 /* ??? Specification exception: r1 must be even. */
3583 int r1 = get_field(f, r1);
3584 o->in1 = load_reg((r1 + 1) & 15);
3585}
3586
d87aaf93
RH
3587static void in1_r1p1_32s(DisasContext *s, DisasFields *f, DisasOps *o)
3588{
3589 /* ??? Specification exception: r1 must be even. */
3590 int r1 = get_field(f, r1);
3591 o->in1 = tcg_temp_new_i64();
3592 tcg_gen_ext32s_i64(o->in1, regs[(r1 + 1) & 15]);
3593}
3594
3595static void in1_r1p1_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3596{
3597 /* ??? Specification exception: r1 must be even. */
3598 int r1 = get_field(f, r1);
3599 o->in1 = tcg_temp_new_i64();
3600 tcg_gen_ext32u_i64(o->in1, regs[(r1 + 1) & 15]);
3601}
3602
891452e5
RH
3603static void in1_r1_D32(DisasContext *s, DisasFields *f, DisasOps *o)
3604{
3605 /* ??? Specification exception: r1 must be even. */
3606 int r1 = get_field(f, r1);
3607 o->in1 = tcg_temp_new_i64();
3608 tcg_gen_concat32_i64(o->in1, regs[r1 + 1], regs[r1]);
3609}
3610
ad044d09
RH
3611static void in1_r2(DisasContext *s, DisasFields *f, DisasOps *o)
3612{
3613 o->in1 = load_reg(get_field(f, r2));
3614}
3615
3616static void in1_r3(DisasContext *s, DisasFields *f, DisasOps *o)
3617{
3618 o->in1 = load_reg(get_field(f, r3));
3619}
3620
cbe24bfa
RH
3621static void in1_r3_o(DisasContext *s, DisasFields *f, DisasOps *o)
3622{
3623 o->in1 = regs[get_field(f, r3)];
3624 o->g_in1 = true;
3625}
3626
3627static void in1_r3_32s(DisasContext *s, DisasFields *f, DisasOps *o)
3628{
3629 o->in1 = tcg_temp_new_i64();
3630 tcg_gen_ext32s_i64(o->in1, regs[get_field(f, r3)]);
3631}
3632
3633static void in1_r3_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3634{
3635 o->in1 = tcg_temp_new_i64();
3636 tcg_gen_ext32u_i64(o->in1, regs[get_field(f, r3)]);
3637}
3638
00574261
RH
3639static void in1_e1(DisasContext *s, DisasFields *f, DisasOps *o)
3640{
3641 o->in1 = load_freg32_i64(get_field(f, r1));
3642}
3643
3644static void in1_f1_o(DisasContext *s, DisasFields *f, DisasOps *o)
3645{
3646 o->in1 = fregs[get_field(f, r1)];
3647 o->g_in1 = true;
3648}
3649
587626f8
RH
3650static void in1_x1_o(DisasContext *s, DisasFields *f, DisasOps *o)
3651{
3652 /* ??? Specification exception: r1 must be < 14. */
3653 int r1 = get_field(f, r1);
3654 o->out = fregs[r1];
3655 o->out2 = fregs[(r1 + 2) & 15];
3656 o->g_out = o->g_out2 = true;
3657}
3658
ad044d09
RH
3659static void in1_la1(DisasContext *s, DisasFields *f, DisasOps *o)
3660{
3661 o->addr1 = get_address(s, 0, get_field(f, b1), get_field(f, d1));
3662}
3663
e025e52a
RH
3664static void in1_la2(DisasContext *s, DisasFields *f, DisasOps *o)
3665{
3666 int x2 = have_field(f, x2) ? get_field(f, x2) : 0;
3667 o->addr1 = get_address(s, x2, get_field(f, b2), get_field(f, d2));
3668}
3669
a7e836d5
RH
3670static void in1_m1_8u(DisasContext *s, DisasFields *f, DisasOps *o)
3671{
3672 in1_la1(s, f, o);
3673 o->in1 = tcg_temp_new_i64();
3674 tcg_gen_qemu_ld8u(o->in1, o->addr1, get_mem_index(s));
3675}
3676
3677static void in1_m1_16s(DisasContext *s, DisasFields *f, DisasOps *o)
3678{
3679 in1_la1(s, f, o);
3680 o->in1 = tcg_temp_new_i64();
3681 tcg_gen_qemu_ld16s(o->in1, o->addr1, get_mem_index(s));
3682}
3683
3684static void in1_m1_16u(DisasContext *s, DisasFields *f, DisasOps *o)
3685{
3686 in1_la1(s, f, o);
3687 o->in1 = tcg_temp_new_i64();
3688 tcg_gen_qemu_ld16u(o->in1, o->addr1, get_mem_index(s));
3689}
3690
ad044d09
RH
3691static void in1_m1_32s(DisasContext *s, DisasFields *f, DisasOps *o)
3692{
3693 in1_la1(s, f, o);
3694 o->in1 = tcg_temp_new_i64();
3695 tcg_gen_qemu_ld32s(o->in1, o->addr1, get_mem_index(s));
3696}
3697
e272b3ac
RH
3698static void in1_m1_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3699{
3700 in1_la1(s, f, o);
3701 o->in1 = tcg_temp_new_i64();
3702 tcg_gen_qemu_ld32u(o->in1, o->addr1, get_mem_index(s));
3703}
3704
ad044d09
RH
3705static void in1_m1_64(DisasContext *s, DisasFields *f, DisasOps *o)
3706{
3707 in1_la1(s, f, o);
3708 o->in1 = tcg_temp_new_i64();
3709 tcg_gen_qemu_ld64(o->in1, o->addr1, get_mem_index(s));
3710}
3711
3712/* ====================================================================== */
3713/* The "INput 2" generators. These load the second operand to an insn. */
3714
e025e52a
RH
3715static void in2_r1_o(DisasContext *s, DisasFields *f, DisasOps *o)
3716{
3717 o->in2 = regs[get_field(f, r1)];
3718 o->g_in2 = true;
3719}
3720
3721static void in2_r1_16u(DisasContext *s, DisasFields *f, DisasOps *o)
3722{
3723 o->in2 = tcg_temp_new_i64();
3724 tcg_gen_ext16u_i64(o->in2, regs[get_field(f, r1)]);
3725}
3726
3727static void in2_r1_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3728{
3729 o->in2 = tcg_temp_new_i64();
3730 tcg_gen_ext32u_i64(o->in2, regs[get_field(f, r1)]);
3731}
3732
ad044d09
RH
3733static void in2_r2(DisasContext *s, DisasFields *f, DisasOps *o)
3734{
3735 o->in2 = load_reg(get_field(f, r2));
3736}
3737
d1c04a2b
RH
3738static void in2_r2_o(DisasContext *s, DisasFields *f, DisasOps *o)
3739{
3740 o->in2 = regs[get_field(f, r2)];
3741 o->g_in2 = true;
3742}
3743
8ac33cdb
RH
3744static void in2_r2_nz(DisasContext *s, DisasFields *f, DisasOps *o)
3745{
3746 int r2 = get_field(f, r2);
3747 if (r2 != 0) {
3748 o->in2 = load_reg(r2);
3749 }
3750}
3751
c698d876
RH
3752static void in2_r2_8s(DisasContext *s, DisasFields *f, DisasOps *o)
3753{
3754 o->in2 = tcg_temp_new_i64();
3755 tcg_gen_ext8s_i64(o->in2, regs[get_field(f, r2)]);
3756}
3757
3758static void in2_r2_8u(DisasContext *s, DisasFields *f, DisasOps *o)
3759{
3760 o->in2 = tcg_temp_new_i64();
3761 tcg_gen_ext8u_i64(o->in2, regs[get_field(f, r2)]);
3762}
3763
3764static void in2_r2_16s(DisasContext *s, DisasFields *f, DisasOps *o)
3765{
3766 o->in2 = tcg_temp_new_i64();
3767 tcg_gen_ext16s_i64(o->in2, regs[get_field(f, r2)]);
3768}
3769
3770static void in2_r2_16u(DisasContext *s, DisasFields *f, DisasOps *o)
3771{
3772 o->in2 = tcg_temp_new_i64();
3773 tcg_gen_ext16u_i64(o->in2, regs[get_field(f, r2)]);
3774}
3775
ad044d09
RH
3776static void in2_r3(DisasContext *s, DisasFields *f, DisasOps *o)
3777{
3778 o->in2 = load_reg(get_field(f, r3));
3779}
3780
3781static void in2_r2_32s(DisasContext *s, DisasFields *f, DisasOps *o)
3782{
3783 o->in2 = tcg_temp_new_i64();
3784 tcg_gen_ext32s_i64(o->in2, regs[get_field(f, r2)]);
3785}
3786
3787static void in2_r2_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3788{
3789 o->in2 = tcg_temp_new_i64();
3790 tcg_gen_ext32u_i64(o->in2, regs[get_field(f, r2)]);
3791}
3792
d764a8d1
RH
3793static void in2_e2(DisasContext *s, DisasFields *f, DisasOps *o)
3794{
3795 o->in2 = load_freg32_i64(get_field(f, r2));
3796}
3797
3798static void in2_f2_o(DisasContext *s, DisasFields *f, DisasOps *o)
3799{
3800 o->in2 = fregs[get_field(f, r2)];
3801 o->g_in2 = true;
3802}
3803
3804static void in2_x2_o(DisasContext *s, DisasFields *f, DisasOps *o)
3805{
587626f8
RH
3806 /* ??? Specification exception: r1 must be < 14. */
3807 int r2 = get_field(f, r2);
3808 o->in1 = fregs[r2];
3809 o->in2 = fregs[(r2 + 2) & 15];
d764a8d1
RH
3810 o->g_in1 = o->g_in2 = true;
3811}
3812
374724f9
RH
3813static void in2_ra2(DisasContext *s, DisasFields *f, DisasOps *o)
3814{
3815 o->in2 = get_address(s, 0, get_field(f, r2), 0);
3816}
3817
ad044d09
RH
3818static void in2_a2(DisasContext *s, DisasFields *f, DisasOps *o)
3819{
3820 int x2 = have_field(f, x2) ? get_field(f, x2) : 0;
3821 o->in2 = get_address(s, x2, get_field(f, b2), get_field(f, d2));
3822}
3823
a7e836d5
RH
3824static void in2_ri2(DisasContext *s, DisasFields *f, DisasOps *o)
3825{
3826 o->in2 = tcg_const_i64(s->pc + (int64_t)get_field(f, i2) * 2);
3827}
3828
cbe24bfa
RH
3829static void in2_sh32(DisasContext *s, DisasFields *f, DisasOps *o)
3830{
3831 help_l2_shift(s, f, o, 31);
3832}
3833
3834static void in2_sh64(DisasContext *s, DisasFields *f, DisasOps *o)
3835{
3836 help_l2_shift(s, f, o, 63);
3837}
3838
afdc70be
RH
3839static void in2_m2_8u(DisasContext *s, DisasFields *f, DisasOps *o)
3840{
3841 in2_a2(s, f, o);
3842 tcg_gen_qemu_ld8u(o->in2, o->in2, get_mem_index(s));
3843}
3844
d82287de
RH
3845static void in2_m2_16s(DisasContext *s, DisasFields *f, DisasOps *o)
3846{
3847 in2_a2(s, f, o);
3848 tcg_gen_qemu_ld16s(o->in2, o->in2, get_mem_index(s));
3849}
3850
d54f5865
RH
3851static void in2_m2_16u(DisasContext *s, DisasFields *f, DisasOps *o)
3852{
3853 in2_a2(s, f, o);
3854 tcg_gen_qemu_ld16u(o->in2, o->in2, get_mem_index(s));
3855}
3856
ad044d09
RH
3857static void in2_m2_32s(DisasContext *s, DisasFields *f, DisasOps *o)
3858{
3859 in2_a2(s, f, o);
3860 tcg_gen_qemu_ld32s(o->in2, o->in2, get_mem_index(s));
3861}
3862
3863static void in2_m2_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3864{
3865 in2_a2(s, f, o);
3866 tcg_gen_qemu_ld32u(o->in2, o->in2, get_mem_index(s));
3867}
3868
3869static void in2_m2_64(DisasContext *s, DisasFields *f, DisasOps *o)
3870{
3871 in2_a2(s, f, o);
3872 tcg_gen_qemu_ld64(o->in2, o->in2, get_mem_index(s));
3873}
3874
a7e836d5
RH
3875static void in2_mri2_16u(DisasContext *s, DisasFields *f, DisasOps *o)
3876{
3877 in2_ri2(s, f, o);
3878 tcg_gen_qemu_ld16u(o->in2, o->in2, get_mem_index(s));
3879}
3880
3881static void in2_mri2_32s(DisasContext *s, DisasFields *f, DisasOps *o)
3882{
3883 in2_ri2(s, f, o);
3884 tcg_gen_qemu_ld32s(o->in2, o->in2, get_mem_index(s));
3885}
3886
3887static void in2_mri2_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3888{
3889 in2_ri2(s, f, o);
3890 tcg_gen_qemu_ld32u(o->in2, o->in2, get_mem_index(s));
3891}
3892
3893static void in2_mri2_64(DisasContext *s, DisasFields *f, DisasOps *o)
3894{
3895 in2_ri2(s, f, o);
3896 tcg_gen_qemu_ld64(o->in2, o->in2, get_mem_index(s));
3897}
3898
ad044d09
RH
3899static void in2_i2(DisasContext *s, DisasFields *f, DisasOps *o)
3900{
3901 o->in2 = tcg_const_i64(get_field(f, i2));
3902}
3903
a7e836d5
RH
3904static void in2_i2_8u(DisasContext *s, DisasFields *f, DisasOps *o)
3905{
3906 o->in2 = tcg_const_i64((uint8_t)get_field(f, i2));
3907}
3908
3909static void in2_i2_16u(DisasContext *s, DisasFields *f, DisasOps *o)
3910{
3911 o->in2 = tcg_const_i64((uint16_t)get_field(f, i2));
3912}
3913
ad044d09
RH
3914static void in2_i2_32u(DisasContext *s, DisasFields *f, DisasOps *o)
3915{
3916 o->in2 = tcg_const_i64((uint32_t)get_field(f, i2));
3917}
3918
ade9dea4
RH
3919static void in2_i2_16u_shl(DisasContext *s, DisasFields *f, DisasOps *o)
3920{
3921 uint64_t i2 = (uint16_t)get_field(f, i2);
3922 o->in2 = tcg_const_i64(i2 << s->insn->data);
3923}
3924
3925static void in2_i2_32u_shl(DisasContext *s, DisasFields *f, DisasOps *o)
3926{
3927 uint64_t i2 = (uint32_t)get_field(f, i2);
3928 o->in2 = tcg_const_i64(i2 << s->insn->data);
3929}
3930
ad044d09
RH
3931/* ====================================================================== */
3932
3933/* Find opc within the table of insns. This is formulated as a switch
3934 statement so that (1) we get compile-time notice of cut-paste errors
3935 for duplicated opcodes, and (2) the compiler generates the binary
3936 search tree, rather than us having to post-process the table. */
3937
3938#define C(OPC, NM, FT, FC, I1, I2, P, W, OP, CC) \
3939 D(OPC, NM, FT, FC, I1, I2, P, W, OP, CC, 0)
3940
3941#define D(OPC, NM, FT, FC, I1, I2, P, W, OP, CC, D) insn_ ## NM,
3942
3943enum DisasInsnEnum {
3944#include "insn-data.def"
3945};
3946
3947#undef D
3948#define D(OPC, NM, FT, FC, I1, I2, P, W, OP, CC, D) { \
3949 .opc = OPC, \
3950 .fmt = FMT_##FT, \
3951 .fac = FAC_##FC, \
3952 .name = #NM, \
3953 .help_in1 = in1_##I1, \
3954 .help_in2 = in2_##I2, \
3955 .help_prep = prep_##P, \
3956 .help_wout = wout_##W, \
3957 .help_cout = cout_##CC, \
3958 .help_op = op_##OP, \
3959 .data = D \
3960 },
3961
3962/* Allow 0 to be used for NULL in the table below. */
3963#define in1_0 NULL
3964#define in2_0 NULL
3965#define prep_0 NULL
3966#define wout_0 NULL
3967#define cout_0 NULL
3968#define op_0 NULL
3969
3970static const DisasInsn insn_info[] = {
3971#include "insn-data.def"
3972};
3973
3974#undef D
3975#define D(OPC, NM, FT, FC, I1, I2, P, W, OP, CC, D) \
3976 case OPC: return &insn_info[insn_ ## NM];
3977
3978static const DisasInsn *lookup_opc(uint16_t opc)
3979{
3980 switch (opc) {
3981#include "insn-data.def"
3982 default:
3983 return NULL;
3984 }
3985}
3986
3987#undef D
3988#undef C
3989
3990/* Extract a field from the insn. The INSN should be left-aligned in
3991 the uint64_t so that we can more easily utilize the big-bit-endian
3992 definitions we extract from the Principals of Operation. */
3993
3994static void extract_field(DisasFields *o, const DisasField *f, uint64_t insn)
3995{
3996 uint32_t r, m;
3997
3998 if (f->size == 0) {
3999 return;
4000 }
4001
4002 /* Zero extract the field from the insn. */
4003 r = (insn << f->beg) >> (64 - f->size);
4004
4005 /* Sign-extend, or un-swap the field as necessary. */
4006 switch (f->type) {
4007 case 0: /* unsigned */
4008 break;
4009 case 1: /* signed */
4010 assert(f->size <= 32);
4011 m = 1u << (f->size - 1);
4012 r = (r ^ m) - m;
4013 break;
4014 case 2: /* dl+dh split, signed 20 bit. */
4015 r = ((int8_t)r << 12) | (r >> 8);
4016 break;
4017 default:
4018 abort();
4019 }
4020
4021 /* Validate that the "compressed" encoding we selected above is valid.
4022 I.e. we havn't make two different original fields overlap. */
4023 assert(((o->presentC >> f->indexC) & 1) == 0);
4024 o->presentC |= 1 << f->indexC;
4025 o->presentO |= 1 << f->indexO;
4026
4027 o->c[f->indexC] = r;
4028}
4029
4030/* Lookup the insn at the current PC, extracting the operands into O and
4031 returning the info struct for the insn. Returns NULL for invalid insn. */
4032
4033static const DisasInsn *extract_insn(CPUS390XState *env, DisasContext *s,
4034 DisasFields *f)
4035{
4036 uint64_t insn, pc = s->pc;
d5a103cd 4037 int op, op2, ilen;
ad044d09
RH
4038 const DisasInsn *info;
4039
4040 insn = ld_code2(env, pc);
4041 op = (insn >> 8) & 0xff;
d5a103cd
RH
4042 ilen = get_ilen(op);
4043 s->next_pc = s->pc + ilen;
4044
4045 switch (ilen) {
4046 case 2:
ad044d09
RH
4047 insn = insn << 48;
4048 break;
d5a103cd 4049 case 4:
ad044d09
RH
4050 insn = ld_code4(env, pc) << 32;
4051 break;
d5a103cd 4052 case 6:
ad044d09
RH
4053 insn = (insn << 48) | (ld_code4(env, pc + 2) << 16);
4054 break;
4055 default:
4056 abort();
4057 }
4058
4059 /* We can't actually determine the insn format until we've looked up
4060 the full insn opcode. Which we can't do without locating the
4061 secondary opcode. Assume by default that OP2 is at bit 40; for
4062 those smaller insns that don't actually have a secondary opcode
4063 this will correctly result in OP2 = 0. */
4064 switch (op) {
4065 case 0x01: /* E */
4066 case 0x80: /* S */
4067 case 0x82: /* S */
4068 case 0x93: /* S */
4069 case 0xb2: /* S, RRF, RRE */
4070 case 0xb3: /* RRE, RRD, RRF */
4071 case 0xb9: /* RRE, RRF */
4072 case 0xe5: /* SSE, SIL */
4073 op2 = (insn << 8) >> 56;
4074 break;
4075 case 0xa5: /* RI */
4076 case 0xa7: /* RI */
4077 case 0xc0: /* RIL */
4078 case 0xc2: /* RIL */
4079 case 0xc4: /* RIL */
4080 case 0xc6: /* RIL */
4081 case 0xc8: /* SSF */
4082 case 0xcc: /* RIL */
4083 op2 = (insn << 12) >> 60;
4084 break;
4085 case 0xd0 ... 0xdf: /* SS */
4086 case 0xe1: /* SS */
4087 case 0xe2: /* SS */
4088 case 0xe8: /* SS */
4089 case 0xe9: /* SS */
4090 case 0xea: /* SS */
4091 case 0xee ... 0xf3: /* SS */
4092 case 0xf8 ... 0xfd: /* SS */
4093 op2 = 0;
4094 break;
4095 default:
4096 op2 = (insn << 40) >> 56;
4097 break;
4098 }
4099
4100 memset(f, 0, sizeof(*f));
4101 f->op = op;
4102 f->op2 = op2;
4103
4104 /* Lookup the instruction. */
4105 info = lookup_opc(op << 8 | op2);
4106
4107 /* If we found it, extract the operands. */
4108 if (info != NULL) {
4109 DisasFormat fmt = info->fmt;
4110 int i;
4111
4112 for (i = 0; i < NUM_C_FIELD; ++i) {
4113 extract_field(f, &format_info[fmt].op[i], insn);
4114 }
4115 }
4116 return info;
4117}
4118
4119static ExitStatus translate_one(CPUS390XState *env, DisasContext *s)
4120{
4121 const DisasInsn *insn;
4122 ExitStatus ret = NO_EXIT;
4123 DisasFields f;
4124 DisasOps o;
4125
4126 insn = extract_insn(env, s, &f);
e023e832 4127
ad044d09
RH
4128 /* If not found, try the old interpreter. This includes ILLOPC. */
4129 if (insn == NULL) {
4130 disas_s390_insn(env, s);
4131 switch (s->is_jmp) {
4132 case DISAS_NEXT:
4133 ret = NO_EXIT;
4134 break;
4135 case DISAS_TB_JUMP:
4136 ret = EXIT_GOTO_TB;
4137 break;
4138 case DISAS_JUMP:
4139 ret = EXIT_PC_UPDATED;
4140 break;
4141 case DISAS_EXCP:
4142 ret = EXIT_NORETURN;
4143 break;
4144 default:
4145 abort();
4146 }
4147
4148 s->pc = s->next_pc;
4149 return ret;
4150 }
4151
4152 /* Set up the strutures we use to communicate with the helpers. */
4153 s->insn = insn;
4154 s->fields = &f;
4155 o.g_out = o.g_out2 = o.g_in1 = o.g_in2 = false;
4156 TCGV_UNUSED_I64(o.out);
4157 TCGV_UNUSED_I64(o.out2);
4158 TCGV_UNUSED_I64(o.in1);
4159 TCGV_UNUSED_I64(o.in2);
4160 TCGV_UNUSED_I64(o.addr1);
4161
4162 /* Implement the instruction. */
4163 if (insn->help_in1) {
4164 insn->help_in1(s, &f, &o);
4165 }
4166 if (insn->help_in2) {
4167 insn->help_in2(s, &f, &o);
4168 }
4169 if (insn->help_prep) {
4170 insn->help_prep(s, &f, &o);
4171 }
4172 if (insn->help_op) {
4173 ret = insn->help_op(s, &o);
4174 }
4175 if (insn->help_wout) {
4176 insn->help_wout(s, &f, &o);
4177 }
4178 if (insn->help_cout) {
4179 insn->help_cout(s, &o);
4180 }
4181
4182 /* Free any temporaries created by the helpers. */
4183 if (!TCGV_IS_UNUSED_I64(o.out) && !o.g_out) {
4184 tcg_temp_free_i64(o.out);
4185 }
4186 if (!TCGV_IS_UNUSED_I64(o.out2) && !o.g_out2) {
4187 tcg_temp_free_i64(o.out2);
4188 }
4189 if (!TCGV_IS_UNUSED_I64(o.in1) && !o.g_in1) {
4190 tcg_temp_free_i64(o.in1);
4191 }
4192 if (!TCGV_IS_UNUSED_I64(o.in2) && !o.g_in2) {
4193 tcg_temp_free_i64(o.in2);
4194 }
4195 if (!TCGV_IS_UNUSED_I64(o.addr1)) {
4196 tcg_temp_free_i64(o.addr1);
4197 }
4198
4199 /* Advance to the next instruction. */
4200 s->pc = s->next_pc;
4201 return ret;
e023e832
AG
4202}
4203
a4e3ad19 4204static inline void gen_intermediate_code_internal(CPUS390XState *env,
e023e832
AG
4205 TranslationBlock *tb,
4206 int search_pc)
4207{
4208 DisasContext dc;
4209 target_ulong pc_start;
4210 uint64_t next_page_start;
4211 uint16_t *gen_opc_end;
4212 int j, lj = -1;
4213 int num_insns, max_insns;
4214 CPUBreakpoint *bp;
ad044d09 4215 ExitStatus status;
d5a103cd 4216 bool do_debug;
e023e832
AG
4217
4218 pc_start = tb->pc;
4219
4220 /* 31-bit mode */
4221 if (!(tb->flags & FLAG_MASK_64)) {
4222 pc_start &= 0x7fffffff;
4223 }
4224
e023e832 4225 dc.tb = tb;
ad044d09 4226 dc.pc = pc_start;
e023e832 4227 dc.cc_op = CC_OP_DYNAMIC;
d5a103cd 4228 do_debug = dc.singlestep_enabled = env->singlestep_enabled;
ad044d09 4229 dc.is_jmp = DISAS_NEXT;
e023e832 4230
92414b31 4231 gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE;
e023e832
AG
4232
4233 next_page_start = (pc_start & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE;
4234
4235 num_insns = 0;
4236 max_insns = tb->cflags & CF_COUNT_MASK;
4237 if (max_insns == 0) {
4238 max_insns = CF_COUNT_MASK;
4239 }
4240
4241 gen_icount_start();
4242
4243 do {
e023e832 4244 if (search_pc) {
92414b31 4245 j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
e023e832
AG
4246 if (lj < j) {
4247 lj++;
4248 while (lj < j) {
ab1103de 4249 tcg_ctx.gen_opc_instr_start[lj++] = 0;
e023e832
AG
4250 }
4251 }
25983cad 4252 tcg_ctx.gen_opc_pc[lj] = dc.pc;
e023e832 4253 gen_opc_cc_op[lj] = dc.cc_op;
ab1103de 4254 tcg_ctx.gen_opc_instr_start[lj] = 1;
c9c99c22 4255 tcg_ctx.gen_opc_icount[lj] = num_insns;
e023e832 4256 }
ad044d09 4257 if (++num_insns == max_insns && (tb->cflags & CF_LAST_IO)) {
e023e832
AG
4258 gen_io_start();
4259 }
7193b5f6
RH
4260
4261 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) {
4262 tcg_gen_debug_insn_start(dc.pc);
4263 }
4264
d5a103cd
RH
4265 status = NO_EXIT;
4266 if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
4267 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
4268 if (bp->pc == dc.pc) {
4269 status = EXIT_PC_STALE;
4270 do_debug = true;
4271 break;
4272 }
4273 }
4274 }
4275 if (status == NO_EXIT) {
4276 status = translate_one(env, &dc);
4277 }
ad044d09
RH
4278
4279 /* If we reach a page boundary, are single stepping,
4280 or exhaust instruction count, stop generation. */
4281 if (status == NO_EXIT
4282 && (dc.pc >= next_page_start
4283 || tcg_ctx.gen_opc_ptr >= gen_opc_end
4284 || num_insns >= max_insns
4285 || singlestep
4286 || env->singlestep_enabled)) {
4287 status = EXIT_PC_STALE;
e023e832 4288 }
ad044d09 4289 } while (status == NO_EXIT);
e023e832
AG
4290
4291 if (tb->cflags & CF_LAST_IO) {
4292 gen_io_end();
4293 }
ad044d09
RH
4294
4295 switch (status) {
4296 case EXIT_GOTO_TB:
4297 case EXIT_NORETURN:
4298 break;
4299 case EXIT_PC_STALE:
4300 update_psw_addr(&dc);
4301 /* FALLTHRU */
4302 case EXIT_PC_UPDATED:
4303 if (singlestep && dc.cc_op != CC_OP_DYNAMIC) {
4304 gen_op_calc_cc(&dc);
4305 } else {
4306 /* Next TB starts off with CC_OP_DYNAMIC,
4307 so make sure the cc op type is in env */
4308 gen_op_set_cc_op(&dc);
4309 }
d5a103cd
RH
4310 if (do_debug) {
4311 gen_exception(EXCP_DEBUG);
ad044d09
RH
4312 } else {
4313 /* Generate the return instruction */
4314 tcg_gen_exit_tb(0);
4315 }
4316 break;
4317 default:
4318 abort();
e023e832 4319 }
ad044d09 4320
e023e832 4321 gen_icount_end(tb, num_insns);
efd7f486 4322 *tcg_ctx.gen_opc_ptr = INDEX_op_end;
e023e832 4323 if (search_pc) {
92414b31 4324 j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
e023e832
AG
4325 lj++;
4326 while (lj <= j) {
ab1103de 4327 tcg_ctx.gen_opc_instr_start[lj++] = 0;
e023e832
AG
4328 }
4329 } else {
4330 tb->size = dc.pc - pc_start;
4331 tb->icount = num_insns;
4332 }
ad044d09 4333
e023e832 4334#if defined(S390X_DEBUG_DISAS)
e023e832
AG
4335 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
4336 qemu_log("IN: %s\n", lookup_symbol(pc_start));
f4359b9f 4337 log_target_disas(env, pc_start, dc.pc - pc_start, 1);
e023e832
AG
4338 qemu_log("\n");
4339 }
4340#endif
4341}
4342
a4e3ad19 4343void gen_intermediate_code (CPUS390XState *env, struct TranslationBlock *tb)
e023e832
AG
4344{
4345 gen_intermediate_code_internal(env, tb, 0);
4346}
4347
a4e3ad19 4348void gen_intermediate_code_pc (CPUS390XState *env, struct TranslationBlock *tb)
e023e832
AG
4349{
4350 gen_intermediate_code_internal(env, tb, 1);
4351}
4352
a4e3ad19 4353void restore_state_to_opc(CPUS390XState *env, TranslationBlock *tb, int pc_pos)
e023e832
AG
4354{
4355 int cc_op;
25983cad 4356 env->psw.addr = tcg_ctx.gen_opc_pc[pc_pos];
e023e832
AG
4357 cc_op = gen_opc_cc_op[pc_pos];
4358 if ((cc_op != CC_OP_DYNAMIC) && (cc_op != CC_OP_STATIC)) {
4359 env->cc_op = cc_op;
4360 }
10ec5117 4361}