]> git.proxmox.com Git - qemu.git/blame - target-sparc/helper.c
Remove the advertising clause from the slirp license
[qemu.git] / target-sparc / helper.c
CommitLineData
e8af50a3
FB
1/*
2 * sparc helpers
5fafdf24 3 *
83469015 4 * Copyright (c) 2003-2005 Fabrice Bellard
e8af50a3
FB
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
fad6cb1a 18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
e8af50a3 19 */
ee5bbe38
FB
20#include <stdarg.h>
21#include <stdlib.h>
22#include <stdio.h>
23#include <string.h>
24#include <inttypes.h>
25#include <signal.h>
26#include <assert.h>
27
28#include "cpu.h"
29#include "exec-all.h"
ca10f867 30#include "qemu-common.h"
e8af50a3 31
e80cfcfc 32//#define DEBUG_MMU
64a88d5d 33//#define DEBUG_FEATURES
e8af50a3 34
22548760 35static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model);
c48fcb47 36
e8af50a3 37/* Sparc MMU emulation */
e8af50a3 38
e8af50a3
FB
39/* thread support */
40
797d5db0 41static spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED;
e8af50a3
FB
42
43void cpu_lock(void)
44{
45 spin_lock(&global_cpu_lock);
46}
47
48void cpu_unlock(void)
49{
50 spin_unlock(&global_cpu_lock);
51}
52
5fafdf24 53#if defined(CONFIG_USER_ONLY)
9d893301 54
22548760 55int cpu_sparc_handle_mmu_fault(CPUState *env1, target_ulong address, int rw,
6ebbf390 56 int mmu_idx, int is_softmmu)
9d893301 57{
878d3096 58 if (rw & 2)
22548760 59 env1->exception_index = TT_TFAULT;
878d3096 60 else
22548760 61 env1->exception_index = TT_DFAULT;
9d893301
FB
62 return 1;
63}
64
65#else
e8af50a3 66
3475187d 67#ifndef TARGET_SPARC64
83469015
FB
68/*
69 * Sparc V8 Reference MMU (SRMMU)
70 */
e8af50a3 71static const int access_table[8][8] = {
a764a566
BS
72 { 0, 0, 0, 0, 8, 0, 12, 12 },
73 { 0, 0, 0, 0, 8, 0, 0, 0 },
74 { 8, 8, 0, 0, 0, 8, 12, 12 },
75 { 8, 8, 0, 0, 0, 8, 0, 0 },
76 { 8, 0, 8, 0, 8, 8, 12, 12 },
77 { 8, 0, 8, 0, 8, 0, 8, 0 },
78 { 8, 8, 8, 0, 8, 8, 12, 12 },
79 { 8, 8, 8, 0, 8, 8, 8, 0 }
e8af50a3
FB
80};
81
227671c9
FB
82static const int perm_table[2][8] = {
83 {
84 PAGE_READ,
85 PAGE_READ | PAGE_WRITE,
86 PAGE_READ | PAGE_EXEC,
87 PAGE_READ | PAGE_WRITE | PAGE_EXEC,
88 PAGE_EXEC,
89 PAGE_READ | PAGE_WRITE,
90 PAGE_READ | PAGE_EXEC,
91 PAGE_READ | PAGE_WRITE | PAGE_EXEC
92 },
93 {
94 PAGE_READ,
95 PAGE_READ | PAGE_WRITE,
96 PAGE_READ | PAGE_EXEC,
97 PAGE_READ | PAGE_WRITE | PAGE_EXEC,
98 PAGE_EXEC,
99 PAGE_READ,
100 0,
101 0,
102 }
e8af50a3
FB
103};
104
c48fcb47
BS
105static int get_physical_address(CPUState *env, target_phys_addr_t *physical,
106 int *prot, int *access_index,
107 target_ulong address, int rw, int mmu_idx)
e8af50a3 108{
e80cfcfc
FB
109 int access_perms = 0;
110 target_phys_addr_t pde_ptr;
af7bf89b
FB
111 uint32_t pde;
112 target_ulong virt_addr;
6ebbf390 113 int error_code = 0, is_dirty, is_user;
e80cfcfc 114 unsigned long page_offset;
e8af50a3 115
6ebbf390 116 is_user = mmu_idx == MMU_USER_IDX;
e8af50a3 117 virt_addr = address & TARGET_PAGE_MASK;
40ce0a9a 118
e8af50a3 119 if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
40ce0a9a 120 // Boot mode: instruction fetches are taken from PROM
5578ceab 121 if (rw == 2 && (env->mmuregs[0] & env->def->mmu_bm)) {
58a770f3 122 *physical = env->prom_addr | (address & 0x7ffffULL);
40ce0a9a
BS
123 *prot = PAGE_READ | PAGE_EXEC;
124 return 0;
125 }
0f8a249a 126 *physical = address;
227671c9 127 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
e80cfcfc 128 return 0;
e8af50a3
FB
129 }
130
7483750d 131 *access_index = ((rw & 1) << 2) | (rw & 2) | (is_user? 0 : 1);
5dcb6b91 132 *physical = 0xffffffffffff0000ULL;
7483750d 133
e8af50a3
FB
134 /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
135 /* Context base + context number */
3deaeab7 136 pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
49be8030 137 pde = ldl_phys(pde_ptr);
e8af50a3
FB
138
139 /* Ctx pde */
140 switch (pde & PTE_ENTRYTYPE_MASK) {
e80cfcfc 141 default:
e8af50a3 142 case 0: /* Invalid */
0f8a249a 143 return 1 << 2;
e80cfcfc 144 case 2: /* L0 PTE, maybe should not happen? */
e8af50a3 145 case 3: /* Reserved */
7483750d 146 return 4 << 2;
e80cfcfc 147 case 1: /* L0 PDE */
0f8a249a 148 pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
49be8030 149 pde = ldl_phys(pde_ptr);
e8af50a3 150
0f8a249a
BS
151 switch (pde & PTE_ENTRYTYPE_MASK) {
152 default:
153 case 0: /* Invalid */
154 return (1 << 8) | (1 << 2);
155 case 3: /* Reserved */
156 return (1 << 8) | (4 << 2);
157 case 1: /* L1 PDE */
158 pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
49be8030 159 pde = ldl_phys(pde_ptr);
e8af50a3 160
0f8a249a
BS
161 switch (pde & PTE_ENTRYTYPE_MASK) {
162 default:
163 case 0: /* Invalid */
164 return (2 << 8) | (1 << 2);
165 case 3: /* Reserved */
166 return (2 << 8) | (4 << 2);
167 case 1: /* L2 PDE */
168 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
49be8030 169 pde = ldl_phys(pde_ptr);
e8af50a3 170
0f8a249a
BS
171 switch (pde & PTE_ENTRYTYPE_MASK) {
172 default:
173 case 0: /* Invalid */
174 return (3 << 8) | (1 << 2);
175 case 1: /* PDE, should not happen */
176 case 3: /* Reserved */
177 return (3 << 8) | (4 << 2);
178 case 2: /* L3 PTE */
179 virt_addr = address & TARGET_PAGE_MASK;
77f193da
BS
180 page_offset = (address & TARGET_PAGE_MASK) &
181 (TARGET_PAGE_SIZE - 1);
0f8a249a
BS
182 }
183 break;
184 case 2: /* L2 PTE */
185 virt_addr = address & ~0x3ffff;
186 page_offset = address & 0x3ffff;
187 }
188 break;
189 case 2: /* L1 PTE */
190 virt_addr = address & ~0xffffff;
191 page_offset = address & 0xffffff;
192 }
e8af50a3
FB
193 }
194
195 /* update page modified and dirty bits */
b769d8fe 196 is_dirty = (rw & 1) && !(pde & PG_MODIFIED_MASK);
e8af50a3 197 if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
0f8a249a
BS
198 pde |= PG_ACCESSED_MASK;
199 if (is_dirty)
200 pde |= PG_MODIFIED_MASK;
49be8030 201 stl_phys_notdirty(pde_ptr, pde);
e8af50a3 202 }
e8af50a3 203 /* check access */
e8af50a3 204 access_perms = (pde & PTE_ACCESS_MASK) >> PTE_ACCESS_SHIFT;
e80cfcfc 205 error_code = access_table[*access_index][access_perms];
d8e3326c 206 if (error_code && !((env->mmuregs[0] & MMU_NF) && is_user))
0f8a249a 207 return error_code;
e8af50a3
FB
208
209 /* the page can be put in the TLB */
227671c9
FB
210 *prot = perm_table[is_user][access_perms];
211 if (!(pde & PG_MODIFIED_MASK)) {
e8af50a3
FB
212 /* only set write access if already dirty... otherwise wait
213 for dirty access */
227671c9 214 *prot &= ~PAGE_WRITE;
e8af50a3
FB
215 }
216
217 /* Even if large ptes, we map only one 4KB page in the cache to
218 avoid filling it too fast */
5dcb6b91 219 *physical = ((target_phys_addr_t)(pde & PTE_ADDR_MASK) << 4) + page_offset;
6f7e9aec 220 return error_code;
e80cfcfc
FB
221}
222
223/* Perform address translation */
af7bf89b 224int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
6ebbf390 225 int mmu_idx, int is_softmmu)
e80cfcfc 226{
af7bf89b 227 target_phys_addr_t paddr;
5dcb6b91 228 target_ulong vaddr;
e80cfcfc 229 int error_code = 0, prot, ret = 0, access_index;
e8af50a3 230
77f193da
BS
231 error_code = get_physical_address(env, &paddr, &prot, &access_index,
232 address, rw, mmu_idx);
e80cfcfc 233 if (error_code == 0) {
0f8a249a
BS
234 vaddr = address & TARGET_PAGE_MASK;
235 paddr &= TARGET_PAGE_MASK;
9e61bde5 236#ifdef DEBUG_MMU
0f8a249a 237 printf("Translate at " TARGET_FMT_lx " -> " TARGET_FMT_plx ", vaddr "
5dcb6b91 238 TARGET_FMT_lx "\n", address, paddr, vaddr);
9e61bde5 239#endif
6ebbf390 240 ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu);
0f8a249a 241 return ret;
e80cfcfc 242 }
e8af50a3 243
e8af50a3 244 if (env->mmuregs[3]) /* Fault status register */
0f8a249a 245 env->mmuregs[3] = 1; /* overflow (not read before another fault) */
7483750d 246 env->mmuregs[3] |= (access_index << 5) | error_code | 2;
e8af50a3
FB
247 env->mmuregs[4] = address; /* Fault address register */
248
878d3096 249 if ((env->mmuregs[0] & MMU_NF) || env->psret == 0) {
6f7e9aec
FB
250 // No fault mode: if a mapping is available, just override
251 // permissions. If no mapping is available, redirect accesses to
252 // neverland. Fake/overridden mappings will be flushed when
253 // switching to normal mode.
0f8a249a 254 vaddr = address & TARGET_PAGE_MASK;
227671c9 255 prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
6ebbf390 256 ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu);
0f8a249a 257 return ret;
7483750d
FB
258 } else {
259 if (rw & 2)
260 env->exception_index = TT_TFAULT;
261 else
262 env->exception_index = TT_DFAULT;
263 return 1;
878d3096 264 }
e8af50a3 265}
24741ef3
FB
266
267target_ulong mmu_probe(CPUState *env, target_ulong address, int mmulev)
268{
269 target_phys_addr_t pde_ptr;
270 uint32_t pde;
271
272 /* Context base + context number */
5dcb6b91
BS
273 pde_ptr = (target_phys_addr_t)(env->mmuregs[1] << 4) +
274 (env->mmuregs[2] << 2);
24741ef3
FB
275 pde = ldl_phys(pde_ptr);
276
277 switch (pde & PTE_ENTRYTYPE_MASK) {
278 default:
279 case 0: /* Invalid */
280 case 2: /* PTE, maybe should not happen? */
281 case 3: /* Reserved */
0f8a249a 282 return 0;
24741ef3 283 case 1: /* L1 PDE */
0f8a249a
BS
284 if (mmulev == 3)
285 return pde;
286 pde_ptr = ((address >> 22) & ~3) + ((pde & ~3) << 4);
24741ef3
FB
287 pde = ldl_phys(pde_ptr);
288
0f8a249a
BS
289 switch (pde & PTE_ENTRYTYPE_MASK) {
290 default:
291 case 0: /* Invalid */
292 case 3: /* Reserved */
293 return 0;
294 case 2: /* L1 PTE */
295 return pde;
296 case 1: /* L2 PDE */
297 if (mmulev == 2)
298 return pde;
299 pde_ptr = ((address & 0xfc0000) >> 16) + ((pde & ~3) << 4);
24741ef3
FB
300 pde = ldl_phys(pde_ptr);
301
0f8a249a
BS
302 switch (pde & PTE_ENTRYTYPE_MASK) {
303 default:
304 case 0: /* Invalid */
305 case 3: /* Reserved */
306 return 0;
307 case 2: /* L2 PTE */
308 return pde;
309 case 1: /* L3 PDE */
310 if (mmulev == 1)
311 return pde;
312 pde_ptr = ((address & 0x3f000) >> 10) + ((pde & ~3) << 4);
24741ef3
FB
313 pde = ldl_phys(pde_ptr);
314
0f8a249a
BS
315 switch (pde & PTE_ENTRYTYPE_MASK) {
316 default:
317 case 0: /* Invalid */
318 case 1: /* PDE, should not happen */
319 case 3: /* Reserved */
320 return 0;
321 case 2: /* L3 PTE */
322 return pde;
323 }
324 }
325 }
24741ef3
FB
326 }
327 return 0;
328}
329
330#ifdef DEBUG_MMU
331void dump_mmu(CPUState *env)
332{
5dcb6b91
BS
333 target_ulong va, va1, va2;
334 unsigned int n, m, o;
335 target_phys_addr_t pde_ptr, pa;
24741ef3
FB
336 uint32_t pde;
337
338 printf("MMU dump:\n");
339 pde_ptr = (env->mmuregs[1] << 4) + (env->mmuregs[2] << 2);
340 pde = ldl_phys(pde_ptr);
5dcb6b91
BS
341 printf("Root ptr: " TARGET_FMT_plx ", ctx: %d\n",
342 (target_phys_addr_t)env->mmuregs[1] << 4, env->mmuregs[2]);
24741ef3 343 for (n = 0, va = 0; n < 256; n++, va += 16 * 1024 * 1024) {
0f8a249a
BS
344 pde = mmu_probe(env, va, 2);
345 if (pde) {
346 pa = cpu_get_phys_page_debug(env, va);
347 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx
5dcb6b91 348 " PDE: " TARGET_FMT_lx "\n", va, pa, pde);
0f8a249a
BS
349 for (m = 0, va1 = va; m < 64; m++, va1 += 256 * 1024) {
350 pde = mmu_probe(env, va1, 1);
351 if (pde) {
352 pa = cpu_get_phys_page_debug(env, va1);
353 printf(" VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_plx
5dcb6b91 354 " PDE: " TARGET_FMT_lx "\n", va1, pa, pde);
0f8a249a
BS
355 for (o = 0, va2 = va1; o < 64; o++, va2 += 4 * 1024) {
356 pde = mmu_probe(env, va2, 0);
357 if (pde) {
358 pa = cpu_get_phys_page_debug(env, va2);
359 printf(" VA: " TARGET_FMT_lx ", PA: "
5dcb6b91
BS
360 TARGET_FMT_plx " PTE: " TARGET_FMT_lx "\n",
361 va2, pa, pde);
0f8a249a
BS
362 }
363 }
364 }
365 }
366 }
24741ef3
FB
367 }
368 printf("MMU dump ends\n");
369}
370#endif /* DEBUG_MMU */
371
372#else /* !TARGET_SPARC64 */
83469015
FB
373/*
374 * UltraSparc IIi I/DMMUs
375 */
77f193da
BS
376static int get_physical_address_data(CPUState *env,
377 target_phys_addr_t *physical, int *prot,
22548760 378 target_ulong address, int rw, int is_user)
3475187d
FB
379{
380 target_ulong mask;
381 unsigned int i;
382
383 if ((env->lsu & DMMU_E) == 0) { /* DMMU disabled */
0f8a249a
BS
384 *physical = address;
385 *prot = PAGE_READ | PAGE_WRITE;
3475187d
FB
386 return 0;
387 }
388
389 for (i = 0; i < 64; i++) {
0f8a249a
BS
390 switch ((env->dtlb_tte[i] >> 61) & 3) {
391 default:
392 case 0x0: // 8k
393 mask = 0xffffffffffffe000ULL;
394 break;
395 case 0x1: // 64k
396 mask = 0xffffffffffff0000ULL;
397 break;
398 case 0x2: // 512k
399 mask = 0xfffffffffff80000ULL;
400 break;
401 case 0x3: // 4M
402 mask = 0xffffffffffc00000ULL;
403 break;
404 }
afdf8109 405 // ctx match, vaddr match, valid?
0f8a249a 406 if (env->dmmuregs[1] == (env->dtlb_tag[i] & 0x1fff) &&
afdf8109
BS
407 (address & mask) == (env->dtlb_tag[i] & ~0x1fffULL) &&
408 (env->dtlb_tte[i] & 0x8000000000000000ULL)) {
409 // access ok?
410 if (((env->dtlb_tte[i] & 0x4) && is_user) ||
0f8a249a
BS
411 (!(env->dtlb_tte[i] & 0x2) && (rw == 1))) {
412 if (env->dmmuregs[3]) /* Fault status register */
77f193da
BS
413 env->dmmuregs[3] = 2; /* overflow (not read before
414 another fault) */
0f8a249a
BS
415 env->dmmuregs[3] |= (is_user << 3) | ((rw == 1) << 2) | 1;
416 env->dmmuregs[4] = address; /* Fault address register */
417 env->exception_index = TT_DFAULT;
83469015 418#ifdef DEBUG_MMU
0f8a249a 419 printf("DFAULT at 0x%" PRIx64 "\n", address);
83469015 420#endif
0f8a249a
BS
421 return 1;
422 }
77f193da
BS
423 *physical = (env->dtlb_tte[i] & mask & 0x1fffffff000ULL) +
424 (address & ~mask & 0x1fffffff000ULL);
0f8a249a
BS
425 *prot = PAGE_READ;
426 if (env->dtlb_tte[i] & 0x2)
427 *prot |= PAGE_WRITE;
428 return 0;
429 }
3475187d 430 }
83469015 431#ifdef DEBUG_MMU
26a76461 432 printf("DMISS at 0x%" PRIx64 "\n", address);
83469015 433#endif
f617a9a6 434 env->dmmuregs[6] = (address & ~0x1fffULL) | (env->dmmuregs[1] & 0x1fff);
83469015 435 env->exception_index = TT_DMISS;
3475187d
FB
436 return 1;
437}
438
77f193da
BS
439static int get_physical_address_code(CPUState *env,
440 target_phys_addr_t *physical, int *prot,
22548760 441 target_ulong address, int is_user)
3475187d
FB
442{
443 target_ulong mask;
444 unsigned int i;
445
446 if ((env->lsu & IMMU_E) == 0) { /* IMMU disabled */
0f8a249a
BS
447 *physical = address;
448 *prot = PAGE_EXEC;
3475187d
FB
449 return 0;
450 }
83469015 451
3475187d 452 for (i = 0; i < 64; i++) {
0f8a249a
BS
453 switch ((env->itlb_tte[i] >> 61) & 3) {
454 default:
455 case 0x0: // 8k
456 mask = 0xffffffffffffe000ULL;
457 break;
458 case 0x1: // 64k
459 mask = 0xffffffffffff0000ULL;
460 break;
461 case 0x2: // 512k
462 mask = 0xfffffffffff80000ULL;
463 break;
464 case 0x3: // 4M
465 mask = 0xffffffffffc00000ULL;
466 break;
467 }
afdf8109 468 // ctx match, vaddr match, valid?
0f8a249a 469 if (env->dmmuregs[1] == (env->itlb_tag[i] & 0x1fff) &&
afdf8109
BS
470 (address & mask) == (env->itlb_tag[i] & ~0x1fffULL) &&
471 (env->itlb_tte[i] & 0x8000000000000000ULL)) {
472 // access ok?
473 if ((env->itlb_tte[i] & 0x4) && is_user) {
0f8a249a 474 if (env->immuregs[3]) /* Fault status register */
77f193da
BS
475 env->immuregs[3] = 2; /* overflow (not read before
476 another fault) */
0f8a249a
BS
477 env->immuregs[3] |= (is_user << 3) | 1;
478 env->exception_index = TT_TFAULT;
83469015 479#ifdef DEBUG_MMU
0f8a249a 480 printf("TFAULT at 0x%" PRIx64 "\n", address);
83469015 481#endif
0f8a249a
BS
482 return 1;
483 }
77f193da
BS
484 *physical = (env->itlb_tte[i] & mask & 0x1fffffff000ULL) +
485 (address & ~mask & 0x1fffffff000ULL);
0f8a249a
BS
486 *prot = PAGE_EXEC;
487 return 0;
488 }
3475187d 489 }
83469015 490#ifdef DEBUG_MMU
26a76461 491 printf("TMISS at 0x%" PRIx64 "\n", address);
83469015 492#endif
f617a9a6 493 env->immuregs[6] = (address & ~0x1fffULL) | (env->dmmuregs[1] & 0x1fff);
83469015 494 env->exception_index = TT_TMISS;
3475187d
FB
495 return 1;
496}
497
c48fcb47
BS
498static int get_physical_address(CPUState *env, target_phys_addr_t *physical,
499 int *prot, int *access_index,
500 target_ulong address, int rw, int mmu_idx)
3475187d 501{
6ebbf390
JM
502 int is_user = mmu_idx == MMU_USER_IDX;
503
3475187d 504 if (rw == 2)
22548760
BS
505 return get_physical_address_code(env, physical, prot, address,
506 is_user);
3475187d 507 else
22548760
BS
508 return get_physical_address_data(env, physical, prot, address, rw,
509 is_user);
3475187d
FB
510}
511
512/* Perform address translation */
513int cpu_sparc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
6ebbf390 514 int mmu_idx, int is_softmmu)
3475187d 515{
83469015 516 target_ulong virt_addr, vaddr;
3475187d 517 target_phys_addr_t paddr;
3475187d
FB
518 int error_code = 0, prot, ret = 0, access_index;
519
77f193da
BS
520 error_code = get_physical_address(env, &paddr, &prot, &access_index,
521 address, rw, mmu_idx);
3475187d 522 if (error_code == 0) {
0f8a249a 523 virt_addr = address & TARGET_PAGE_MASK;
77f193da
BS
524 vaddr = virt_addr + ((address & TARGET_PAGE_MASK) &
525 (TARGET_PAGE_SIZE - 1));
83469015 526#ifdef DEBUG_MMU
77f193da
BS
527 printf("Translate at 0x%" PRIx64 " -> 0x%" PRIx64 ", vaddr 0x%" PRIx64
528 "\n", address, paddr, vaddr);
83469015 529#endif
6ebbf390 530 ret = tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu);
0f8a249a 531 return ret;
3475187d
FB
532 }
533 // XXX
534 return 1;
535}
536
83469015
FB
537#ifdef DEBUG_MMU
538void dump_mmu(CPUState *env)
539{
540 unsigned int i;
541 const char *mask;
542
77f193da
BS
543 printf("MMU contexts: Primary: %" PRId64 ", Secondary: %" PRId64 "\n",
544 env->dmmuregs[1], env->dmmuregs[2]);
83469015 545 if ((env->lsu & DMMU_E) == 0) {
0f8a249a 546 printf("DMMU disabled\n");
83469015 547 } else {
0f8a249a
BS
548 printf("DMMU dump:\n");
549 for (i = 0; i < 64; i++) {
550 switch ((env->dtlb_tte[i] >> 61) & 3) {
551 default:
552 case 0x0:
553 mask = " 8k";
554 break;
555 case 0x1:
556 mask = " 64k";
557 break;
558 case 0x2:
559 mask = "512k";
560 break;
561 case 0x3:
562 mask = " 4M";
563 break;
564 }
565 if ((env->dtlb_tte[i] & 0x8000000000000000ULL) != 0) {
77f193da
BS
566 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx
567 ", %s, %s, %s, %s, ctx %" PRId64 "\n",
0f8a249a
BS
568 env->dtlb_tag[i] & ~0x1fffULL,
569 env->dtlb_tte[i] & 0x1ffffffe000ULL,
570 mask,
571 env->dtlb_tte[i] & 0x4? "priv": "user",
572 env->dtlb_tte[i] & 0x2? "RW": "RO",
573 env->dtlb_tte[i] & 0x40? "locked": "unlocked",
574 env->dtlb_tag[i] & 0x1fffULL);
575 }
576 }
83469015
FB
577 }
578 if ((env->lsu & IMMU_E) == 0) {
0f8a249a 579 printf("IMMU disabled\n");
83469015 580 } else {
0f8a249a
BS
581 printf("IMMU dump:\n");
582 for (i = 0; i < 64; i++) {
583 switch ((env->itlb_tte[i] >> 61) & 3) {
584 default:
585 case 0x0:
586 mask = " 8k";
587 break;
588 case 0x1:
589 mask = " 64k";
590 break;
591 case 0x2:
592 mask = "512k";
593 break;
594 case 0x3:
595 mask = " 4M";
596 break;
597 }
598 if ((env->itlb_tte[i] & 0x8000000000000000ULL) != 0) {
77f193da
BS
599 printf("VA: " TARGET_FMT_lx ", PA: " TARGET_FMT_lx
600 ", %s, %s, %s, ctx %" PRId64 "\n",
0f8a249a
BS
601 env->itlb_tag[i] & ~0x1fffULL,
602 env->itlb_tte[i] & 0x1ffffffe000ULL,
603 mask,
604 env->itlb_tte[i] & 0x4? "priv": "user",
605 env->itlb_tte[i] & 0x40? "locked": "unlocked",
606 env->itlb_tag[i] & 0x1fffULL);
607 }
608 }
83469015
FB
609 }
610}
24741ef3
FB
611#endif /* DEBUG_MMU */
612
613#endif /* TARGET_SPARC64 */
614#endif /* !CONFIG_USER_ONLY */
615
c48fcb47
BS
616
617#if defined(CONFIG_USER_ONLY)
618target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
619{
620 return addr;
621}
622
623#else
624target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
625{
626 target_phys_addr_t phys_addr;
627 int prot, access_index;
628
629 if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 2,
630 MMU_KERNEL_IDX) != 0)
631 if (get_physical_address(env, &phys_addr, &prot, &access_index, addr,
632 0, MMU_KERNEL_IDX) != 0)
633 return -1;
634 if (cpu_get_physical_page_desc(phys_addr) == IO_MEM_UNASSIGNED)
635 return -1;
636 return phys_addr;
637}
638#endif
639
c48fcb47
BS
640void cpu_reset(CPUSPARCState *env)
641{
642 tlb_flush(env, 1);
643 env->cwp = 0;
644 env->wim = 1;
645 env->regwptr = env->regbase + (env->cwp * 16);
646#if defined(CONFIG_USER_ONLY)
c48fcb47 647#ifdef TARGET_SPARC64
1a14026e
BS
648 env->cleanwin = env->nwindows - 2;
649 env->cansave = env->nwindows - 2;
c48fcb47
BS
650 env->pstate = PS_RMO | PS_PEF | PS_IE;
651 env->asi = 0x82; // Primary no-fault
652#endif
653#else
654 env->psret = 0;
655 env->psrs = 1;
656 env->psrps = 1;
657#ifdef TARGET_SPARC64
658 env->pstate = PS_PRIV;
659 env->hpstate = HS_PRIV;
c19148bd 660 env->tsptr = &env->ts[env->tl & MAXTL_MASK];
c48fcb47 661#else
c48fcb47 662 env->mmuregs[0] &= ~(MMU_E | MMU_NF);
5578ceab 663 env->mmuregs[0] |= env->def->mmu_bm;
c48fcb47 664#endif
e87231d4 665 env->pc = 0;
c48fcb47
BS
666 env->npc = env->pc + 4;
667#endif
668}
669
64a88d5d 670static int cpu_sparc_register(CPUSPARCState *env, const char *cpu_model)
c48fcb47 671{
64a88d5d 672 sparc_def_t def1, *def = &def1;
c48fcb47 673
64a88d5d
BS
674 if (cpu_sparc_find_by_name(def, cpu_model) < 0)
675 return -1;
c48fcb47 676
5578ceab
BS
677 env->def = qemu_mallocz(sizeof(*def));
678 memcpy(env->def, def, sizeof(*def));
679#if defined(CONFIG_USER_ONLY)
680 if ((env->def->features & CPU_FEATURE_FLOAT))
681 env->def->features |= CPU_FEATURE_FLOAT128;
682#endif
c48fcb47
BS
683 env->cpu_model_str = cpu_model;
684 env->version = def->iu_version;
685 env->fsr = def->fpu_version;
1a14026e 686 env->nwindows = def->nwindows;
c48fcb47 687#if !defined(TARGET_SPARC64)
c48fcb47
BS
688 env->mmuregs[0] |= def->mmu_version;
689 cpu_sparc_set_id(env, 0);
963262de 690 env->mxccregs[7] |= def->mxcc_version;
1a14026e 691#else
fb79ceb9 692 env->mmu_version = def->mmu_version;
c19148bd
BS
693 env->maxtl = def->maxtl;
694 env->version |= def->maxtl << 8;
1a14026e 695 env->version |= def->nwindows - 1;
c48fcb47 696#endif
64a88d5d
BS
697 return 0;
698}
699
700static void cpu_sparc_close(CPUSPARCState *env)
701{
5578ceab 702 free(env->def);
64a88d5d
BS
703 free(env);
704}
705
706CPUSPARCState *cpu_sparc_init(const char *cpu_model)
707{
708 CPUSPARCState *env;
709
710 env = qemu_mallocz(sizeof(CPUSPARCState));
711 if (!env)
712 return NULL;
713 cpu_exec_init(env);
c48fcb47
BS
714
715 gen_intermediate_code_init(env);
716
64a88d5d
BS
717 if (cpu_sparc_register(env, cpu_model) < 0) {
718 cpu_sparc_close(env);
719 return NULL;
720 }
c48fcb47
BS
721 cpu_reset(env);
722
723 return env;
724}
725
726void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu)
727{
728#if !defined(TARGET_SPARC64)
729 env->mxccregs[7] = ((cpu + 8) & 0xf) << 24;
730#endif
731}
732
733static const sparc_def_t sparc_defs[] = {
734#ifdef TARGET_SPARC64
735 {
736 .name = "Fujitsu Sparc64",
c19148bd 737 .iu_version = ((0x04ULL << 48) | (0x02ULL << 32) | (0ULL << 24)),
c48fcb47 738 .fpu_version = 0x00000000,
fb79ceb9 739 .mmu_version = mmu_us_12,
1a14026e 740 .nwindows = 4,
c19148bd 741 .maxtl = 4,
64a88d5d 742 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
743 },
744 {
745 .name = "Fujitsu Sparc64 III",
c19148bd 746 .iu_version = ((0x04ULL << 48) | (0x03ULL << 32) | (0ULL << 24)),
c48fcb47 747 .fpu_version = 0x00000000,
fb79ceb9 748 .mmu_version = mmu_us_12,
1a14026e 749 .nwindows = 5,
c19148bd 750 .maxtl = 4,
64a88d5d 751 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
752 },
753 {
754 .name = "Fujitsu Sparc64 IV",
c19148bd 755 .iu_version = ((0x04ULL << 48) | (0x04ULL << 32) | (0ULL << 24)),
c48fcb47 756 .fpu_version = 0x00000000,
fb79ceb9 757 .mmu_version = mmu_us_12,
1a14026e 758 .nwindows = 8,
c19148bd 759 .maxtl = 5,
64a88d5d 760 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
761 },
762 {
763 .name = "Fujitsu Sparc64 V",
c19148bd 764 .iu_version = ((0x04ULL << 48) | (0x05ULL << 32) | (0x51ULL << 24)),
c48fcb47 765 .fpu_version = 0x00000000,
fb79ceb9 766 .mmu_version = mmu_us_12,
1a14026e 767 .nwindows = 8,
c19148bd 768 .maxtl = 5,
64a88d5d 769 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
770 },
771 {
772 .name = "TI UltraSparc I",
c19148bd 773 .iu_version = ((0x17ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
c48fcb47 774 .fpu_version = 0x00000000,
fb79ceb9 775 .mmu_version = mmu_us_12,
1a14026e 776 .nwindows = 8,
c19148bd 777 .maxtl = 5,
64a88d5d 778 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
779 },
780 {
781 .name = "TI UltraSparc II",
c19148bd 782 .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0x20ULL << 24)),
c48fcb47 783 .fpu_version = 0x00000000,
fb79ceb9 784 .mmu_version = mmu_us_12,
1a14026e 785 .nwindows = 8,
c19148bd 786 .maxtl = 5,
64a88d5d 787 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
788 },
789 {
790 .name = "TI UltraSparc IIi",
c19148bd 791 .iu_version = ((0x17ULL << 48) | (0x12ULL << 32) | (0x91ULL << 24)),
c48fcb47 792 .fpu_version = 0x00000000,
fb79ceb9 793 .mmu_version = mmu_us_12,
1a14026e 794 .nwindows = 8,
c19148bd 795 .maxtl = 5,
64a88d5d 796 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
797 },
798 {
799 .name = "TI UltraSparc IIe",
c19148bd 800 .iu_version = ((0x17ULL << 48) | (0x13ULL << 32) | (0x14ULL << 24)),
c48fcb47 801 .fpu_version = 0x00000000,
fb79ceb9 802 .mmu_version = mmu_us_12,
1a14026e 803 .nwindows = 8,
c19148bd 804 .maxtl = 5,
64a88d5d 805 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
806 },
807 {
808 .name = "Sun UltraSparc III",
c19148bd 809 .iu_version = ((0x3eULL << 48) | (0x14ULL << 32) | (0x34ULL << 24)),
c48fcb47 810 .fpu_version = 0x00000000,
fb79ceb9 811 .mmu_version = mmu_us_12,
1a14026e 812 .nwindows = 8,
c19148bd 813 .maxtl = 5,
64a88d5d 814 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
815 },
816 {
817 .name = "Sun UltraSparc III Cu",
c19148bd 818 .iu_version = ((0x3eULL << 48) | (0x15ULL << 32) | (0x41ULL << 24)),
c48fcb47 819 .fpu_version = 0x00000000,
fb79ceb9 820 .mmu_version = mmu_us_3,
1a14026e 821 .nwindows = 8,
c19148bd 822 .maxtl = 5,
64a88d5d 823 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
824 },
825 {
826 .name = "Sun UltraSparc IIIi",
c19148bd 827 .iu_version = ((0x3eULL << 48) | (0x16ULL << 32) | (0x34ULL << 24)),
c48fcb47 828 .fpu_version = 0x00000000,
fb79ceb9 829 .mmu_version = mmu_us_12,
1a14026e 830 .nwindows = 8,
c19148bd 831 .maxtl = 5,
64a88d5d 832 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
833 },
834 {
835 .name = "Sun UltraSparc IV",
c19148bd 836 .iu_version = ((0x3eULL << 48) | (0x18ULL << 32) | (0x31ULL << 24)),
c48fcb47 837 .fpu_version = 0x00000000,
fb79ceb9 838 .mmu_version = mmu_us_4,
1a14026e 839 .nwindows = 8,
c19148bd 840 .maxtl = 5,
64a88d5d 841 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
842 },
843 {
844 .name = "Sun UltraSparc IV+",
c19148bd 845 .iu_version = ((0x3eULL << 48) | (0x19ULL << 32) | (0x22ULL << 24)),
c48fcb47 846 .fpu_version = 0x00000000,
fb79ceb9 847 .mmu_version = mmu_us_12,
1a14026e 848 .nwindows = 8,
c19148bd 849 .maxtl = 5,
fb79ceb9 850 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_CMT,
c48fcb47
BS
851 },
852 {
853 .name = "Sun UltraSparc IIIi+",
c19148bd 854 .iu_version = ((0x3eULL << 48) | (0x22ULL << 32) | (0ULL << 24)),
c48fcb47 855 .fpu_version = 0x00000000,
fb79ceb9 856 .mmu_version = mmu_us_3,
1a14026e 857 .nwindows = 8,
c19148bd 858 .maxtl = 5,
64a88d5d 859 .features = CPU_DEFAULT_FEATURES,
c48fcb47 860 },
c7ba218d
BS
861 {
862 .name = "Sun UltraSparc T1",
863 // defined in sparc_ifu_fdp.v and ctu.h
c19148bd 864 .iu_version = ((0x3eULL << 48) | (0x23ULL << 32) | (0x02ULL << 24)),
c7ba218d
BS
865 .fpu_version = 0x00000000,
866 .mmu_version = mmu_sun4v,
867 .nwindows = 8,
c19148bd 868 .maxtl = 6,
c7ba218d
BS
869 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
870 | CPU_FEATURE_GL,
871 },
872 {
873 .name = "Sun UltraSparc T2",
874 // defined in tlu_asi_ctl.v and n2_revid_cust.v
c19148bd 875 .iu_version = ((0x3eULL << 48) | (0x24ULL << 32) | (0x02ULL << 24)),
c7ba218d
BS
876 .fpu_version = 0x00000000,
877 .mmu_version = mmu_sun4v,
878 .nwindows = 8,
c19148bd 879 .maxtl = 6,
c7ba218d
BS
880 .features = CPU_DEFAULT_FEATURES | CPU_FEATURE_HYPV | CPU_FEATURE_CMT
881 | CPU_FEATURE_GL,
882 },
c48fcb47
BS
883 {
884 .name = "NEC UltraSparc I",
c19148bd 885 .iu_version = ((0x22ULL << 48) | (0x10ULL << 32) | (0x40ULL << 24)),
c48fcb47 886 .fpu_version = 0x00000000,
fb79ceb9 887 .mmu_version = mmu_us_12,
1a14026e 888 .nwindows = 8,
c19148bd 889 .maxtl = 5,
64a88d5d 890 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
891 },
892#else
893 {
894 .name = "Fujitsu MB86900",
895 .iu_version = 0x00 << 24, /* Impl 0, ver 0 */
896 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
897 .mmu_version = 0x00 << 24, /* Impl 0, ver 0 */
898 .mmu_bm = 0x00004000,
899 .mmu_ctpr_mask = 0x007ffff0,
900 .mmu_cxr_mask = 0x0000003f,
901 .mmu_sfsr_mask = 0xffffffff,
902 .mmu_trcr_mask = 0xffffffff,
1a14026e 903 .nwindows = 7,
e30b4678 904 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_FSMULD,
c48fcb47
BS
905 },
906 {
907 .name = "Fujitsu MB86904",
908 .iu_version = 0x04 << 24, /* Impl 0, ver 4 */
909 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
910 .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */
911 .mmu_bm = 0x00004000,
912 .mmu_ctpr_mask = 0x00ffffc0,
913 .mmu_cxr_mask = 0x000000ff,
914 .mmu_sfsr_mask = 0x00016fff,
915 .mmu_trcr_mask = 0x00ffffff,
1a14026e 916 .nwindows = 8,
64a88d5d 917 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
918 },
919 {
920 .name = "Fujitsu MB86907",
921 .iu_version = 0x05 << 24, /* Impl 0, ver 5 */
922 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
923 .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */
924 .mmu_bm = 0x00004000,
925 .mmu_ctpr_mask = 0xffffffc0,
926 .mmu_cxr_mask = 0x000000ff,
927 .mmu_sfsr_mask = 0x00016fff,
928 .mmu_trcr_mask = 0xffffffff,
1a14026e 929 .nwindows = 8,
64a88d5d 930 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
931 },
932 {
933 .name = "LSI L64811",
934 .iu_version = 0x10 << 24, /* Impl 1, ver 0 */
935 .fpu_version = 1 << 17, /* FPU version 1 (LSI L64814) */
936 .mmu_version = 0x10 << 24,
937 .mmu_bm = 0x00004000,
938 .mmu_ctpr_mask = 0x007ffff0,
939 .mmu_cxr_mask = 0x0000003f,
940 .mmu_sfsr_mask = 0xffffffff,
941 .mmu_trcr_mask = 0xffffffff,
1a14026e 942 .nwindows = 8,
e30b4678
BS
943 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT |
944 CPU_FEATURE_FSMULD,
c48fcb47
BS
945 },
946 {
947 .name = "Cypress CY7C601",
948 .iu_version = 0x11 << 24, /* Impl 1, ver 1 */
949 .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */
950 .mmu_version = 0x10 << 24,
951 .mmu_bm = 0x00004000,
952 .mmu_ctpr_mask = 0x007ffff0,
953 .mmu_cxr_mask = 0x0000003f,
954 .mmu_sfsr_mask = 0xffffffff,
955 .mmu_trcr_mask = 0xffffffff,
1a14026e 956 .nwindows = 8,
e30b4678
BS
957 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT |
958 CPU_FEATURE_FSMULD,
c48fcb47
BS
959 },
960 {
961 .name = "Cypress CY7C611",
962 .iu_version = 0x13 << 24, /* Impl 1, ver 3 */
963 .fpu_version = 3 << 17, /* FPU version 3 (Cypress CY7C602) */
964 .mmu_version = 0x10 << 24,
965 .mmu_bm = 0x00004000,
966 .mmu_ctpr_mask = 0x007ffff0,
967 .mmu_cxr_mask = 0x0000003f,
968 .mmu_sfsr_mask = 0xffffffff,
969 .mmu_trcr_mask = 0xffffffff,
1a14026e 970 .nwindows = 8,
e30b4678
BS
971 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT |
972 CPU_FEATURE_FSMULD,
c48fcb47 973 },
c48fcb47
BS
974 {
975 .name = "TI MicroSparc I",
976 .iu_version = 0x41000000,
977 .fpu_version = 4 << 17,
978 .mmu_version = 0x41000000,
979 .mmu_bm = 0x00004000,
980 .mmu_ctpr_mask = 0x007ffff0,
981 .mmu_cxr_mask = 0x0000003f,
982 .mmu_sfsr_mask = 0x00016fff,
983 .mmu_trcr_mask = 0x0000003f,
1a14026e 984 .nwindows = 7,
e30b4678
BS
985 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_MUL |
986 CPU_FEATURE_DIV | CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT |
987 CPU_FEATURE_FMUL,
c48fcb47
BS
988 },
989 {
990 .name = "TI MicroSparc II",
991 .iu_version = 0x42000000,
992 .fpu_version = 4 << 17,
993 .mmu_version = 0x02000000,
994 .mmu_bm = 0x00004000,
995 .mmu_ctpr_mask = 0x00ffffc0,
996 .mmu_cxr_mask = 0x000000ff,
997 .mmu_sfsr_mask = 0x00016fff,
998 .mmu_trcr_mask = 0x00ffffff,
1a14026e 999 .nwindows = 8,
64a88d5d 1000 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
1001 },
1002 {
1003 .name = "TI MicroSparc IIep",
1004 .iu_version = 0x42000000,
1005 .fpu_version = 4 << 17,
1006 .mmu_version = 0x04000000,
1007 .mmu_bm = 0x00004000,
1008 .mmu_ctpr_mask = 0x00ffffc0,
1009 .mmu_cxr_mask = 0x000000ff,
1010 .mmu_sfsr_mask = 0x00016bff,
1011 .mmu_trcr_mask = 0x00ffffff,
1a14026e 1012 .nwindows = 8,
64a88d5d 1013 .features = CPU_DEFAULT_FEATURES,
c48fcb47 1014 },
b5154bde
BS
1015 {
1016 .name = "TI SuperSparc 40", // STP1020NPGA
963262de 1017 .iu_version = 0x41000000, // SuperSPARC 2.x
b5154bde 1018 .fpu_version = 0 << 17,
963262de 1019 .mmu_version = 0x00000800, // SuperSPARC 2.x, no MXCC
b5154bde
BS
1020 .mmu_bm = 0x00002000,
1021 .mmu_ctpr_mask = 0xffffffc0,
1022 .mmu_cxr_mask = 0x0000ffff,
1023 .mmu_sfsr_mask = 0xffffffff,
1024 .mmu_trcr_mask = 0xffffffff,
1a14026e 1025 .nwindows = 8,
b5154bde
BS
1026 .features = CPU_DEFAULT_FEATURES,
1027 },
1028 {
1029 .name = "TI SuperSparc 50", // STP1020PGA
963262de 1030 .iu_version = 0x40000000, // SuperSPARC 3.x
b5154bde 1031 .fpu_version = 0 << 17,
963262de 1032 .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC
b5154bde
BS
1033 .mmu_bm = 0x00002000,
1034 .mmu_ctpr_mask = 0xffffffc0,
1035 .mmu_cxr_mask = 0x0000ffff,
1036 .mmu_sfsr_mask = 0xffffffff,
1037 .mmu_trcr_mask = 0xffffffff,
1a14026e 1038 .nwindows = 8,
b5154bde
BS
1039 .features = CPU_DEFAULT_FEATURES,
1040 },
c48fcb47
BS
1041 {
1042 .name = "TI SuperSparc 51",
963262de 1043 .iu_version = 0x40000000, // SuperSPARC 3.x
c48fcb47 1044 .fpu_version = 0 << 17,
963262de 1045 .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC
c48fcb47
BS
1046 .mmu_bm = 0x00002000,
1047 .mmu_ctpr_mask = 0xffffffc0,
1048 .mmu_cxr_mask = 0x0000ffff,
1049 .mmu_sfsr_mask = 0xffffffff,
1050 .mmu_trcr_mask = 0xffffffff,
963262de 1051 .mxcc_version = 0x00000104,
1a14026e 1052 .nwindows = 8,
64a88d5d 1053 .features = CPU_DEFAULT_FEATURES,
c48fcb47 1054 },
b5154bde
BS
1055 {
1056 .name = "TI SuperSparc 60", // STP1020APGA
963262de 1057 .iu_version = 0x40000000, // SuperSPARC 3.x
b5154bde 1058 .fpu_version = 0 << 17,
963262de 1059 .mmu_version = 0x01000800, // SuperSPARC 3.x, no MXCC
b5154bde
BS
1060 .mmu_bm = 0x00002000,
1061 .mmu_ctpr_mask = 0xffffffc0,
1062 .mmu_cxr_mask = 0x0000ffff,
1063 .mmu_sfsr_mask = 0xffffffff,
1064 .mmu_trcr_mask = 0xffffffff,
1a14026e 1065 .nwindows = 8,
b5154bde
BS
1066 .features = CPU_DEFAULT_FEATURES,
1067 },
c48fcb47
BS
1068 {
1069 .name = "TI SuperSparc 61",
963262de 1070 .iu_version = 0x44000000, // SuperSPARC 3.x
c48fcb47 1071 .fpu_version = 0 << 17,
963262de
BS
1072 .mmu_version = 0x01000000, // SuperSPARC 3.x, MXCC
1073 .mmu_bm = 0x00002000,
1074 .mmu_ctpr_mask = 0xffffffc0,
1075 .mmu_cxr_mask = 0x0000ffff,
1076 .mmu_sfsr_mask = 0xffffffff,
1077 .mmu_trcr_mask = 0xffffffff,
1078 .mxcc_version = 0x00000104,
1079 .nwindows = 8,
1080 .features = CPU_DEFAULT_FEATURES,
1081 },
1082 {
1083 .name = "TI SuperSparc II",
1084 .iu_version = 0x40000000, // SuperSPARC II 1.x
1085 .fpu_version = 0 << 17,
1086 .mmu_version = 0x08000000, // SuperSPARC II 1.x, MXCC
c48fcb47
BS
1087 .mmu_bm = 0x00002000,
1088 .mmu_ctpr_mask = 0xffffffc0,
1089 .mmu_cxr_mask = 0x0000ffff,
1090 .mmu_sfsr_mask = 0xffffffff,
1091 .mmu_trcr_mask = 0xffffffff,
963262de 1092 .mxcc_version = 0x00000104,
1a14026e 1093 .nwindows = 8,
64a88d5d 1094 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
1095 },
1096 {
1097 .name = "Ross RT625",
1098 .iu_version = 0x1e000000,
1099 .fpu_version = 1 << 17,
1100 .mmu_version = 0x1e000000,
1101 .mmu_bm = 0x00004000,
1102 .mmu_ctpr_mask = 0x007ffff0,
1103 .mmu_cxr_mask = 0x0000003f,
1104 .mmu_sfsr_mask = 0xffffffff,
1105 .mmu_trcr_mask = 0xffffffff,
1a14026e 1106 .nwindows = 8,
64a88d5d 1107 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
1108 },
1109 {
1110 .name = "Ross RT620",
1111 .iu_version = 0x1f000000,
1112 .fpu_version = 1 << 17,
1113 .mmu_version = 0x1f000000,
1114 .mmu_bm = 0x00004000,
1115 .mmu_ctpr_mask = 0x007ffff0,
1116 .mmu_cxr_mask = 0x0000003f,
1117 .mmu_sfsr_mask = 0xffffffff,
1118 .mmu_trcr_mask = 0xffffffff,
1a14026e 1119 .nwindows = 8,
64a88d5d 1120 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
1121 },
1122 {
1123 .name = "BIT B5010",
1124 .iu_version = 0x20000000,
1125 .fpu_version = 0 << 17, /* B5010/B5110/B5120/B5210 */
1126 .mmu_version = 0x20000000,
1127 .mmu_bm = 0x00004000,
1128 .mmu_ctpr_mask = 0x007ffff0,
1129 .mmu_cxr_mask = 0x0000003f,
1130 .mmu_sfsr_mask = 0xffffffff,
1131 .mmu_trcr_mask = 0xffffffff,
1a14026e 1132 .nwindows = 8,
e30b4678
BS
1133 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | CPU_FEATURE_FSQRT |
1134 CPU_FEATURE_FSMULD,
c48fcb47
BS
1135 },
1136 {
1137 .name = "Matsushita MN10501",
1138 .iu_version = 0x50000000,
1139 .fpu_version = 0 << 17,
1140 .mmu_version = 0x50000000,
1141 .mmu_bm = 0x00004000,
1142 .mmu_ctpr_mask = 0x007ffff0,
1143 .mmu_cxr_mask = 0x0000003f,
1144 .mmu_sfsr_mask = 0xffffffff,
1145 .mmu_trcr_mask = 0xffffffff,
1a14026e 1146 .nwindows = 8,
e30b4678
BS
1147 .features = CPU_FEATURE_FLOAT | CPU_FEATURE_MUL | CPU_FEATURE_FSQRT |
1148 CPU_FEATURE_FSMULD,
c48fcb47
BS
1149 },
1150 {
1151 .name = "Weitek W8601",
1152 .iu_version = 0x90 << 24, /* Impl 9, ver 0 */
1153 .fpu_version = 3 << 17, /* FPU version 3 (Weitek WTL3170/2) */
1154 .mmu_version = 0x10 << 24,
1155 .mmu_bm = 0x00004000,
1156 .mmu_ctpr_mask = 0x007ffff0,
1157 .mmu_cxr_mask = 0x0000003f,
1158 .mmu_sfsr_mask = 0xffffffff,
1159 .mmu_trcr_mask = 0xffffffff,
1a14026e 1160 .nwindows = 8,
64a88d5d 1161 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
1162 },
1163 {
1164 .name = "LEON2",
1165 .iu_version = 0xf2000000,
1166 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
1167 .mmu_version = 0xf2000000,
1168 .mmu_bm = 0x00004000,
1169 .mmu_ctpr_mask = 0x007ffff0,
1170 .mmu_cxr_mask = 0x0000003f,
1171 .mmu_sfsr_mask = 0xffffffff,
1172 .mmu_trcr_mask = 0xffffffff,
1a14026e 1173 .nwindows = 8,
64a88d5d 1174 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
1175 },
1176 {
1177 .name = "LEON3",
1178 .iu_version = 0xf3000000,
1179 .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
1180 .mmu_version = 0xf3000000,
1181 .mmu_bm = 0x00004000,
1182 .mmu_ctpr_mask = 0x007ffff0,
1183 .mmu_cxr_mask = 0x0000003f,
1184 .mmu_sfsr_mask = 0xffffffff,
1185 .mmu_trcr_mask = 0xffffffff,
1a14026e 1186 .nwindows = 8,
64a88d5d 1187 .features = CPU_DEFAULT_FEATURES,
c48fcb47
BS
1188 },
1189#endif
1190};
1191
64a88d5d
BS
1192static const char * const feature_name[] = {
1193 "float",
1194 "float128",
1195 "swap",
1196 "mul",
1197 "div",
1198 "flush",
1199 "fsqrt",
1200 "fmul",
1201 "vis1",
1202 "vis2",
e30b4678 1203 "fsmuld",
fb79ceb9
BS
1204 "hypv",
1205 "cmt",
1206 "gl",
64a88d5d
BS
1207};
1208
1209static void print_features(FILE *f,
1210 int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
1211 uint32_t features, const char *prefix)
c48fcb47
BS
1212{
1213 unsigned int i;
1214
64a88d5d
BS
1215 for (i = 0; i < ARRAY_SIZE(feature_name); i++)
1216 if (feature_name[i] && (features & (1 << i))) {
1217 if (prefix)
1218 (*cpu_fprintf)(f, "%s", prefix);
1219 (*cpu_fprintf)(f, "%s ", feature_name[i]);
1220 }
1221}
1222
1223static void add_flagname_to_bitmaps(const char *flagname, uint32_t *features)
1224{
1225 unsigned int i;
1226
1227 for (i = 0; i < ARRAY_SIZE(feature_name); i++)
1228 if (feature_name[i] && !strcmp(flagname, feature_name[i])) {
1229 *features |= 1 << i;
1230 return;
1231 }
1232 fprintf(stderr, "CPU feature %s not found\n", flagname);
1233}
1234
22548760 1235static int cpu_sparc_find_by_name(sparc_def_t *cpu_def, const char *cpu_model)
64a88d5d
BS
1236{
1237 unsigned int i;
1238 const sparc_def_t *def = NULL;
1239 char *s = strdup(cpu_model);
1240 char *featurestr, *name = strtok(s, ",");
1241 uint32_t plus_features = 0;
1242 uint32_t minus_features = 0;
1243 long long iu_version;
1a14026e 1244 uint32_t fpu_version, mmu_version, nwindows;
64a88d5d 1245
b1503cda 1246 for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
c48fcb47 1247 if (strcasecmp(name, sparc_defs[i].name) == 0) {
64a88d5d 1248 def = &sparc_defs[i];
c48fcb47
BS
1249 }
1250 }
64a88d5d
BS
1251 if (!def)
1252 goto error;
1253 memcpy(cpu_def, def, sizeof(*def));
1254
1255 featurestr = strtok(NULL, ",");
1256 while (featurestr) {
1257 char *val;
1258
1259 if (featurestr[0] == '+') {
1260 add_flagname_to_bitmaps(featurestr + 1, &plus_features);
1261 } else if (featurestr[0] == '-') {
1262 add_flagname_to_bitmaps(featurestr + 1, &minus_features);
1263 } else if ((val = strchr(featurestr, '='))) {
1264 *val = 0; val++;
1265 if (!strcmp(featurestr, "iu_version")) {
1266 char *err;
1267
1268 iu_version = strtoll(val, &err, 0);
1269 if (!*val || *err) {
1270 fprintf(stderr, "bad numerical value %s\n", val);
1271 goto error;
1272 }
1273 cpu_def->iu_version = iu_version;
1274#ifdef DEBUG_FEATURES
1275 fprintf(stderr, "iu_version %llx\n", iu_version);
1276#endif
1277 } else if (!strcmp(featurestr, "fpu_version")) {
1278 char *err;
1279
1280 fpu_version = strtol(val, &err, 0);
1281 if (!*val || *err) {
1282 fprintf(stderr, "bad numerical value %s\n", val);
1283 goto error;
1284 }
1285 cpu_def->fpu_version = fpu_version;
1286#ifdef DEBUG_FEATURES
1287 fprintf(stderr, "fpu_version %llx\n", fpu_version);
1288#endif
1289 } else if (!strcmp(featurestr, "mmu_version")) {
1290 char *err;
1291
1292 mmu_version = strtol(val, &err, 0);
1293 if (!*val || *err) {
1294 fprintf(stderr, "bad numerical value %s\n", val);
1295 goto error;
1296 }
1297 cpu_def->mmu_version = mmu_version;
1298#ifdef DEBUG_FEATURES
1299 fprintf(stderr, "mmu_version %llx\n", mmu_version);
1a14026e
BS
1300#endif
1301 } else if (!strcmp(featurestr, "nwindows")) {
1302 char *err;
1303
1304 nwindows = strtol(val, &err, 0);
1305 if (!*val || *err || nwindows > MAX_NWINDOWS ||
1306 nwindows < MIN_NWINDOWS) {
1307 fprintf(stderr, "bad numerical value %s\n", val);
1308 goto error;
1309 }
1310 cpu_def->nwindows = nwindows;
1311#ifdef DEBUG_FEATURES
1312 fprintf(stderr, "nwindows %d\n", nwindows);
64a88d5d
BS
1313#endif
1314 } else {
1315 fprintf(stderr, "unrecognized feature %s\n", featurestr);
1316 goto error;
1317 }
1318 } else {
77f193da
BS
1319 fprintf(stderr, "feature string `%s' not in format "
1320 "(+feature|-feature|feature=xyz)\n", featurestr);
64a88d5d
BS
1321 goto error;
1322 }
1323 featurestr = strtok(NULL, ",");
1324 }
1325 cpu_def->features |= plus_features;
1326 cpu_def->features &= ~minus_features;
1327#ifdef DEBUG_FEATURES
1328 print_features(stderr, fprintf, cpu_def->features, NULL);
1329#endif
1330 free(s);
1331 return 0;
1332
1333 error:
1334 free(s);
1335 return -1;
c48fcb47
BS
1336}
1337
77f193da 1338void sparc_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
c48fcb47
BS
1339{
1340 unsigned int i;
1341
b1503cda 1342 for (i = 0; i < ARRAY_SIZE(sparc_defs); i++) {
1a14026e 1343 (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx " FPU %08x MMU %08x NWINS %d ",
c48fcb47
BS
1344 sparc_defs[i].name,
1345 sparc_defs[i].iu_version,
1346 sparc_defs[i].fpu_version,
1a14026e
BS
1347 sparc_defs[i].mmu_version,
1348 sparc_defs[i].nwindows);
77f193da
BS
1349 print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES &
1350 ~sparc_defs[i].features, "-");
1351 print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES &
1352 sparc_defs[i].features, "+");
64a88d5d 1353 (*cpu_fprintf)(f, "\n");
c48fcb47 1354 }
f76981b1
BS
1355 (*cpu_fprintf)(f, "Default CPU feature flags (use '-' to remove): ");
1356 print_features(f, cpu_fprintf, CPU_DEFAULT_FEATURES, NULL);
64a88d5d 1357 (*cpu_fprintf)(f, "\n");
f76981b1
BS
1358 (*cpu_fprintf)(f, "Available CPU feature flags (use '+' to add): ");
1359 print_features(f, cpu_fprintf, ~CPU_DEFAULT_FEATURES, NULL);
1360 (*cpu_fprintf)(f, "\n");
1361 (*cpu_fprintf)(f, "Numerical features (use '=' to set): iu_version "
1362 "fpu_version mmu_version nwindows\n");
c48fcb47
BS
1363}
1364
1365#define GET_FLAG(a,b) ((env->psr & a)?b:'-')
1366
1367void cpu_dump_state(CPUState *env, FILE *f,
1368 int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
1369 int flags)
1370{
1371 int i, x;
1372
77f193da
BS
1373 cpu_fprintf(f, "pc: " TARGET_FMT_lx " npc: " TARGET_FMT_lx "\n", env->pc,
1374 env->npc);
c48fcb47
BS
1375 cpu_fprintf(f, "General Registers:\n");
1376 for (i = 0; i < 4; i++)
1377 cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
1378 cpu_fprintf(f, "\n");
1379 for (; i < 8; i++)
1380 cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
1381 cpu_fprintf(f, "\nCurrent Register Window:\n");
1382 for (x = 0; x < 3; x++) {
1383 for (i = 0; i < 4; i++)
1384 cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
1385 (x == 0 ? 'o' : (x == 1 ? 'l' : 'i')), i,
1386 env->regwptr[i + x * 8]);
1387 cpu_fprintf(f, "\n");
1388 for (; i < 8; i++)
1389 cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
1390 (x == 0 ? 'o' : x == 1 ? 'l' : 'i'), i,
1391 env->regwptr[i + x * 8]);
1392 cpu_fprintf(f, "\n");
1393 }
1394 cpu_fprintf(f, "\nFloating Point Registers:\n");
1395 for (i = 0; i < 32; i++) {
1396 if ((i & 3) == 0)
1397 cpu_fprintf(f, "%%f%02d:", i);
a37ee56c 1398 cpu_fprintf(f, " %016f", *(float *)&env->fpr[i]);
c48fcb47
BS
1399 if ((i & 3) == 3)
1400 cpu_fprintf(f, "\n");
1401 }
1402#ifdef TARGET_SPARC64
1403 cpu_fprintf(f, "pstate: 0x%08x ccr: 0x%02x asi: 0x%02x tl: %d fprs: %d\n",
1404 env->pstate, GET_CCR(env), env->asi, env->tl, env->fprs);
77f193da
BS
1405 cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate %d "
1406 "cleanwin %d cwp %d\n",
c48fcb47 1407 env->cansave, env->canrestore, env->otherwin, env->wstate,
1a14026e 1408 env->cleanwin, env->nwindows - 1 - env->cwp);
c48fcb47 1409#else
77f193da
BS
1410 cpu_fprintf(f, "psr: 0x%08x -> %c%c%c%c %c%c%c wim: 0x%08x\n",
1411 GET_PSR(env), GET_FLAG(PSR_ZERO, 'Z'), GET_FLAG(PSR_OVF, 'V'),
1412 GET_FLAG(PSR_NEG, 'N'), GET_FLAG(PSR_CARRY, 'C'),
1413 env->psrs?'S':'-', env->psrps?'P':'-',
1414 env->psret?'E':'-', env->wim);
c48fcb47 1415#endif
3a3b925d 1416 cpu_fprintf(f, "fsr: 0x%08x\n", env->fsr);
c48fcb47 1417}