]> git.proxmox.com Git - qemu.git/blame - target-sparc/translate.c
Sparc32: dummy implementation of MXCC MMU breakpoint registers
[qemu.git] / target-sparc / translate.c
CommitLineData
7a3f1944
FB
1/*
2 SPARC translation
3
4 Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
3475187d 5 Copyright (C) 2003-2005 Fabrice Bellard
7a3f1944
FB
6
7 This library is free software; you can redistribute it and/or
8 modify it under the terms of the GNU Lesser General Public
9 License as published by the Free Software Foundation; either
10 version 2 of the License, or (at your option) any later version.
11
12 This library is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 Lesser General Public License for more details.
16
17 You should have received a copy of the GNU Lesser General Public
8167ee88 18 License along with this library; if not, see <http://www.gnu.org/licenses/>.
7a3f1944
FB
19 */
20
7a3f1944
FB
21#include <stdarg.h>
22#include <stdlib.h>
23#include <stdio.h>
24#include <string.h>
25#include <inttypes.h>
26
27#include "cpu.h"
28#include "exec-all.h"
29#include "disas.h"
1a2fb1c0 30#include "helper.h"
57fec1fe 31#include "tcg-op.h"
7a3f1944 32
a7812ae4
PB
33#define GEN_HELPER 1
34#include "helper.h"
35
7a3f1944
FB
36#define DEBUG_DISAS
37
72cbca10
FB
38#define DYNAMIC_PC 1 /* dynamic pc value */
39#define JUMP_PC 2 /* dynamic pc value which takes only two values
40 according to jump_pc[T2] */
41
1a2fb1c0 42/* global register indexes */
a7812ae4 43static TCGv_ptr cpu_env, cpu_regwptr;
25517f99
PB
44static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
45static TCGv_i32 cpu_cc_op;
a7812ae4
PB
46static TCGv_i32 cpu_psr;
47static TCGv cpu_fsr, cpu_pc, cpu_npc, cpu_gregs[8];
255e1fcb
BS
48static TCGv cpu_y;
49#ifndef CONFIG_USER_ONLY
50static TCGv cpu_tbr;
51#endif
42a8aa83 52static TCGv cpu_cond, cpu_dst, cpu_addr, cpu_val;
dc99a3f2 53#ifdef TARGET_SPARC64
a7812ae4
PB
54static TCGv_i32 cpu_xcc, cpu_asi, cpu_fprs;
55static TCGv cpu_gsr;
255e1fcb 56static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr;
a7812ae4
PB
57static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver;
58static TCGv_i32 cpu_softint;
255e1fcb
BS
59#else
60static TCGv cpu_wim;
dc99a3f2 61#endif
1a2fb1c0 62/* local register indexes (only used inside old micro ops) */
a7812ae4
PB
63static TCGv cpu_tmp0;
64static TCGv_i32 cpu_tmp32;
65static TCGv_i64 cpu_tmp64;
714547bb 66/* Floating point registers */
a7812ae4 67static TCGv_i32 cpu_fpr[TARGET_FPREGS];
1a2fb1c0 68
1a7ff922
PB
69static target_ulong gen_opc_npc[OPC_BUF_SIZE];
70static target_ulong gen_opc_jump_pc[2];
71
2e70f6ef
PB
72#include "gen-icount.h"
73
7a3f1944 74typedef struct DisasContext {
0f8a249a
BS
75 target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */
76 target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */
72cbca10 77 target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
cf495bcf 78 int is_br;
e8af50a3 79 int mem_idx;
a80dde08 80 int fpu_enabled;
2cade6a3 81 int address_mask_32bit;
060718c1 82 int singlestep;
8393617c 83 uint32_t cc_op; /* current CC operation */
cf495bcf 84 struct TranslationBlock *tb;
5578ceab 85 sparc_def_t *def;
7a3f1944
FB
86} DisasContext;
87
3475187d 88// This function uses non-native bit order
dc1a6971
BS
89#define GET_FIELD(X, FROM, TO) \
90 ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
7a3f1944 91
3475187d 92// This function uses the order in the manuals, i.e. bit 0 is 2^0
dc1a6971 93#define GET_FIELD_SP(X, FROM, TO) \
3475187d
FB
94 GET_FIELD(X, 31 - (TO), 31 - (FROM))
95
96#define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
46d38ba8 97#define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
3475187d
FB
98
99#ifdef TARGET_SPARC64
0387d928 100#define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
1f587329 101#define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
3475187d 102#else
c185970a 103#define DFPREG(r) (r & 0x1e)
1f587329 104#define QFPREG(r) (r & 0x1c)
3475187d
FB
105#endif
106
b158a785
BS
107#define UA2005_HTRAP_MASK 0xff
108#define V8_TRAP_MASK 0x7f
109
3475187d
FB
110static int sign_extend(int x, int len)
111{
112 len = 32 - len;
113 return (x << len) >> len;
114}
115
7a3f1944
FB
116#define IS_IMM (insn & (1<<13))
117
ff07ec83 118/* floating point registers moves */
ff07ec83
BS
119static void gen_op_load_fpr_DT0(unsigned int src)
120{
714547bb 121 tcg_gen_st_i32(cpu_fpr[src], cpu_env, offsetof(CPUSPARCState, dt0) +
77f193da 122 offsetof(CPU_DoubleU, l.upper));
714547bb 123 tcg_gen_st_i32(cpu_fpr[src + 1], cpu_env, offsetof(CPUSPARCState, dt0) +
77f193da 124 offsetof(CPU_DoubleU, l.lower));
ff07ec83
BS
125}
126
127static void gen_op_load_fpr_DT1(unsigned int src)
128{
714547bb 129 tcg_gen_st_i32(cpu_fpr[src], cpu_env, offsetof(CPUSPARCState, dt1) +
77f193da 130 offsetof(CPU_DoubleU, l.upper));
714547bb 131 tcg_gen_st_i32(cpu_fpr[src + 1], cpu_env, offsetof(CPUSPARCState, dt1) +
77f193da 132 offsetof(CPU_DoubleU, l.lower));
ff07ec83
BS
133}
134
135static void gen_op_store_DT0_fpr(unsigned int dst)
136{
714547bb 137 tcg_gen_ld_i32(cpu_fpr[dst], cpu_env, offsetof(CPUSPARCState, dt0) +
77f193da 138 offsetof(CPU_DoubleU, l.upper));
714547bb 139 tcg_gen_ld_i32(cpu_fpr[dst + 1], cpu_env, offsetof(CPUSPARCState, dt0) +
77f193da 140 offsetof(CPU_DoubleU, l.lower));
ff07ec83
BS
141}
142
ff07ec83
BS
143static void gen_op_load_fpr_QT0(unsigned int src)
144{
714547bb 145 tcg_gen_st_i32(cpu_fpr[src], cpu_env, offsetof(CPUSPARCState, qt0) +
77f193da 146 offsetof(CPU_QuadU, l.upmost));
714547bb 147 tcg_gen_st_i32(cpu_fpr[src + 1], cpu_env, offsetof(CPUSPARCState, qt0) +
77f193da 148 offsetof(CPU_QuadU, l.upper));
714547bb 149 tcg_gen_st_i32(cpu_fpr[src + 2], cpu_env, offsetof(CPUSPARCState, qt0) +
77f193da 150 offsetof(CPU_QuadU, l.lower));
714547bb 151 tcg_gen_st_i32(cpu_fpr[src + 3], cpu_env, offsetof(CPUSPARCState, qt0) +
77f193da 152 offsetof(CPU_QuadU, l.lowest));
ff07ec83
BS
153}
154
155static void gen_op_load_fpr_QT1(unsigned int src)
156{
714547bb 157 tcg_gen_st_i32(cpu_fpr[src], cpu_env, offsetof(CPUSPARCState, qt1) +
77f193da 158 offsetof(CPU_QuadU, l.upmost));
714547bb 159 tcg_gen_st_i32(cpu_fpr[src + 1], cpu_env, offsetof(CPUSPARCState, qt1) +
77f193da 160 offsetof(CPU_QuadU, l.upper));
714547bb 161 tcg_gen_st_i32(cpu_fpr[src + 2], cpu_env, offsetof(CPUSPARCState, qt1) +
77f193da 162 offsetof(CPU_QuadU, l.lower));
714547bb 163 tcg_gen_st_i32(cpu_fpr[src + 3], cpu_env, offsetof(CPUSPARCState, qt1) +
77f193da 164 offsetof(CPU_QuadU, l.lowest));
ff07ec83
BS
165}
166
167static void gen_op_store_QT0_fpr(unsigned int dst)
168{
714547bb 169 tcg_gen_ld_i32(cpu_fpr[dst], cpu_env, offsetof(CPUSPARCState, qt0) +
77f193da 170 offsetof(CPU_QuadU, l.upmost));
714547bb 171 tcg_gen_ld_i32(cpu_fpr[dst + 1], cpu_env, offsetof(CPUSPARCState, qt0) +
77f193da 172 offsetof(CPU_QuadU, l.upper));
714547bb 173 tcg_gen_ld_i32(cpu_fpr[dst + 2], cpu_env, offsetof(CPUSPARCState, qt0) +
77f193da 174 offsetof(CPU_QuadU, l.lower));
714547bb 175 tcg_gen_ld_i32(cpu_fpr[dst + 3], cpu_env, offsetof(CPUSPARCState, qt0) +
77f193da 176 offsetof(CPU_QuadU, l.lowest));
ff07ec83 177}
1f587329 178
81ad8ba2
BS
179/* moves */
180#ifdef CONFIG_USER_ONLY
3475187d 181#define supervisor(dc) 0
81ad8ba2 182#ifdef TARGET_SPARC64
e9ebed4d 183#define hypervisor(dc) 0
81ad8ba2 184#endif
3475187d 185#else
2aae2b8e 186#define supervisor(dc) (dc->mem_idx >= MMU_KERNEL_IDX)
81ad8ba2 187#ifdef TARGET_SPARC64
2aae2b8e 188#define hypervisor(dc) (dc->mem_idx == MMU_HYPV_IDX)
6f27aba6 189#else
3475187d 190#endif
81ad8ba2
BS
191#endif
192
2cade6a3
BS
193#ifdef TARGET_SPARC64
194#ifndef TARGET_ABI32
195#define AM_CHECK(dc) ((dc)->address_mask_32bit)
1a2fb1c0 196#else
2cade6a3
BS
197#define AM_CHECK(dc) (1)
198#endif
1a2fb1c0 199#endif
3391c818 200
2cade6a3
BS
201static inline void gen_address_mask(DisasContext *dc, TCGv addr)
202{
203#ifdef TARGET_SPARC64
204 if (AM_CHECK(dc))
205 tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
206#endif
207}
208
1a2fb1c0 209static inline void gen_movl_reg_TN(int reg, TCGv tn)
81ad8ba2 210{
1a2fb1c0
BS
211 if (reg == 0)
212 tcg_gen_movi_tl(tn, 0);
213 else if (reg < 8)
f5069b26 214 tcg_gen_mov_tl(tn, cpu_gregs[reg]);
1a2fb1c0 215 else {
1a2fb1c0 216 tcg_gen_ld_tl(tn, cpu_regwptr, (reg - 8) * sizeof(target_ulong));
81ad8ba2
BS
217 }
218}
219
1a2fb1c0 220static inline void gen_movl_TN_reg(int reg, TCGv tn)
81ad8ba2 221{
1a2fb1c0
BS
222 if (reg == 0)
223 return;
224 else if (reg < 8)
f5069b26 225 tcg_gen_mov_tl(cpu_gregs[reg], tn);
1a2fb1c0 226 else {
1a2fb1c0 227 tcg_gen_st_tl(tn, cpu_regwptr, (reg - 8) * sizeof(target_ulong));
81ad8ba2
BS
228 }
229}
230
5fafdf24 231static inline void gen_goto_tb(DisasContext *s, int tb_num,
6e256c93
FB
232 target_ulong pc, target_ulong npc)
233{
234 TranslationBlock *tb;
235
236 tb = s->tb;
237 if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) &&
060718c1
RH
238 (npc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) &&
239 !s->singlestep) {
6e256c93 240 /* jump to same page: we can use a direct jump */
57fec1fe 241 tcg_gen_goto_tb(tb_num);
2f5680ee
BS
242 tcg_gen_movi_tl(cpu_pc, pc);
243 tcg_gen_movi_tl(cpu_npc, npc);
4b4a72e5 244 tcg_gen_exit_tb((tcg_target_long)tb + tb_num);
6e256c93
FB
245 } else {
246 /* jump to another page: currently not optimized */
2f5680ee
BS
247 tcg_gen_movi_tl(cpu_pc, pc);
248 tcg_gen_movi_tl(cpu_npc, npc);
57fec1fe 249 tcg_gen_exit_tb(0);
6e256c93
FB
250 }
251}
252
19f329ad 253// XXX suboptimal
a7812ae4 254static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
19f329ad 255{
8911f501 256 tcg_gen_extu_i32_tl(reg, src);
4b8b8b76 257 tcg_gen_shri_tl(reg, reg, PSR_NEG_SHIFT);
19f329ad
BS
258 tcg_gen_andi_tl(reg, reg, 0x1);
259}
260
a7812ae4 261static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
19f329ad 262{
8911f501 263 tcg_gen_extu_i32_tl(reg, src);
4b8b8b76 264 tcg_gen_shri_tl(reg, reg, PSR_ZERO_SHIFT);
19f329ad
BS
265 tcg_gen_andi_tl(reg, reg, 0x1);
266}
267
a7812ae4 268static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
19f329ad 269{
8911f501 270 tcg_gen_extu_i32_tl(reg, src);
4b8b8b76 271 tcg_gen_shri_tl(reg, reg, PSR_OVF_SHIFT);
19f329ad
BS
272 tcg_gen_andi_tl(reg, reg, 0x1);
273}
274
a7812ae4 275static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
19f329ad 276{
8911f501 277 tcg_gen_extu_i32_tl(reg, src);
4b8b8b76 278 tcg_gen_shri_tl(reg, reg, PSR_CARRY_SHIFT);
19f329ad
BS
279 tcg_gen_andi_tl(reg, reg, 0x1);
280}
281
dc99a3f2
BS
282static inline void gen_add_tv(TCGv dst, TCGv src1, TCGv src2)
283{
a7812ae4
PB
284 TCGv r_temp;
285 TCGv_i32 r_const;
dc99a3f2
BS
286 int l1;
287
288 l1 = gen_new_label();
289
a7812ae4 290 r_temp = tcg_temp_new();
dc99a3f2 291 tcg_gen_xor_tl(r_temp, src1, src2);
2576d836 292 tcg_gen_not_tl(r_temp, r_temp);
0425bee5
BS
293 tcg_gen_xor_tl(cpu_tmp0, src1, dst);
294 tcg_gen_and_tl(r_temp, r_temp, cpu_tmp0);
dd5e6304 295 tcg_gen_andi_tl(r_temp, r_temp, (1ULL << 31));
cb63669a 296 tcg_gen_brcondi_tl(TCG_COND_EQ, r_temp, 0, l1);
2ea815ca 297 r_const = tcg_const_i32(TT_TOVF);
a7812ae4
PB
298 gen_helper_raise_exception(r_const);
299 tcg_temp_free_i32(r_const);
dc99a3f2 300 gen_set_label(l1);
2ea815ca 301 tcg_temp_free(r_temp);
dc99a3f2
BS
302}
303
dc99a3f2
BS
304static inline void gen_tag_tv(TCGv src1, TCGv src2)
305{
306 int l1;
a7812ae4 307 TCGv_i32 r_const;
dc99a3f2
BS
308
309 l1 = gen_new_label();
0425bee5
BS
310 tcg_gen_or_tl(cpu_tmp0, src1, src2);
311 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0x3);
cb63669a 312 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, l1);
2ea815ca 313 r_const = tcg_const_i32(TT_TOVF);
a7812ae4
PB
314 gen_helper_raise_exception(r_const);
315 tcg_temp_free_i32(r_const);
dc99a3f2
BS
316 gen_set_label(l1);
317}
318
41d72852
BS
319static inline void gen_op_addi_cc(TCGv dst, TCGv src1, target_long src2)
320{
321 tcg_gen_mov_tl(cpu_cc_src, src1);
322 tcg_gen_movi_tl(cpu_cc_src2, src2);
323 tcg_gen_addi_tl(cpu_cc_dst, cpu_cc_src, src2);
bdf9f35d 324 tcg_gen_mov_tl(dst, cpu_cc_dst);
41d72852
BS
325}
326
4af984a7 327static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
dc99a3f2 328{
4af984a7 329 tcg_gen_mov_tl(cpu_cc_src, src1);
6f551262 330 tcg_gen_mov_tl(cpu_cc_src2, src2);
5c6a0628 331 tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
bdf9f35d 332 tcg_gen_mov_tl(dst, cpu_cc_dst);
41d72852
BS
333}
334
70c48285 335static TCGv_i32 gen_add32_carry32(void)
dc99a3f2 336{
70c48285
RH
337 TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
338
339 /* Carry is computed from a previous add: (dst < src) */
340#if TARGET_LONG_BITS == 64
341 cc_src1_32 = tcg_temp_new_i32();
342 cc_src2_32 = tcg_temp_new_i32();
343 tcg_gen_trunc_i64_i32(cc_src1_32, cpu_cc_dst);
344 tcg_gen_trunc_i64_i32(cc_src2_32, cpu_cc_src);
345#else
346 cc_src1_32 = cpu_cc_dst;
347 cc_src2_32 = cpu_cc_src;
348#endif
349
350 carry_32 = tcg_temp_new_i32();
351 tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
352
353#if TARGET_LONG_BITS == 64
354 tcg_temp_free_i32(cc_src1_32);
355 tcg_temp_free_i32(cc_src2_32);
356#endif
357
358 return carry_32;
41d72852
BS
359}
360
70c48285 361static TCGv_i32 gen_sub32_carry32(void)
41d72852 362{
70c48285
RH
363 TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
364
365 /* Carry is computed from a previous borrow: (src1 < src2) */
366#if TARGET_LONG_BITS == 64
367 cc_src1_32 = tcg_temp_new_i32();
368 cc_src2_32 = tcg_temp_new_i32();
369 tcg_gen_trunc_i64_i32(cc_src1_32, cpu_cc_src);
370 tcg_gen_trunc_i64_i32(cc_src2_32, cpu_cc_src2);
371#else
372 cc_src1_32 = cpu_cc_src;
373 cc_src2_32 = cpu_cc_src2;
374#endif
375
376 carry_32 = tcg_temp_new_i32();
377 tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
378
379#if TARGET_LONG_BITS == 64
380 tcg_temp_free_i32(cc_src1_32);
381 tcg_temp_free_i32(cc_src2_32);
382#endif
383
384 return carry_32;
385}
386
387static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1,
388 TCGv src2, int update_cc)
389{
390 TCGv_i32 carry_32;
391 TCGv carry;
392
393 switch (dc->cc_op) {
394 case CC_OP_DIV:
395 case CC_OP_LOGIC:
396 /* Carry is known to be zero. Fall back to plain ADD. */
397 if (update_cc) {
398 gen_op_add_cc(dst, src1, src2);
399 } else {
400 tcg_gen_add_tl(dst, src1, src2);
401 }
402 return;
403
404 case CC_OP_ADD:
405 case CC_OP_TADD:
406 case CC_OP_TADDTV:
407#if TCG_TARGET_REG_BITS == 32 && TARGET_LONG_BITS == 32
408 {
409 /* For 32-bit hosts, we can re-use the host's hardware carry
410 generation by using an ADD2 opcode. We discard the low
411 part of the output. Ideally we'd combine this operation
412 with the add that generated the carry in the first place. */
413 TCGv dst_low = tcg_temp_new();
414 tcg_gen_op6_i32(INDEX_op_add2_i32, dst_low, dst,
415 cpu_cc_src, src1, cpu_cc_src2, src2);
416 tcg_temp_free(dst_low);
417 goto add_done;
418 }
419#endif
420 carry_32 = gen_add32_carry32();
421 break;
422
423 case CC_OP_SUB:
424 case CC_OP_TSUB:
425 case CC_OP_TSUBTV:
426 carry_32 = gen_sub32_carry32();
427 break;
428
429 default:
430 /* We need external help to produce the carry. */
431 carry_32 = tcg_temp_new_i32();
432 gen_helper_compute_C_icc(carry_32);
433 break;
434 }
435
436#if TARGET_LONG_BITS == 64
437 carry = tcg_temp_new();
438 tcg_gen_extu_i32_i64(carry, carry_32);
439#else
440 carry = carry_32;
441#endif
442
443 tcg_gen_add_tl(dst, src1, src2);
444 tcg_gen_add_tl(dst, dst, carry);
445
446 tcg_temp_free_i32(carry_32);
447#if TARGET_LONG_BITS == 64
448 tcg_temp_free(carry);
449#endif
450
451#if TCG_TARGET_REG_BITS == 32 && TARGET_LONG_BITS == 32
452 add_done:
453#endif
454 if (update_cc) {
455 tcg_gen_mov_tl(cpu_cc_src, src1);
456 tcg_gen_mov_tl(cpu_cc_src2, src2);
457 tcg_gen_mov_tl(cpu_cc_dst, dst);
458 tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX);
459 dc->cc_op = CC_OP_ADDX;
460 }
dc99a3f2
BS
461}
462
4af984a7 463static inline void gen_op_tadd_cc(TCGv dst, TCGv src1, TCGv src2)
dc99a3f2 464{
4af984a7 465 tcg_gen_mov_tl(cpu_cc_src, src1);
6f551262 466 tcg_gen_mov_tl(cpu_cc_src2, src2);
5c6a0628 467 tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
5c6a0628 468 tcg_gen_mov_tl(dst, cpu_cc_dst);
dc99a3f2
BS
469}
470
4af984a7 471static inline void gen_op_tadd_ccTV(TCGv dst, TCGv src1, TCGv src2)
dc99a3f2 472{
4af984a7 473 tcg_gen_mov_tl(cpu_cc_src, src1);
6f551262
BS
474 tcg_gen_mov_tl(cpu_cc_src2, src2);
475 gen_tag_tv(cpu_cc_src, cpu_cc_src2);
5c6a0628
BS
476 tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
477 gen_add_tv(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
5c6a0628 478 tcg_gen_mov_tl(dst, cpu_cc_dst);
dc99a3f2
BS
479}
480
dc99a3f2
BS
481static inline void gen_sub_tv(TCGv dst, TCGv src1, TCGv src2)
482{
a7812ae4
PB
483 TCGv r_temp;
484 TCGv_i32 r_const;
dc99a3f2
BS
485 int l1;
486
487 l1 = gen_new_label();
488
a7812ae4 489 r_temp = tcg_temp_new();
dc99a3f2 490 tcg_gen_xor_tl(r_temp, src1, src2);
0425bee5
BS
491 tcg_gen_xor_tl(cpu_tmp0, src1, dst);
492 tcg_gen_and_tl(r_temp, r_temp, cpu_tmp0);
dd5e6304 493 tcg_gen_andi_tl(r_temp, r_temp, (1ULL << 31));
cb63669a 494 tcg_gen_brcondi_tl(TCG_COND_EQ, r_temp, 0, l1);
2ea815ca 495 r_const = tcg_const_i32(TT_TOVF);
a7812ae4
PB
496 gen_helper_raise_exception(r_const);
497 tcg_temp_free_i32(r_const);
dc99a3f2 498 gen_set_label(l1);
2ea815ca 499 tcg_temp_free(r_temp);
dc99a3f2
BS
500}
501
d4b0d468 502static inline void gen_op_subi_cc(TCGv dst, TCGv src1, target_long src2, DisasContext *dc)
41d72852
BS
503{
504 tcg_gen_mov_tl(cpu_cc_src, src1);
505 tcg_gen_movi_tl(cpu_cc_src2, src2);
719f66a7 506 if (src2 == 0) {
d4b0d468
BS
507 tcg_gen_mov_tl(cpu_cc_dst, src1);
508 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
509 dc->cc_op = CC_OP_LOGIC;
719f66a7
BS
510 } else {
511 tcg_gen_subi_tl(cpu_cc_dst, cpu_cc_src, src2);
d4b0d468
BS
512 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
513 dc->cc_op = CC_OP_SUB;
719f66a7 514 }
d4b0d468 515 tcg_gen_mov_tl(dst, cpu_cc_dst);
41d72852
BS
516}
517
518static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
dc99a3f2 519{
4af984a7 520 tcg_gen_mov_tl(cpu_cc_src, src1);
6f551262 521 tcg_gen_mov_tl(cpu_cc_src2, src2);
41d72852 522 tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
d4b0d468 523 tcg_gen_mov_tl(dst, cpu_cc_dst);
41d72852
BS
524}
525
70c48285
RH
526static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1,
527 TCGv src2, int update_cc)
41d72852 528{
70c48285
RH
529 TCGv_i32 carry_32;
530 TCGv carry;
41d72852 531
70c48285
RH
532 switch (dc->cc_op) {
533 case CC_OP_DIV:
534 case CC_OP_LOGIC:
535 /* Carry is known to be zero. Fall back to plain SUB. */
536 if (update_cc) {
537 gen_op_sub_cc(dst, src1, src2);
538 } else {
539 tcg_gen_sub_tl(dst, src1, src2);
540 }
541 return;
542
543 case CC_OP_ADD:
544 case CC_OP_TADD:
545 case CC_OP_TADDTV:
546 carry_32 = gen_add32_carry32();
547 break;
548
549 case CC_OP_SUB:
550 case CC_OP_TSUB:
551 case CC_OP_TSUBTV:
552#if TCG_TARGET_REG_BITS == 32 && TARGET_LONG_BITS == 32
553 {
554 /* For 32-bit hosts, we can re-use the host's hardware carry
555 generation by using a SUB2 opcode. We discard the low
556 part of the output. Ideally we'd combine this operation
557 with the add that generated the carry in the first place. */
558 TCGv dst_low = tcg_temp_new();
559 tcg_gen_op6_i32(INDEX_op_sub2_i32, dst_low, dst,
560 cpu_cc_src, src1, cpu_cc_src2, src2);
561 tcg_temp_free(dst_low);
562 goto sub_done;
563 }
564#endif
565 carry_32 = gen_sub32_carry32();
566 break;
567
568 default:
569 /* We need external help to produce the carry. */
570 carry_32 = tcg_temp_new_i32();
571 gen_helper_compute_C_icc(carry_32);
572 break;
573 }
574
575#if TARGET_LONG_BITS == 64
576 carry = tcg_temp_new();
577 tcg_gen_extu_i32_i64(carry, carry_32);
578#else
579 carry = carry_32;
580#endif
581
582 tcg_gen_sub_tl(dst, src1, src2);
583 tcg_gen_sub_tl(dst, dst, carry);
584
585 tcg_temp_free_i32(carry_32);
586#if TARGET_LONG_BITS == 64
587 tcg_temp_free(carry);
588#endif
589
590#if TCG_TARGET_REG_BITS == 32 && TARGET_LONG_BITS == 32
591 sub_done:
592#endif
593 if (update_cc) {
594 tcg_gen_mov_tl(cpu_cc_src, src1);
595 tcg_gen_mov_tl(cpu_cc_src2, src2);
596 tcg_gen_mov_tl(cpu_cc_dst, dst);
597 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX);
598 dc->cc_op = CC_OP_SUBX;
599 }
dc99a3f2
BS
600}
601
4af984a7 602static inline void gen_op_tsub_cc(TCGv dst, TCGv src1, TCGv src2)
dc99a3f2 603{
4af984a7 604 tcg_gen_mov_tl(cpu_cc_src, src1);
6f551262 605 tcg_gen_mov_tl(cpu_cc_src2, src2);
5c6a0628 606 tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
5c6a0628 607 tcg_gen_mov_tl(dst, cpu_cc_dst);
dc99a3f2
BS
608}
609
4af984a7 610static inline void gen_op_tsub_ccTV(TCGv dst, TCGv src1, TCGv src2)
dc99a3f2 611{
4af984a7 612 tcg_gen_mov_tl(cpu_cc_src, src1);
6f551262
BS
613 tcg_gen_mov_tl(cpu_cc_src2, src2);
614 gen_tag_tv(cpu_cc_src, cpu_cc_src2);
5c6a0628
BS
615 tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
616 gen_sub_tv(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
5c6a0628 617 tcg_gen_mov_tl(dst, cpu_cc_dst);
dc99a3f2
BS
618}
619
4af984a7 620static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
d9bdab86 621{
105a1f04 622 TCGv r_temp;
6f551262 623 int l1;
d9bdab86
BS
624
625 l1 = gen_new_label();
a7812ae4 626 r_temp = tcg_temp_new();
d9bdab86
BS
627
628 /* old op:
629 if (!(env->y & 1))
630 T1 = 0;
631 */
72ccba79 632 tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
255e1fcb 633 tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
72ccba79 634 tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
105a1f04 635 tcg_gen_brcondi_tl(TCG_COND_NE, r_temp, 0, l1);
d9bdab86 636 tcg_gen_movi_tl(cpu_cc_src2, 0);
6f551262 637 gen_set_label(l1);
d9bdab86
BS
638
639 // b2 = T0 & 1;
640 // env->y = (b2 << 31) | (env->y >> 1);
105a1f04
BS
641 tcg_gen_andi_tl(r_temp, cpu_cc_src, 0x1);
642 tcg_gen_shli_tl(r_temp, r_temp, 31);
255e1fcb 643 tcg_gen_shri_tl(cpu_tmp0, cpu_y, 1);
72ccba79 644 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0x7fffffff);
5068cbd9
BS
645 tcg_gen_or_tl(cpu_tmp0, cpu_tmp0, r_temp);
646 tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff);
d9bdab86
BS
647
648 // b1 = N ^ V;
649 gen_mov_reg_N(cpu_tmp0, cpu_psr);
650 gen_mov_reg_V(r_temp, cpu_psr);
651 tcg_gen_xor_tl(cpu_tmp0, cpu_tmp0, r_temp);
2ea815ca 652 tcg_temp_free(r_temp);
d9bdab86
BS
653
654 // T0 = (b1 << 31) | (T0 >> 1);
655 // src1 = T0;
656 tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, 31);
6f551262 657 tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
d9bdab86
BS
658 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
659
5c6a0628 660 tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
d9bdab86 661
5c6a0628 662 tcg_gen_mov_tl(dst, cpu_cc_dst);
d9bdab86
BS
663}
664
fb170183 665static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
8879d139 666{
fb170183 667 TCGv_i32 r_src1, r_src2;
a7812ae4 668 TCGv_i64 r_temp, r_temp2;
8879d139 669
fb170183
IK
670 r_src1 = tcg_temp_new_i32();
671 r_src2 = tcg_temp_new_i32();
672
673 tcg_gen_trunc_tl_i32(r_src1, src1);
674 tcg_gen_trunc_tl_i32(r_src2, src2);
675
a7812ae4
PB
676 r_temp = tcg_temp_new_i64();
677 r_temp2 = tcg_temp_new_i64();
8879d139 678
fb170183
IK
679 if (sign_ext) {
680 tcg_gen_ext_i32_i64(r_temp, r_src2);
681 tcg_gen_ext_i32_i64(r_temp2, r_src1);
682 } else {
683 tcg_gen_extu_i32_i64(r_temp, r_src2);
684 tcg_gen_extu_i32_i64(r_temp2, r_src1);
685 }
686
8879d139
BS
687 tcg_gen_mul_i64(r_temp2, r_temp, r_temp2);
688
689 tcg_gen_shri_i64(r_temp, r_temp2, 32);
105a1f04 690 tcg_gen_trunc_i64_tl(cpu_tmp0, r_temp);
a7812ae4 691 tcg_temp_free_i64(r_temp);
255e1fcb 692 tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff);
fb170183 693
4af984a7 694 tcg_gen_trunc_i64_tl(dst, r_temp2);
fb170183 695
a7812ae4 696 tcg_temp_free_i64(r_temp2);
fb170183
IK
697
698 tcg_temp_free_i32(r_src1);
699 tcg_temp_free_i32(r_src2);
8879d139
BS
700}
701
fb170183 702static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
8879d139 703{
fb170183
IK
704 /* zero-extend truncated operands before multiplication */
705 gen_op_multiply(dst, src1, src2, 0);
706}
8879d139 707
fb170183
IK
708static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
709{
710 /* sign-extend truncated operands before multiplication */
711 gen_op_multiply(dst, src1, src2, 1);
8879d139
BS
712}
713
1a7b60e7 714#ifdef TARGET_SPARC64
8911f501 715static inline void gen_trap_ifdivzero_tl(TCGv divisor)
1a7b60e7 716{
a7812ae4 717 TCGv_i32 r_const;
1a7b60e7
BS
718 int l1;
719
720 l1 = gen_new_label();
cb63669a 721 tcg_gen_brcondi_tl(TCG_COND_NE, divisor, 0, l1);
2ea815ca 722 r_const = tcg_const_i32(TT_DIV_ZERO);
a7812ae4
PB
723 gen_helper_raise_exception(r_const);
724 tcg_temp_free_i32(r_const);
1a7b60e7
BS
725 gen_set_label(l1);
726}
727
4af984a7 728static inline void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2)
1a7b60e7
BS
729{
730 int l1, l2;
731
732 l1 = gen_new_label();
733 l2 = gen_new_label();
6f551262
BS
734 tcg_gen_mov_tl(cpu_cc_src, src1);
735 tcg_gen_mov_tl(cpu_cc_src2, src2);
5c6a0628 736 gen_trap_ifdivzero_tl(cpu_cc_src2);
cb63669a
PB
737 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_cc_src, INT64_MIN, l1);
738 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_cc_src2, -1, l1);
4af984a7 739 tcg_gen_movi_i64(dst, INT64_MIN);
06b3e1b3 740 tcg_gen_br(l2);
1a7b60e7 741 gen_set_label(l1);
6f551262 742 tcg_gen_div_i64(dst, cpu_cc_src, cpu_cc_src2);
1a7b60e7
BS
743 gen_set_label(l2);
744}
745#endif
746
19f329ad
BS
747// 1
748static inline void gen_op_eval_ba(TCGv dst)
749{
750 tcg_gen_movi_tl(dst, 1);
751}
752
753// Z
a7812ae4 754static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src)
19f329ad
BS
755{
756 gen_mov_reg_Z(dst, src);
757}
758
759// Z | (N ^ V)
a7812ae4 760static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
19f329ad 761{
0425bee5 762 gen_mov_reg_N(cpu_tmp0, src);
19f329ad 763 gen_mov_reg_V(dst, src);
0425bee5
BS
764 tcg_gen_xor_tl(dst, dst, cpu_tmp0);
765 gen_mov_reg_Z(cpu_tmp0, src);
766 tcg_gen_or_tl(dst, dst, cpu_tmp0);
19f329ad
BS
767}
768
769// N ^ V
a7812ae4 770static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
19f329ad 771{
0425bee5 772 gen_mov_reg_V(cpu_tmp0, src);
19f329ad 773 gen_mov_reg_N(dst, src);
0425bee5 774 tcg_gen_xor_tl(dst, dst, cpu_tmp0);
19f329ad
BS
775}
776
777// C | Z
a7812ae4 778static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
19f329ad 779{
0425bee5 780 gen_mov_reg_Z(cpu_tmp0, src);
19f329ad 781 gen_mov_reg_C(dst, src);
0425bee5 782 tcg_gen_or_tl(dst, dst, cpu_tmp0);
19f329ad
BS
783}
784
785// C
a7812ae4 786static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
19f329ad
BS
787{
788 gen_mov_reg_C(dst, src);
789}
790
791// V
a7812ae4 792static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
19f329ad
BS
793{
794 gen_mov_reg_V(dst, src);
795}
796
797// 0
798static inline void gen_op_eval_bn(TCGv dst)
799{
800 tcg_gen_movi_tl(dst, 0);
801}
802
803// N
a7812ae4 804static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
19f329ad
BS
805{
806 gen_mov_reg_N(dst, src);
807}
808
809// !Z
a7812ae4 810static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
19f329ad
BS
811{
812 gen_mov_reg_Z(dst, src);
813 tcg_gen_xori_tl(dst, dst, 0x1);
814}
815
816// !(Z | (N ^ V))
a7812ae4 817static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
19f329ad 818{
0425bee5 819 gen_mov_reg_N(cpu_tmp0, src);
19f329ad 820 gen_mov_reg_V(dst, src);
0425bee5
BS
821 tcg_gen_xor_tl(dst, dst, cpu_tmp0);
822 gen_mov_reg_Z(cpu_tmp0, src);
823 tcg_gen_or_tl(dst, dst, cpu_tmp0);
19f329ad
BS
824 tcg_gen_xori_tl(dst, dst, 0x1);
825}
826
827// !(N ^ V)
a7812ae4 828static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
19f329ad 829{
0425bee5 830 gen_mov_reg_V(cpu_tmp0, src);
19f329ad 831 gen_mov_reg_N(dst, src);
0425bee5 832 tcg_gen_xor_tl(dst, dst, cpu_tmp0);
19f329ad
BS
833 tcg_gen_xori_tl(dst, dst, 0x1);
834}
835
836// !(C | Z)
a7812ae4 837static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
19f329ad 838{
0425bee5 839 gen_mov_reg_Z(cpu_tmp0, src);
19f329ad 840 gen_mov_reg_C(dst, src);
0425bee5 841 tcg_gen_or_tl(dst, dst, cpu_tmp0);
19f329ad
BS
842 tcg_gen_xori_tl(dst, dst, 0x1);
843}
844
845// !C
a7812ae4 846static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
19f329ad
BS
847{
848 gen_mov_reg_C(dst, src);
849 tcg_gen_xori_tl(dst, dst, 0x1);
850}
851
852// !N
a7812ae4 853static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
19f329ad
BS
854{
855 gen_mov_reg_N(dst, src);
856 tcg_gen_xori_tl(dst, dst, 0x1);
857}
858
859// !V
a7812ae4 860static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
19f329ad
BS
861{
862 gen_mov_reg_V(dst, src);
863 tcg_gen_xori_tl(dst, dst, 0x1);
864}
865
866/*
867 FPSR bit field FCC1 | FCC0:
868 0 =
869 1 <
870 2 >
871 3 unordered
872*/
873static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src,
874 unsigned int fcc_offset)
875{
ba6a9d8c 876 tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
19f329ad
BS
877 tcg_gen_andi_tl(reg, reg, 0x1);
878}
879
880static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src,
881 unsigned int fcc_offset)
882{
ba6a9d8c 883 tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
19f329ad
BS
884 tcg_gen_andi_tl(reg, reg, 0x1);
885}
886
887// !0: FCC0 | FCC1
888static inline void gen_op_eval_fbne(TCGv dst, TCGv src,
889 unsigned int fcc_offset)
890{
19f329ad 891 gen_mov_reg_FCC0(dst, src, fcc_offset);
0425bee5
BS
892 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
893 tcg_gen_or_tl(dst, dst, cpu_tmp0);
19f329ad
BS
894}
895
896// 1 or 2: FCC0 ^ FCC1
897static inline void gen_op_eval_fblg(TCGv dst, TCGv src,
898 unsigned int fcc_offset)
899{
19f329ad 900 gen_mov_reg_FCC0(dst, src, fcc_offset);
0425bee5
BS
901 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
902 tcg_gen_xor_tl(dst, dst, cpu_tmp0);
19f329ad
BS
903}
904
905// 1 or 3: FCC0
906static inline void gen_op_eval_fbul(TCGv dst, TCGv src,
907 unsigned int fcc_offset)
908{
909 gen_mov_reg_FCC0(dst, src, fcc_offset);
910}
911
912// 1: FCC0 & !FCC1
913static inline void gen_op_eval_fbl(TCGv dst, TCGv src,
914 unsigned int fcc_offset)
915{
19f329ad 916 gen_mov_reg_FCC0(dst, src, fcc_offset);
0425bee5
BS
917 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
918 tcg_gen_xori_tl(cpu_tmp0, cpu_tmp0, 0x1);
919 tcg_gen_and_tl(dst, dst, cpu_tmp0);
19f329ad
BS
920}
921
922// 2 or 3: FCC1
923static inline void gen_op_eval_fbug(TCGv dst, TCGv src,
924 unsigned int fcc_offset)
925{
926 gen_mov_reg_FCC1(dst, src, fcc_offset);
927}
928
929// 2: !FCC0 & FCC1
930static inline void gen_op_eval_fbg(TCGv dst, TCGv src,
931 unsigned int fcc_offset)
932{
19f329ad
BS
933 gen_mov_reg_FCC0(dst, src, fcc_offset);
934 tcg_gen_xori_tl(dst, dst, 0x1);
0425bee5
BS
935 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
936 tcg_gen_and_tl(dst, dst, cpu_tmp0);
19f329ad
BS
937}
938
939// 3: FCC0 & FCC1
940static inline void gen_op_eval_fbu(TCGv dst, TCGv src,
941 unsigned int fcc_offset)
942{
19f329ad 943 gen_mov_reg_FCC0(dst, src, fcc_offset);
0425bee5
BS
944 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
945 tcg_gen_and_tl(dst, dst, cpu_tmp0);
19f329ad
BS
946}
947
948// 0: !(FCC0 | FCC1)
949static inline void gen_op_eval_fbe(TCGv dst, TCGv src,
950 unsigned int fcc_offset)
951{
19f329ad 952 gen_mov_reg_FCC0(dst, src, fcc_offset);
0425bee5
BS
953 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
954 tcg_gen_or_tl(dst, dst, cpu_tmp0);
19f329ad
BS
955 tcg_gen_xori_tl(dst, dst, 0x1);
956}
957
958// 0 or 3: !(FCC0 ^ FCC1)
959static inline void gen_op_eval_fbue(TCGv dst, TCGv src,
960 unsigned int fcc_offset)
961{
19f329ad 962 gen_mov_reg_FCC0(dst, src, fcc_offset);
0425bee5
BS
963 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
964 tcg_gen_xor_tl(dst, dst, cpu_tmp0);
19f329ad
BS
965 tcg_gen_xori_tl(dst, dst, 0x1);
966}
967
968// 0 or 2: !FCC0
969static inline void gen_op_eval_fbge(TCGv dst, TCGv src,
970 unsigned int fcc_offset)
971{
972 gen_mov_reg_FCC0(dst, src, fcc_offset);
973 tcg_gen_xori_tl(dst, dst, 0x1);
974}
975
976// !1: !(FCC0 & !FCC1)
977static inline void gen_op_eval_fbuge(TCGv dst, TCGv src,
978 unsigned int fcc_offset)
979{
19f329ad 980 gen_mov_reg_FCC0(dst, src, fcc_offset);
0425bee5
BS
981 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
982 tcg_gen_xori_tl(cpu_tmp0, cpu_tmp0, 0x1);
983 tcg_gen_and_tl(dst, dst, cpu_tmp0);
19f329ad
BS
984 tcg_gen_xori_tl(dst, dst, 0x1);
985}
986
987// 0 or 1: !FCC1
988static inline void gen_op_eval_fble(TCGv dst, TCGv src,
989 unsigned int fcc_offset)
990{
991 gen_mov_reg_FCC1(dst, src, fcc_offset);
992 tcg_gen_xori_tl(dst, dst, 0x1);
993}
994
995// !2: !(!FCC0 & FCC1)
996static inline void gen_op_eval_fbule(TCGv dst, TCGv src,
997 unsigned int fcc_offset)
998{
19f329ad
BS
999 gen_mov_reg_FCC0(dst, src, fcc_offset);
1000 tcg_gen_xori_tl(dst, dst, 0x1);
0425bee5
BS
1001 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
1002 tcg_gen_and_tl(dst, dst, cpu_tmp0);
19f329ad
BS
1003 tcg_gen_xori_tl(dst, dst, 0x1);
1004}
1005
1006// !3: !(FCC0 & FCC1)
1007static inline void gen_op_eval_fbo(TCGv dst, TCGv src,
1008 unsigned int fcc_offset)
1009{
19f329ad 1010 gen_mov_reg_FCC0(dst, src, fcc_offset);
0425bee5
BS
1011 gen_mov_reg_FCC1(cpu_tmp0, src, fcc_offset);
1012 tcg_gen_and_tl(dst, dst, cpu_tmp0);
19f329ad
BS
1013 tcg_gen_xori_tl(dst, dst, 0x1);
1014}
1015
46525e1f 1016static inline void gen_branch2(DisasContext *dc, target_ulong pc1,
19f329ad 1017 target_ulong pc2, TCGv r_cond)
83469015
FB
1018{
1019 int l1;
1020
1021 l1 = gen_new_label();
1022
cb63669a 1023 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
83469015 1024
6e256c93 1025 gen_goto_tb(dc, 0, pc1, pc1 + 4);
83469015
FB
1026
1027 gen_set_label(l1);
6e256c93 1028 gen_goto_tb(dc, 1, pc2, pc2 + 4);
83469015
FB
1029}
1030
46525e1f 1031static inline void gen_branch_a(DisasContext *dc, target_ulong pc1,
19f329ad 1032 target_ulong pc2, TCGv r_cond)
83469015
FB
1033{
1034 int l1;
1035
1036 l1 = gen_new_label();
1037
cb63669a 1038 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
83469015 1039
6e256c93 1040 gen_goto_tb(dc, 0, pc2, pc1);
83469015
FB
1041
1042 gen_set_label(l1);
6e256c93 1043 gen_goto_tb(dc, 1, pc2 + 4, pc2 + 8);
83469015
FB
1044}
1045
19f329ad
BS
1046static inline void gen_generic_branch(target_ulong npc1, target_ulong npc2,
1047 TCGv r_cond)
83469015
FB
1048{
1049 int l1, l2;
1050
1051 l1 = gen_new_label();
1052 l2 = gen_new_label();
19f329ad 1053
cb63669a 1054 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
83469015 1055
2f5680ee 1056 tcg_gen_movi_tl(cpu_npc, npc1);
06b3e1b3 1057 tcg_gen_br(l2);
83469015
FB
1058
1059 gen_set_label(l1);
2f5680ee 1060 tcg_gen_movi_tl(cpu_npc, npc2);
83469015
FB
1061 gen_set_label(l2);
1062}
1063
4af984a7
BS
1064/* call this function before using the condition register as it may
1065 have been set for a jump */
1066static inline void flush_cond(DisasContext *dc, TCGv cond)
83469015
FB
1067{
1068 if (dc->npc == JUMP_PC) {
4af984a7 1069 gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1], cond);
83469015
FB
1070 dc->npc = DYNAMIC_PC;
1071 }
1072}
1073
4af984a7 1074static inline void save_npc(DisasContext *dc, TCGv cond)
72cbca10
FB
1075{
1076 if (dc->npc == JUMP_PC) {
4af984a7 1077 gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1], cond);
72cbca10
FB
1078 dc->npc = DYNAMIC_PC;
1079 } else if (dc->npc != DYNAMIC_PC) {
2f5680ee 1080 tcg_gen_movi_tl(cpu_npc, dc->npc);
72cbca10
FB
1081 }
1082}
1083
4af984a7 1084static inline void save_state(DisasContext *dc, TCGv cond)
72cbca10 1085{
2f5680ee 1086 tcg_gen_movi_tl(cpu_pc, dc->pc);
cfa90513
BS
1087 /* flush pending conditional evaluations before exposing cpu state */
1088 if (dc->cc_op != CC_OP_FLAGS) {
1089 dc->cc_op = CC_OP_FLAGS;
1090 gen_helper_compute_psr();
1091 }
4af984a7 1092 save_npc(dc, cond);
72cbca10
FB
1093}
1094
4af984a7 1095static inline void gen_mov_pc_npc(DisasContext *dc, TCGv cond)
0bee699e
FB
1096{
1097 if (dc->npc == JUMP_PC) {
4af984a7 1098 gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1], cond);
48d5c82b 1099 tcg_gen_mov_tl(cpu_pc, cpu_npc);
0bee699e
FB
1100 dc->pc = DYNAMIC_PC;
1101 } else if (dc->npc == DYNAMIC_PC) {
48d5c82b 1102 tcg_gen_mov_tl(cpu_pc, cpu_npc);
0bee699e
FB
1103 dc->pc = DYNAMIC_PC;
1104 } else {
1105 dc->pc = dc->npc;
1106 }
1107}
1108
38bc628b
BS
1109static inline void gen_op_next_insn(void)
1110{
48d5c82b
BS
1111 tcg_gen_mov_tl(cpu_pc, cpu_npc);
1112 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
38bc628b
BS
1113}
1114
8393617c
BS
1115static inline void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond,
1116 DisasContext *dc)
19f329ad 1117{
a7812ae4 1118 TCGv_i32 r_src;
3475187d 1119
3475187d 1120#ifdef TARGET_SPARC64
19f329ad 1121 if (cc)
dc99a3f2 1122 r_src = cpu_xcc;
19f329ad 1123 else
dc99a3f2 1124 r_src = cpu_psr;
3475187d 1125#else
dc99a3f2 1126 r_src = cpu_psr;
3475187d 1127#endif
8393617c
BS
1128 switch (dc->cc_op) {
1129 case CC_OP_FLAGS:
1130 break;
1131 default:
1132 gen_helper_compute_psr();
1133 dc->cc_op = CC_OP_FLAGS;
1134 break;
1135 }
19f329ad
BS
1136 switch (cond) {
1137 case 0x0:
1138 gen_op_eval_bn(r_dst);
1139 break;
1140 case 0x1:
1141 gen_op_eval_be(r_dst, r_src);
1142 break;
1143 case 0x2:
1144 gen_op_eval_ble(r_dst, r_src);
1145 break;
1146 case 0x3:
1147 gen_op_eval_bl(r_dst, r_src);
1148 break;
1149 case 0x4:
1150 gen_op_eval_bleu(r_dst, r_src);
1151 break;
1152 case 0x5:
1153 gen_op_eval_bcs(r_dst, r_src);
1154 break;
1155 case 0x6:
1156 gen_op_eval_bneg(r_dst, r_src);
1157 break;
1158 case 0x7:
1159 gen_op_eval_bvs(r_dst, r_src);
1160 break;
1161 case 0x8:
1162 gen_op_eval_ba(r_dst);
1163 break;
1164 case 0x9:
1165 gen_op_eval_bne(r_dst, r_src);
1166 break;
1167 case 0xa:
1168 gen_op_eval_bg(r_dst, r_src);
1169 break;
1170 case 0xb:
1171 gen_op_eval_bge(r_dst, r_src);
1172 break;
1173 case 0xc:
1174 gen_op_eval_bgu(r_dst, r_src);
1175 break;
1176 case 0xd:
1177 gen_op_eval_bcc(r_dst, r_src);
1178 break;
1179 case 0xe:
1180 gen_op_eval_bpos(r_dst, r_src);
1181 break;
1182 case 0xf:
1183 gen_op_eval_bvc(r_dst, r_src);
1184 break;
1185 }
1186}
7a3f1944 1187
19f329ad 1188static inline void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond)
e8af50a3 1189{
19f329ad
BS
1190 unsigned int offset;
1191
19f329ad
BS
1192 switch (cc) {
1193 default:
1194 case 0x0:
1195 offset = 0;
1196 break;
1197 case 0x1:
1198 offset = 32 - 10;
1199 break;
1200 case 0x2:
1201 offset = 34 - 10;
1202 break;
1203 case 0x3:
1204 offset = 36 - 10;
1205 break;
1206 }
1207
1208 switch (cond) {
1209 case 0x0:
1210 gen_op_eval_bn(r_dst);
1211 break;
1212 case 0x1:
87e92502 1213 gen_op_eval_fbne(r_dst, cpu_fsr, offset);
19f329ad
BS
1214 break;
1215 case 0x2:
87e92502 1216 gen_op_eval_fblg(r_dst, cpu_fsr, offset);
19f329ad
BS
1217 break;
1218 case 0x3:
87e92502 1219 gen_op_eval_fbul(r_dst, cpu_fsr, offset);
19f329ad
BS
1220 break;
1221 case 0x4:
87e92502 1222 gen_op_eval_fbl(r_dst, cpu_fsr, offset);
19f329ad
BS
1223 break;
1224 case 0x5:
87e92502 1225 gen_op_eval_fbug(r_dst, cpu_fsr, offset);
19f329ad
BS
1226 break;
1227 case 0x6:
87e92502 1228 gen_op_eval_fbg(r_dst, cpu_fsr, offset);
19f329ad
BS
1229 break;
1230 case 0x7:
87e92502 1231 gen_op_eval_fbu(r_dst, cpu_fsr, offset);
19f329ad
BS
1232 break;
1233 case 0x8:
1234 gen_op_eval_ba(r_dst);
1235 break;
1236 case 0x9:
87e92502 1237 gen_op_eval_fbe(r_dst, cpu_fsr, offset);
19f329ad
BS
1238 break;
1239 case 0xa:
87e92502 1240 gen_op_eval_fbue(r_dst, cpu_fsr, offset);
19f329ad
BS
1241 break;
1242 case 0xb:
87e92502 1243 gen_op_eval_fbge(r_dst, cpu_fsr, offset);
19f329ad
BS
1244 break;
1245 case 0xc:
87e92502 1246 gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
19f329ad
BS
1247 break;
1248 case 0xd:
87e92502 1249 gen_op_eval_fble(r_dst, cpu_fsr, offset);
19f329ad
BS
1250 break;
1251 case 0xe:
87e92502 1252 gen_op_eval_fbule(r_dst, cpu_fsr, offset);
19f329ad
BS
1253 break;
1254 case 0xf:
87e92502 1255 gen_op_eval_fbo(r_dst, cpu_fsr, offset);
19f329ad
BS
1256 break;
1257 }
e8af50a3 1258}
00f219bf 1259
19f329ad 1260#ifdef TARGET_SPARC64
00f219bf
BS
1261// Inverted logic
1262static const int gen_tcg_cond_reg[8] = {
1263 -1,
1264 TCG_COND_NE,
1265 TCG_COND_GT,
1266 TCG_COND_GE,
1267 -1,
1268 TCG_COND_EQ,
1269 TCG_COND_LE,
1270 TCG_COND_LT,
1271};
19f329ad 1272
4af984a7 1273static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src)
19f329ad 1274{
19f329ad
BS
1275 int l1;
1276
1277 l1 = gen_new_label();
0425bee5 1278 tcg_gen_movi_tl(r_dst, 0);
cb63669a 1279 tcg_gen_brcondi_tl(gen_tcg_cond_reg[cond], r_src, 0, l1);
19f329ad
BS
1280 tcg_gen_movi_tl(r_dst, 1);
1281 gen_set_label(l1);
1282}
3475187d 1283#endif
cf495bcf 1284
0bee699e 1285/* XXX: potentially incorrect if dynamic npc */
4af984a7
BS
1286static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc,
1287 TCGv r_cond)
7a3f1944 1288{
cf495bcf 1289 unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
af7bf89b 1290 target_ulong target = dc->pc + offset;
5fafdf24 1291
cf495bcf 1292 if (cond == 0x0) {
0f8a249a
BS
1293 /* unconditional not taken */
1294 if (a) {
1295 dc->pc = dc->npc + 4;
1296 dc->npc = dc->pc + 4;
1297 } else {
1298 dc->pc = dc->npc;
1299 dc->npc = dc->pc + 4;
1300 }
cf495bcf 1301 } else if (cond == 0x8) {
0f8a249a
BS
1302 /* unconditional taken */
1303 if (a) {
1304 dc->pc = target;
1305 dc->npc = dc->pc + 4;
1306 } else {
1307 dc->pc = dc->npc;
1308 dc->npc = target;
c27e2752 1309 tcg_gen_mov_tl(cpu_pc, cpu_npc);
0f8a249a 1310 }
cf495bcf 1311 } else {
4af984a7 1312 flush_cond(dc, r_cond);
8393617c 1313 gen_cond(r_cond, cc, cond, dc);
0f8a249a 1314 if (a) {
4af984a7 1315 gen_branch_a(dc, target, dc->npc, r_cond);
cf495bcf 1316 dc->is_br = 1;
0f8a249a 1317 } else {
cf495bcf 1318 dc->pc = dc->npc;
72cbca10
FB
1319 dc->jump_pc[0] = target;
1320 dc->jump_pc[1] = dc->npc + 4;
1321 dc->npc = JUMP_PC;
0f8a249a 1322 }
cf495bcf 1323 }
7a3f1944
FB
1324}
1325
0bee699e 1326/* XXX: potentially incorrect if dynamic npc */
4af984a7
BS
1327static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc,
1328 TCGv r_cond)
e8af50a3
FB
1329{
1330 unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
af7bf89b
FB
1331 target_ulong target = dc->pc + offset;
1332
e8af50a3 1333 if (cond == 0x0) {
0f8a249a
BS
1334 /* unconditional not taken */
1335 if (a) {
1336 dc->pc = dc->npc + 4;
1337 dc->npc = dc->pc + 4;
1338 } else {
1339 dc->pc = dc->npc;
1340 dc->npc = dc->pc + 4;
1341 }
e8af50a3 1342 } else if (cond == 0x8) {
0f8a249a
BS
1343 /* unconditional taken */
1344 if (a) {
1345 dc->pc = target;
1346 dc->npc = dc->pc + 4;
1347 } else {
1348 dc->pc = dc->npc;
1349 dc->npc = target;
c27e2752 1350 tcg_gen_mov_tl(cpu_pc, cpu_npc);
0f8a249a 1351 }
e8af50a3 1352 } else {
4af984a7
BS
1353 flush_cond(dc, r_cond);
1354 gen_fcond(r_cond, cc, cond);
0f8a249a 1355 if (a) {
4af984a7 1356 gen_branch_a(dc, target, dc->npc, r_cond);
e8af50a3 1357 dc->is_br = 1;
0f8a249a 1358 } else {
e8af50a3
FB
1359 dc->pc = dc->npc;
1360 dc->jump_pc[0] = target;
1361 dc->jump_pc[1] = dc->npc + 4;
1362 dc->npc = JUMP_PC;
0f8a249a 1363 }
e8af50a3
FB
1364 }
1365}
1366
3475187d
FB
1367#ifdef TARGET_SPARC64
1368/* XXX: potentially incorrect if dynamic npc */
4af984a7
BS
1369static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn,
1370 TCGv r_cond, TCGv r_reg)
7a3f1944 1371{
3475187d
FB
1372 unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29));
1373 target_ulong target = dc->pc + offset;
1374
4af984a7
BS
1375 flush_cond(dc, r_cond);
1376 gen_cond_reg(r_cond, cond, r_reg);
3475187d 1377 if (a) {
4af984a7 1378 gen_branch_a(dc, target, dc->npc, r_cond);
0f8a249a 1379 dc->is_br = 1;
3475187d 1380 } else {
0f8a249a
BS
1381 dc->pc = dc->npc;
1382 dc->jump_pc[0] = target;
1383 dc->jump_pc[1] = dc->npc + 4;
1384 dc->npc = JUMP_PC;
3475187d 1385 }
7a3f1944
FB
1386}
1387
a7812ae4 1388static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
7e8c2b6c 1389{
714547bb
BS
1390 switch (fccno) {
1391 case 0:
a7812ae4 1392 gen_helper_fcmps(r_rs1, r_rs2);
714547bb
BS
1393 break;
1394 case 1:
a7812ae4 1395 gen_helper_fcmps_fcc1(r_rs1, r_rs2);
714547bb
BS
1396 break;
1397 case 2:
a7812ae4 1398 gen_helper_fcmps_fcc2(r_rs1, r_rs2);
714547bb
BS
1399 break;
1400 case 3:
a7812ae4 1401 gen_helper_fcmps_fcc3(r_rs1, r_rs2);
714547bb
BS
1402 break;
1403 }
7e8c2b6c
BS
1404}
1405
1406static inline void gen_op_fcmpd(int fccno)
1407{
a7812ae4
PB
1408 switch (fccno) {
1409 case 0:
1410 gen_helper_fcmpd();
1411 break;
1412 case 1:
1413 gen_helper_fcmpd_fcc1();
1414 break;
1415 case 2:
1416 gen_helper_fcmpd_fcc2();
1417 break;
1418 case 3:
1419 gen_helper_fcmpd_fcc3();
1420 break;
1421 }
7e8c2b6c
BS
1422}
1423
7e8c2b6c
BS
1424static inline void gen_op_fcmpq(int fccno)
1425{
a7812ae4
PB
1426 switch (fccno) {
1427 case 0:
1428 gen_helper_fcmpq();
1429 break;
1430 case 1:
1431 gen_helper_fcmpq_fcc1();
1432 break;
1433 case 2:
1434 gen_helper_fcmpq_fcc2();
1435 break;
1436 case 3:
1437 gen_helper_fcmpq_fcc3();
1438 break;
1439 }
7e8c2b6c 1440}
7e8c2b6c 1441
a7812ae4 1442static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
7e8c2b6c 1443{
714547bb
BS
1444 switch (fccno) {
1445 case 0:
a7812ae4 1446 gen_helper_fcmpes(r_rs1, r_rs2);
714547bb
BS
1447 break;
1448 case 1:
a7812ae4 1449 gen_helper_fcmpes_fcc1(r_rs1, r_rs2);
714547bb
BS
1450 break;
1451 case 2:
a7812ae4 1452 gen_helper_fcmpes_fcc2(r_rs1, r_rs2);
714547bb
BS
1453 break;
1454 case 3:
a7812ae4 1455 gen_helper_fcmpes_fcc3(r_rs1, r_rs2);
714547bb
BS
1456 break;
1457 }
7e8c2b6c
BS
1458}
1459
1460static inline void gen_op_fcmped(int fccno)
1461{
a7812ae4
PB
1462 switch (fccno) {
1463 case 0:
1464 gen_helper_fcmped();
1465 break;
1466 case 1:
1467 gen_helper_fcmped_fcc1();
1468 break;
1469 case 2:
1470 gen_helper_fcmped_fcc2();
1471 break;
1472 case 3:
1473 gen_helper_fcmped_fcc3();
1474 break;
1475 }
7e8c2b6c
BS
1476}
1477
7e8c2b6c
BS
1478static inline void gen_op_fcmpeq(int fccno)
1479{
a7812ae4
PB
1480 switch (fccno) {
1481 case 0:
1482 gen_helper_fcmpeq();
1483 break;
1484 case 1:
1485 gen_helper_fcmpeq_fcc1();
1486 break;
1487 case 2:
1488 gen_helper_fcmpeq_fcc2();
1489 break;
1490 case 3:
1491 gen_helper_fcmpeq_fcc3();
1492 break;
1493 }
7e8c2b6c 1494}
7e8c2b6c
BS
1495
1496#else
1497
714547bb 1498static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
7e8c2b6c 1499{
a7812ae4 1500 gen_helper_fcmps(r_rs1, r_rs2);
7e8c2b6c
BS
1501}
1502
1503static inline void gen_op_fcmpd(int fccno)
1504{
a7812ae4 1505 gen_helper_fcmpd();
7e8c2b6c
BS
1506}
1507
7e8c2b6c
BS
1508static inline void gen_op_fcmpq(int fccno)
1509{
a7812ae4 1510 gen_helper_fcmpq();
7e8c2b6c 1511}
7e8c2b6c 1512
714547bb 1513static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
7e8c2b6c 1514{
a7812ae4 1515 gen_helper_fcmpes(r_rs1, r_rs2);
7e8c2b6c
BS
1516}
1517
1518static inline void gen_op_fcmped(int fccno)
1519{
a7812ae4 1520 gen_helper_fcmped();
7e8c2b6c
BS
1521}
1522
7e8c2b6c
BS
1523static inline void gen_op_fcmpeq(int fccno)
1524{
a7812ae4 1525 gen_helper_fcmpeq();
7e8c2b6c
BS
1526}
1527#endif
1528
134d77a1
BS
1529static inline void gen_op_fpexception_im(int fsr_flags)
1530{
a7812ae4 1531 TCGv_i32 r_const;
2ea815ca 1532
47ad35f1 1533 tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
87e92502 1534 tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
2ea815ca 1535 r_const = tcg_const_i32(TT_FP_EXCP);
a7812ae4
PB
1536 gen_helper_raise_exception(r_const);
1537 tcg_temp_free_i32(r_const);
134d77a1
BS
1538}
1539
4af984a7 1540static int gen_trap_ifnofpu(DisasContext *dc, TCGv r_cond)
a80dde08
FB
1541{
1542#if !defined(CONFIG_USER_ONLY)
1543 if (!dc->fpu_enabled) {
a7812ae4 1544 TCGv_i32 r_const;
2ea815ca 1545
4af984a7 1546 save_state(dc, r_cond);
2ea815ca 1547 r_const = tcg_const_i32(TT_NFPU_INSN);
a7812ae4
PB
1548 gen_helper_raise_exception(r_const);
1549 tcg_temp_free_i32(r_const);
a80dde08
FB
1550 dc->is_br = 1;
1551 return 1;
1552 }
1553#endif
1554 return 0;
1555}
1556
7e8c2b6c
BS
1557static inline void gen_op_clear_ieee_excp_and_FTT(void)
1558{
47ad35f1 1559 tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
7e8c2b6c
BS
1560}
1561
1562static inline void gen_clear_float_exceptions(void)
1563{
a7812ae4 1564 gen_helper_clear_float_exceptions();
7e8c2b6c
BS
1565}
1566
1a2fb1c0
BS
1567/* asi moves */
1568#ifdef TARGET_SPARC64
a7812ae4 1569static inline TCGv_i32 gen_get_asi(int insn, TCGv r_addr)
1a2fb1c0 1570{
95f9397c 1571 int asi;
a7812ae4 1572 TCGv_i32 r_asi;
1a2fb1c0 1573
1a2fb1c0 1574 if (IS_IMM) {
a7812ae4 1575 r_asi = tcg_temp_new_i32();
255e1fcb 1576 tcg_gen_mov_i32(r_asi, cpu_asi);
1a2fb1c0
BS
1577 } else {
1578 asi = GET_FIELD(insn, 19, 26);
0425bee5 1579 r_asi = tcg_const_i32(asi);
1a2fb1c0 1580 }
0425bee5
BS
1581 return r_asi;
1582}
1583
77f193da
BS
1584static inline void gen_ld_asi(TCGv dst, TCGv addr, int insn, int size,
1585 int sign)
0425bee5 1586{
a7812ae4 1587 TCGv_i32 r_asi, r_size, r_sign;
0425bee5 1588
4af984a7 1589 r_asi = gen_get_asi(insn, addr);
2ea815ca
BS
1590 r_size = tcg_const_i32(size);
1591 r_sign = tcg_const_i32(sign);
a7812ae4
PB
1592 gen_helper_ld_asi(dst, addr, r_asi, r_size, r_sign);
1593 tcg_temp_free_i32(r_sign);
1594 tcg_temp_free_i32(r_size);
1595 tcg_temp_free_i32(r_asi);
1a2fb1c0
BS
1596}
1597
4af984a7 1598static inline void gen_st_asi(TCGv src, TCGv addr, int insn, int size)
1a2fb1c0 1599{
a7812ae4 1600 TCGv_i32 r_asi, r_size;
1a2fb1c0 1601
4af984a7 1602 r_asi = gen_get_asi(insn, addr);
2ea815ca 1603 r_size = tcg_const_i32(size);
a7812ae4
PB
1604 gen_helper_st_asi(addr, src, r_asi, r_size);
1605 tcg_temp_free_i32(r_size);
1606 tcg_temp_free_i32(r_asi);
1a2fb1c0
BS
1607}
1608
4af984a7 1609static inline void gen_ldf_asi(TCGv addr, int insn, int size, int rd)
1a2fb1c0 1610{
a7812ae4 1611 TCGv_i32 r_asi, r_size, r_rd;
1a2fb1c0 1612
4af984a7 1613 r_asi = gen_get_asi(insn, addr);
2ea815ca
BS
1614 r_size = tcg_const_i32(size);
1615 r_rd = tcg_const_i32(rd);
a7812ae4
PB
1616 gen_helper_ldf_asi(addr, r_asi, r_size, r_rd);
1617 tcg_temp_free_i32(r_rd);
1618 tcg_temp_free_i32(r_size);
1619 tcg_temp_free_i32(r_asi);
1a2fb1c0
BS
1620}
1621
4af984a7 1622static inline void gen_stf_asi(TCGv addr, int insn, int size, int rd)
1a2fb1c0 1623{
a7812ae4 1624 TCGv_i32 r_asi, r_size, r_rd;
1a2fb1c0 1625
31741a27 1626 r_asi = gen_get_asi(insn, addr);
2ea815ca
BS
1627 r_size = tcg_const_i32(size);
1628 r_rd = tcg_const_i32(rd);
a7812ae4
PB
1629 gen_helper_stf_asi(addr, r_asi, r_size, r_rd);
1630 tcg_temp_free_i32(r_rd);
1631 tcg_temp_free_i32(r_size);
1632 tcg_temp_free_i32(r_asi);
1a2fb1c0
BS
1633}
1634
4af984a7 1635static inline void gen_swap_asi(TCGv dst, TCGv addr, int insn)
1a2fb1c0 1636{
a7812ae4 1637 TCGv_i32 r_asi, r_size, r_sign;
1a2fb1c0 1638
4af984a7 1639 r_asi = gen_get_asi(insn, addr);
2ea815ca
BS
1640 r_size = tcg_const_i32(4);
1641 r_sign = tcg_const_i32(0);
a7812ae4
PB
1642 gen_helper_ld_asi(cpu_tmp64, addr, r_asi, r_size, r_sign);
1643 tcg_temp_free_i32(r_sign);
1644 gen_helper_st_asi(addr, dst, r_asi, r_size);
1645 tcg_temp_free_i32(r_size);
1646 tcg_temp_free_i32(r_asi);
8d96d209 1647 tcg_gen_trunc_i64_tl(dst, cpu_tmp64);
1a2fb1c0
BS
1648}
1649
db166940 1650static inline void gen_ldda_asi(TCGv hi, TCGv addr, int insn, int rd)
1a2fb1c0 1651{
a7812ae4 1652 TCGv_i32 r_asi, r_rd;
1a2fb1c0 1653
4af984a7 1654 r_asi = gen_get_asi(insn, addr);
db166940 1655 r_rd = tcg_const_i32(rd);
a7812ae4
PB
1656 gen_helper_ldda_asi(addr, r_asi, r_rd);
1657 tcg_temp_free_i32(r_rd);
1658 tcg_temp_free_i32(r_asi);
0425bee5
BS
1659}
1660
4af984a7 1661static inline void gen_stda_asi(TCGv hi, TCGv addr, int insn, int rd)
0425bee5 1662{
a7812ae4 1663 TCGv_i32 r_asi, r_size;
a7ec4229
BS
1664
1665 gen_movl_reg_TN(rd + 1, cpu_tmp0);
ab508019 1666 tcg_gen_concat_tl_i64(cpu_tmp64, cpu_tmp0, hi);
4af984a7 1667 r_asi = gen_get_asi(insn, addr);
2ea815ca 1668 r_size = tcg_const_i32(8);
a7812ae4
PB
1669 gen_helper_st_asi(addr, cpu_tmp64, r_asi, r_size);
1670 tcg_temp_free_i32(r_size);
1671 tcg_temp_free_i32(r_asi);
1a2fb1c0
BS
1672}
1673
77f193da
BS
1674static inline void gen_cas_asi(TCGv dst, TCGv addr, TCGv val2, int insn,
1675 int rd)
1a2fb1c0 1676{
a7812ae4
PB
1677 TCGv r_val1;
1678 TCGv_i32 r_asi;
1a2fb1c0 1679
a7812ae4 1680 r_val1 = tcg_temp_new();
1a2fb1c0 1681 gen_movl_reg_TN(rd, r_val1);
4af984a7 1682 r_asi = gen_get_asi(insn, addr);
a7812ae4
PB
1683 gen_helper_cas_asi(dst, addr, r_val1, val2, r_asi);
1684 tcg_temp_free_i32(r_asi);
2ea815ca 1685 tcg_temp_free(r_val1);
1a2fb1c0
BS
1686}
1687
77f193da
BS
1688static inline void gen_casx_asi(TCGv dst, TCGv addr, TCGv val2, int insn,
1689 int rd)
1a2fb1c0 1690{
a7812ae4 1691 TCGv_i32 r_asi;
1a2fb1c0 1692
8911f501 1693 gen_movl_reg_TN(rd, cpu_tmp64);
4af984a7 1694 r_asi = gen_get_asi(insn, addr);
a7812ae4
PB
1695 gen_helper_casx_asi(dst, addr, cpu_tmp64, val2, r_asi);
1696 tcg_temp_free_i32(r_asi);
1a2fb1c0
BS
1697}
1698
1699#elif !defined(CONFIG_USER_ONLY)
1700
77f193da
BS
1701static inline void gen_ld_asi(TCGv dst, TCGv addr, int insn, int size,
1702 int sign)
1a2fb1c0 1703{
a7812ae4 1704 TCGv_i32 r_asi, r_size, r_sign;
1a2fb1c0 1705
2ea815ca
BS
1706 r_asi = tcg_const_i32(GET_FIELD(insn, 19, 26));
1707 r_size = tcg_const_i32(size);
1708 r_sign = tcg_const_i32(sign);
a7812ae4 1709 gen_helper_ld_asi(cpu_tmp64, addr, r_asi, r_size, r_sign);
2ea815ca
BS
1710 tcg_temp_free(r_sign);
1711 tcg_temp_free(r_size);
1712 tcg_temp_free(r_asi);
4af984a7 1713 tcg_gen_trunc_i64_tl(dst, cpu_tmp64);
1a2fb1c0
BS
1714}
1715
4af984a7 1716static inline void gen_st_asi(TCGv src, TCGv addr, int insn, int size)
1a2fb1c0 1717{
a7812ae4 1718 TCGv_i32 r_asi, r_size;
1a2fb1c0 1719
4af984a7 1720 tcg_gen_extu_tl_i64(cpu_tmp64, src);
2ea815ca
BS
1721 r_asi = tcg_const_i32(GET_FIELD(insn, 19, 26));
1722 r_size = tcg_const_i32(size);
a7812ae4 1723 gen_helper_st_asi(addr, cpu_tmp64, r_asi, r_size);
2ea815ca
BS
1724 tcg_temp_free(r_size);
1725 tcg_temp_free(r_asi);
1a2fb1c0
BS
1726}
1727
4af984a7 1728static inline void gen_swap_asi(TCGv dst, TCGv addr, int insn)
1a2fb1c0 1729{
a7812ae4
PB
1730 TCGv_i32 r_asi, r_size, r_sign;
1731 TCGv_i64 r_val;
1a2fb1c0 1732
2ea815ca
BS
1733 r_asi = tcg_const_i32(GET_FIELD(insn, 19, 26));
1734 r_size = tcg_const_i32(4);
1735 r_sign = tcg_const_i32(0);
a7812ae4 1736 gen_helper_ld_asi(cpu_tmp64, addr, r_asi, r_size, r_sign);
2ea815ca 1737 tcg_temp_free(r_sign);
a7812ae4
PB
1738 r_val = tcg_temp_new_i64();
1739 tcg_gen_extu_tl_i64(r_val, dst);
1740 gen_helper_st_asi(addr, r_val, r_asi, r_size);
1741 tcg_temp_free_i64(r_val);
2ea815ca
BS
1742 tcg_temp_free(r_size);
1743 tcg_temp_free(r_asi);
8d96d209 1744 tcg_gen_trunc_i64_tl(dst, cpu_tmp64);
1a2fb1c0
BS
1745}
1746
db166940 1747static inline void gen_ldda_asi(TCGv hi, TCGv addr, int insn, int rd)
1a2fb1c0 1748{
a7812ae4 1749 TCGv_i32 r_asi, r_size, r_sign;
1a2fb1c0 1750
2ea815ca
BS
1751 r_asi = tcg_const_i32(GET_FIELD(insn, 19, 26));
1752 r_size = tcg_const_i32(8);
1753 r_sign = tcg_const_i32(0);
a7812ae4 1754 gen_helper_ld_asi(cpu_tmp64, addr, r_asi, r_size, r_sign);
2ea815ca
BS
1755 tcg_temp_free(r_sign);
1756 tcg_temp_free(r_size);
1757 tcg_temp_free(r_asi);
db166940
BS
1758 tcg_gen_trunc_i64_tl(cpu_tmp0, cpu_tmp64);
1759 gen_movl_TN_reg(rd + 1, cpu_tmp0);
8911f501 1760 tcg_gen_shri_i64(cpu_tmp64, cpu_tmp64, 32);
4af984a7 1761 tcg_gen_trunc_i64_tl(hi, cpu_tmp64);
db166940 1762 gen_movl_TN_reg(rd, hi);
0425bee5
BS
1763}
1764
4af984a7 1765static inline void gen_stda_asi(TCGv hi, TCGv addr, int insn, int rd)
0425bee5 1766{
a7812ae4 1767 TCGv_i32 r_asi, r_size;
a7ec4229
BS
1768
1769 gen_movl_reg_TN(rd + 1, cpu_tmp0);
ab508019 1770 tcg_gen_concat_tl_i64(cpu_tmp64, cpu_tmp0, hi);
2ea815ca
BS
1771 r_asi = tcg_const_i32(GET_FIELD(insn, 19, 26));
1772 r_size = tcg_const_i32(8);
a7812ae4 1773 gen_helper_st_asi(addr, cpu_tmp64, r_asi, r_size);
2ea815ca
BS
1774 tcg_temp_free(r_size);
1775 tcg_temp_free(r_asi);
1a2fb1c0
BS
1776}
1777#endif
1778
1779#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
4af984a7 1780static inline void gen_ldstub_asi(TCGv dst, TCGv addr, int insn)
1a2fb1c0 1781{
a7812ae4
PB
1782 TCGv_i64 r_val;
1783 TCGv_i32 r_asi, r_size;
1a2fb1c0 1784
4af984a7 1785 gen_ld_asi(dst, addr, insn, 1, 0);
1a2fb1c0 1786
2ea815ca
BS
1787 r_val = tcg_const_i64(0xffULL);
1788 r_asi = tcg_const_i32(GET_FIELD(insn, 19, 26));
1789 r_size = tcg_const_i32(1);
a7812ae4
PB
1790 gen_helper_st_asi(addr, r_val, r_asi, r_size);
1791 tcg_temp_free_i32(r_size);
1792 tcg_temp_free_i32(r_asi);
1793 tcg_temp_free_i64(r_val);
1a2fb1c0
BS
1794}
1795#endif
1796
9322a4bf
BS
1797static inline TCGv get_src1(unsigned int insn, TCGv def)
1798{
1799 TCGv r_rs1 = def;
1800 unsigned int rs1;
1801
1802 rs1 = GET_FIELD(insn, 13, 17);
42a8aa83
RH
1803 if (rs1 == 0) {
1804 tcg_gen_movi_tl(def, 0);
1805 } else if (rs1 < 8) {
5c6a0628 1806 r_rs1 = cpu_gregs[rs1];
42a8aa83 1807 } else {
9322a4bf 1808 tcg_gen_ld_tl(def, cpu_regwptr, (rs1 - 8) * sizeof(target_ulong));
42a8aa83 1809 }
9322a4bf
BS
1810 return r_rs1;
1811}
1812
a49d9390
BS
1813static inline TCGv get_src2(unsigned int insn, TCGv def)
1814{
1815 TCGv r_rs2 = def;
a49d9390
BS
1816
1817 if (IS_IMM) { /* immediate */
42a8aa83
RH
1818 target_long simm = GET_FIELDs(insn, 19, 31);
1819 tcg_gen_movi_tl(def, simm);
a49d9390 1820 } else { /* register */
42a8aa83
RH
1821 unsigned int rs2 = GET_FIELD(insn, 27, 31);
1822 if (rs2 == 0) {
1823 tcg_gen_movi_tl(def, 0);
1824 } else if (rs2 < 8) {
a49d9390 1825 r_rs2 = cpu_gregs[rs2];
42a8aa83 1826 } else {
a49d9390 1827 tcg_gen_ld_tl(def, cpu_regwptr, (rs2 - 8) * sizeof(target_ulong));
42a8aa83 1828 }
a49d9390
BS
1829 }
1830 return r_rs2;
1831}
1832
8194f35a
IK
1833#ifdef TARGET_SPARC64
1834static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_ptr cpu_env)
1835{
b551ec04 1836 TCGv_i32 r_tl = tcg_temp_new_i32();
8194f35a
IK
1837
1838 /* load env->tl into r_tl */
b551ec04 1839 tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl));
8194f35a
IK
1840
1841 /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
b551ec04 1842 tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
8194f35a
IK
1843
1844 /* calculate offset to current trap state from env->ts, reuse r_tl */
b551ec04 1845 tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
8194f35a
IK
1846 tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUState, ts));
1847
1848 /* tsptr = env->ts[env->tl & MAXTL_MASK] */
b551ec04
JF
1849 {
1850 TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
1851 tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
1852 tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
bc57c114 1853 tcg_temp_free_ptr(r_tl_tmp);
b551ec04 1854 }
8194f35a 1855
b551ec04 1856 tcg_temp_free_i32(r_tl);
8194f35a
IK
1857}
1858#endif
1859
64a88d5d 1860#define CHECK_IU_FEATURE(dc, FEATURE) \
5578ceab 1861 if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \
64a88d5d
BS
1862 goto illegal_insn;
1863#define CHECK_FPU_FEATURE(dc, FEATURE) \
5578ceab 1864 if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \
64a88d5d
BS
1865 goto nfpu_insn;
1866
0bee699e 1867/* before an instruction, dc->pc must be static */
cf495bcf
FB
1868static void disas_sparc_insn(DisasContext * dc)
1869{
1870 unsigned int insn, opc, rs1, rs2, rd;
42a8aa83 1871 TCGv cpu_src1, cpu_src2, cpu_tmp1, cpu_tmp2;
67526b20 1872 target_long simm;
7a3f1944 1873
8fec2b8c 1874 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
a8c768c0 1875 tcg_gen_debug_insn_start(dc->pc);
0fa85d43 1876 insn = ldl_code(dc->pc);
cf495bcf 1877 opc = GET_FIELD(insn, 0, 1);
7a3f1944 1878
cf495bcf 1879 rd = GET_FIELD(insn, 2, 6);
6ae20372 1880
42a8aa83
RH
1881 cpu_tmp1 = cpu_src1 = tcg_temp_new();
1882 cpu_tmp2 = cpu_src2 = tcg_temp_new();
6ae20372 1883
cf495bcf 1884 switch (opc) {
0f8a249a
BS
1885 case 0: /* branches/sethi */
1886 {
1887 unsigned int xop = GET_FIELD(insn, 7, 9);
1888 int32_t target;
1889 switch (xop) {
3475187d 1890#ifdef TARGET_SPARC64
0f8a249a
BS
1891 case 0x1: /* V9 BPcc */
1892 {
1893 int cc;
1894
1895 target = GET_FIELD_SP(insn, 0, 18);
86f1f2ae 1896 target = sign_extend(target, 19);
0f8a249a
BS
1897 target <<= 2;
1898 cc = GET_FIELD_SP(insn, 20, 21);
1899 if (cc == 0)
6ae20372 1900 do_branch(dc, target, insn, 0, cpu_cond);
0f8a249a 1901 else if (cc == 2)
6ae20372 1902 do_branch(dc, target, insn, 1, cpu_cond);
0f8a249a
BS
1903 else
1904 goto illegal_insn;
1905 goto jmp_insn;
1906 }
1907 case 0x3: /* V9 BPr */
1908 {
1909 target = GET_FIELD_SP(insn, 0, 13) |
13846e70 1910 (GET_FIELD_SP(insn, 20, 21) << 14);
0f8a249a
BS
1911 target = sign_extend(target, 16);
1912 target <<= 2;
9322a4bf 1913 cpu_src1 = get_src1(insn, cpu_src1);
6ae20372 1914 do_branch_reg(dc, target, insn, cpu_cond, cpu_src1);
0f8a249a
BS
1915 goto jmp_insn;
1916 }
1917 case 0x5: /* V9 FBPcc */
1918 {
1919 int cc = GET_FIELD_SP(insn, 20, 21);
6ae20372 1920 if (gen_trap_ifnofpu(dc, cpu_cond))
a80dde08 1921 goto jmp_insn;
0f8a249a
BS
1922 target = GET_FIELD_SP(insn, 0, 18);
1923 target = sign_extend(target, 19);
1924 target <<= 2;
6ae20372 1925 do_fbranch(dc, target, insn, cc, cpu_cond);
0f8a249a
BS
1926 goto jmp_insn;
1927 }
a4d17f19 1928#else
0f8a249a
BS
1929 case 0x7: /* CBN+x */
1930 {
1931 goto ncp_insn;
1932 }
1933#endif
1934 case 0x2: /* BN+x */
1935 {
1936 target = GET_FIELD(insn, 10, 31);
1937 target = sign_extend(target, 22);
1938 target <<= 2;
6ae20372 1939 do_branch(dc, target, insn, 0, cpu_cond);
0f8a249a
BS
1940 goto jmp_insn;
1941 }
1942 case 0x6: /* FBN+x */
1943 {
6ae20372 1944 if (gen_trap_ifnofpu(dc, cpu_cond))
a80dde08 1945 goto jmp_insn;
0f8a249a
BS
1946 target = GET_FIELD(insn, 10, 31);
1947 target = sign_extend(target, 22);
1948 target <<= 2;
6ae20372 1949 do_fbranch(dc, target, insn, 0, cpu_cond);
0f8a249a
BS
1950 goto jmp_insn;
1951 }
1952 case 0x4: /* SETHI */
0f8a249a 1953 if (rd) { // nop
0f8a249a 1954 uint32_t value = GET_FIELD(insn, 10, 31);
2ea815ca
BS
1955 TCGv r_const;
1956
1957 r_const = tcg_const_tl(value << 10);
1958 gen_movl_TN_reg(rd, r_const);
1959 tcg_temp_free(r_const);
0f8a249a 1960 }
0f8a249a
BS
1961 break;
1962 case 0x0: /* UNIMPL */
1963 default:
3475187d 1964 goto illegal_insn;
0f8a249a
BS
1965 }
1966 break;
1967 }
1968 break;
dc1a6971
BS
1969 case 1: /*CALL*/
1970 {
0f8a249a 1971 target_long target = GET_FIELDs(insn, 2, 31) << 2;
2ea815ca 1972 TCGv r_const;
cf495bcf 1973
2ea815ca
BS
1974 r_const = tcg_const_tl(dc->pc);
1975 gen_movl_TN_reg(15, r_const);
1976 tcg_temp_free(r_const);
0f8a249a 1977 target += dc->pc;
6ae20372 1978 gen_mov_pc_npc(dc, cpu_cond);
0f8a249a
BS
1979 dc->npc = target;
1980 }
1981 goto jmp_insn;
1982 case 2: /* FPU & Logical Operations */
1983 {
1984 unsigned int xop = GET_FIELD(insn, 7, 12);
1985 if (xop == 0x3a) { /* generate trap */
cf495bcf 1986 int cond;
3475187d 1987
9322a4bf 1988 cpu_src1 = get_src1(insn, cpu_src1);
0f8a249a
BS
1989 if (IS_IMM) {
1990 rs2 = GET_FIELD(insn, 25, 31);
6ae20372 1991 tcg_gen_addi_tl(cpu_dst, cpu_src1, rs2);
cf495bcf
FB
1992 } else {
1993 rs2 = GET_FIELD(insn, 27, 31);
0f8a249a 1994 if (rs2 != 0) {
6ae20372
BS
1995 gen_movl_reg_TN(rs2, cpu_src2);
1996 tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
6f551262
BS
1997 } else
1998 tcg_gen_mov_tl(cpu_dst, cpu_src1);
cf495bcf 1999 }
b04d9890 2000
cf495bcf 2001 cond = GET_FIELD(insn, 3, 6);
b04d9890 2002 if (cond == 0x8) { /* Trap Always */
6ae20372 2003 save_state(dc, cpu_cond);
b158a785
BS
2004 if ((dc->def->features & CPU_FEATURE_HYPV) &&
2005 supervisor(dc))
2006 tcg_gen_andi_tl(cpu_dst, cpu_dst, UA2005_HTRAP_MASK);
2007 else
2008 tcg_gen_andi_tl(cpu_dst, cpu_dst, V8_TRAP_MASK);
2009 tcg_gen_addi_tl(cpu_dst, cpu_dst, TT_TRAP);
a7812ae4 2010 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_dst);
b04d9890
FC
2011
2012 if (rs2 == 0 &&
2013 dc->def->features & CPU_FEATURE_TA0_SHUTDOWN) {
2014
2015 gen_helper_shutdown();
2016
2017 } else {
2018 gen_helper_raise_exception(cpu_tmp32);
2019 }
af7bf89b 2020 } else if (cond != 0) {
a7812ae4 2021 TCGv r_cond = tcg_temp_new();
b158a785 2022 int l1;
3475187d 2023#ifdef TARGET_SPARC64
0f8a249a
BS
2024 /* V9 icc/xcc */
2025 int cc = GET_FIELD_SP(insn, 11, 12);
748b9d8e 2026
6ae20372 2027 save_state(dc, cpu_cond);
0f8a249a 2028 if (cc == 0)
8393617c 2029 gen_cond(r_cond, 0, cond, dc);
0f8a249a 2030 else if (cc == 2)
8393617c 2031 gen_cond(r_cond, 1, cond, dc);
0f8a249a
BS
2032 else
2033 goto illegal_insn;
3475187d 2034#else
6ae20372 2035 save_state(dc, cpu_cond);
8393617c 2036 gen_cond(r_cond, 0, cond, dc);
3475187d 2037#endif
b158a785
BS
2038 l1 = gen_new_label();
2039 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
2040
2041 if ((dc->def->features & CPU_FEATURE_HYPV) &&
2042 supervisor(dc))
2043 tcg_gen_andi_tl(cpu_dst, cpu_dst, UA2005_HTRAP_MASK);
2044 else
2045 tcg_gen_andi_tl(cpu_dst, cpu_dst, V8_TRAP_MASK);
2046 tcg_gen_addi_tl(cpu_dst, cpu_dst, TT_TRAP);
a7812ae4
PB
2047 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_dst);
2048 gen_helper_raise_exception(cpu_tmp32);
b158a785
BS
2049
2050 gen_set_label(l1);
2ea815ca 2051 tcg_temp_free(r_cond);
cf495bcf 2052 }
a80dde08 2053 gen_op_next_insn();
57fec1fe 2054 tcg_gen_exit_tb(0);
a80dde08
FB
2055 dc->is_br = 1;
2056 goto jmp_insn;
cf495bcf
FB
2057 } else if (xop == 0x28) {
2058 rs1 = GET_FIELD(insn, 13, 17);
2059 switch(rs1) {
2060 case 0: /* rdy */
65fe7b09
BS
2061#ifndef TARGET_SPARC64
2062 case 0x01 ... 0x0e: /* undefined in the SPARCv8
2063 manual, rdy on the microSPARC
2064 II */
2065 case 0x0f: /* stbar in the SPARCv8 manual,
2066 rdy on the microSPARC II */
2067 case 0x10 ... 0x1f: /* implementation-dependent in the
2068 SPARCv8 manual, rdy on the
2069 microSPARC II */
4a2ba232
FC
2070 /* Read Asr17 */
2071 if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) {
2072 TCGv r_const;
2073
2074 /* Read Asr17 for a Leon3 monoprocessor */
2075 r_const = tcg_const_tl((1 << 8)
2076 | (dc->def->nwindows - 1));
2077 gen_movl_TN_reg(rd, r_const);
2078 tcg_temp_free(r_const);
2079 break;
2080 }
65fe7b09 2081#endif
255e1fcb 2082 gen_movl_TN_reg(rd, cpu_y);
cf495bcf 2083 break;
3475187d 2084#ifdef TARGET_SPARC64
0f8a249a 2085 case 0x2: /* V9 rdccr */
8393617c 2086 gen_helper_compute_psr();
a7812ae4 2087 gen_helper_rdccr(cpu_dst);
6ae20372 2088 gen_movl_TN_reg(rd, cpu_dst);
3475187d 2089 break;
0f8a249a 2090 case 0x3: /* V9 rdasi */
255e1fcb 2091 tcg_gen_ext_i32_tl(cpu_dst, cpu_asi);
6ae20372 2092 gen_movl_TN_reg(rd, cpu_dst);
3475187d 2093 break;
0f8a249a 2094 case 0x4: /* V9 rdtick */
ccd4a219 2095 {
a7812ae4 2096 TCGv_ptr r_tickptr;
ccd4a219 2097
a7812ae4 2098 r_tickptr = tcg_temp_new_ptr();
ccd4a219
BS
2099 tcg_gen_ld_ptr(r_tickptr, cpu_env,
2100 offsetof(CPUState, tick));
a7812ae4
PB
2101 gen_helper_tick_get_count(cpu_dst, r_tickptr);
2102 tcg_temp_free_ptr(r_tickptr);
6ae20372 2103 gen_movl_TN_reg(rd, cpu_dst);
ccd4a219 2104 }
3475187d 2105 break;
0f8a249a 2106 case 0x5: /* V9 rdpc */
2ea815ca
BS
2107 {
2108 TCGv r_const;
2109
2110 r_const = tcg_const_tl(dc->pc);
2111 gen_movl_TN_reg(rd, r_const);
2112 tcg_temp_free(r_const);
2113 }
0f8a249a
BS
2114 break;
2115 case 0x6: /* V9 rdfprs */
255e1fcb 2116 tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs);
6ae20372 2117 gen_movl_TN_reg(rd, cpu_dst);
3475187d 2118 break;
65fe7b09
BS
2119 case 0xf: /* V9 membar */
2120 break; /* no effect */
0f8a249a 2121 case 0x13: /* Graphics Status */
6ae20372 2122 if (gen_trap_ifnofpu(dc, cpu_cond))
725cb90b 2123 goto jmp_insn;
255e1fcb 2124 gen_movl_TN_reg(rd, cpu_gsr);
725cb90b 2125 break;
9d926598
BS
2126 case 0x16: /* Softint */
2127 tcg_gen_ext_i32_tl(cpu_dst, cpu_softint);
2128 gen_movl_TN_reg(rd, cpu_dst);
2129 break;
0f8a249a 2130 case 0x17: /* Tick compare */
255e1fcb 2131 gen_movl_TN_reg(rd, cpu_tick_cmpr);
83469015 2132 break;
0f8a249a 2133 case 0x18: /* System tick */
ccd4a219 2134 {
a7812ae4 2135 TCGv_ptr r_tickptr;
ccd4a219 2136
a7812ae4 2137 r_tickptr = tcg_temp_new_ptr();
ccd4a219
BS
2138 tcg_gen_ld_ptr(r_tickptr, cpu_env,
2139 offsetof(CPUState, stick));
a7812ae4
PB
2140 gen_helper_tick_get_count(cpu_dst, r_tickptr);
2141 tcg_temp_free_ptr(r_tickptr);
6ae20372 2142 gen_movl_TN_reg(rd, cpu_dst);
ccd4a219 2143 }
83469015 2144 break;
0f8a249a 2145 case 0x19: /* System tick compare */
255e1fcb 2146 gen_movl_TN_reg(rd, cpu_stick_cmpr);
83469015 2147 break;
0f8a249a
BS
2148 case 0x10: /* Performance Control */
2149 case 0x11: /* Performance Instrumentation Counter */
2150 case 0x12: /* Dispatch Control */
2151 case 0x14: /* Softint set, WO */
2152 case 0x15: /* Softint clear, WO */
3475187d
FB
2153#endif
2154 default:
cf495bcf
FB
2155 goto illegal_insn;
2156 }
e8af50a3 2157#if !defined(CONFIG_USER_ONLY)
e9ebed4d 2158 } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */
3475187d 2159#ifndef TARGET_SPARC64
0f8a249a
BS
2160 if (!supervisor(dc))
2161 goto priv_insn;
8393617c
BS
2162 gen_helper_compute_psr();
2163 dc->cc_op = CC_OP_FLAGS;
a7812ae4 2164 gen_helper_rdpsr(cpu_dst);
e9ebed4d 2165#else
fb79ceb9 2166 CHECK_IU_FEATURE(dc, HYPV);
e9ebed4d
BS
2167 if (!hypervisor(dc))
2168 goto priv_insn;
2169 rs1 = GET_FIELD(insn, 13, 17);
2170 switch (rs1) {
2171 case 0: // hpstate
2172 // gen_op_rdhpstate();
2173 break;
2174 case 1: // htstate
2175 // gen_op_rdhtstate();
2176 break;
2177 case 3: // hintp
255e1fcb 2178 tcg_gen_mov_tl(cpu_dst, cpu_hintp);
e9ebed4d
BS
2179 break;
2180 case 5: // htba
255e1fcb 2181 tcg_gen_mov_tl(cpu_dst, cpu_htba);
e9ebed4d
BS
2182 break;
2183 case 6: // hver
255e1fcb 2184 tcg_gen_mov_tl(cpu_dst, cpu_hver);
e9ebed4d
BS
2185 break;
2186 case 31: // hstick_cmpr
255e1fcb 2187 tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr);
e9ebed4d
BS
2188 break;
2189 default:
2190 goto illegal_insn;
2191 }
2192#endif
6ae20372 2193 gen_movl_TN_reg(rd, cpu_dst);
e8af50a3 2194 break;
3475187d 2195 } else if (xop == 0x2a) { /* rdwim / V9 rdpr */
0f8a249a
BS
2196 if (!supervisor(dc))
2197 goto priv_insn;
3475187d
FB
2198#ifdef TARGET_SPARC64
2199 rs1 = GET_FIELD(insn, 13, 17);
0f8a249a
BS
2200 switch (rs1) {
2201 case 0: // tpc
375ee38b 2202 {
a7812ae4 2203 TCGv_ptr r_tsptr;
375ee38b 2204
a7812ae4 2205 r_tsptr = tcg_temp_new_ptr();
8194f35a 2206 gen_load_trap_state_at_tl(r_tsptr, cpu_env);
a7812ae4 2207 tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
375ee38b 2208 offsetof(trap_state, tpc));
a7812ae4 2209 tcg_temp_free_ptr(r_tsptr);
375ee38b 2210 }
0f8a249a
BS
2211 break;
2212 case 1: // tnpc
375ee38b 2213 {
a7812ae4 2214 TCGv_ptr r_tsptr;
375ee38b 2215
a7812ae4 2216 r_tsptr = tcg_temp_new_ptr();
8194f35a 2217 gen_load_trap_state_at_tl(r_tsptr, cpu_env);
ece43b8d 2218 tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
375ee38b 2219 offsetof(trap_state, tnpc));
a7812ae4 2220 tcg_temp_free_ptr(r_tsptr);
375ee38b 2221 }
0f8a249a
BS
2222 break;
2223 case 2: // tstate
375ee38b 2224 {
a7812ae4 2225 TCGv_ptr r_tsptr;
375ee38b 2226
a7812ae4 2227 r_tsptr = tcg_temp_new_ptr();
8194f35a 2228 gen_load_trap_state_at_tl(r_tsptr, cpu_env);
ece43b8d 2229 tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
375ee38b 2230 offsetof(trap_state, tstate));
a7812ae4 2231 tcg_temp_free_ptr(r_tsptr);
375ee38b 2232 }
0f8a249a
BS
2233 break;
2234 case 3: // tt
375ee38b 2235 {
a7812ae4 2236 TCGv_ptr r_tsptr;
375ee38b 2237
a7812ae4 2238 r_tsptr = tcg_temp_new_ptr();
8194f35a 2239 gen_load_trap_state_at_tl(r_tsptr, cpu_env);
a7812ae4 2240 tcg_gen_ld_i32(cpu_tmp32, r_tsptr,
375ee38b 2241 offsetof(trap_state, tt));
a7812ae4
PB
2242 tcg_temp_free_ptr(r_tsptr);
2243 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
375ee38b 2244 }
0f8a249a
BS
2245 break;
2246 case 4: // tick
ccd4a219 2247 {
a7812ae4 2248 TCGv_ptr r_tickptr;
ccd4a219 2249
a7812ae4 2250 r_tickptr = tcg_temp_new_ptr();
ccd4a219
BS
2251 tcg_gen_ld_ptr(r_tickptr, cpu_env,
2252 offsetof(CPUState, tick));
a7812ae4 2253 gen_helper_tick_get_count(cpu_tmp0, r_tickptr);
ece43b8d 2254 gen_movl_TN_reg(rd, cpu_tmp0);
a7812ae4 2255 tcg_temp_free_ptr(r_tickptr);
ccd4a219 2256 }
0f8a249a
BS
2257 break;
2258 case 5: // tba
255e1fcb 2259 tcg_gen_mov_tl(cpu_tmp0, cpu_tbr);
0f8a249a
BS
2260 break;
2261 case 6: // pstate
77f193da
BS
2262 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2263 offsetof(CPUSPARCState, pstate));
ece43b8d 2264 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
0f8a249a
BS
2265 break;
2266 case 7: // tl
77f193da
BS
2267 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2268 offsetof(CPUSPARCState, tl));
ece43b8d 2269 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
0f8a249a
BS
2270 break;
2271 case 8: // pil
77f193da
BS
2272 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2273 offsetof(CPUSPARCState, psrpil));
ece43b8d 2274 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
0f8a249a
BS
2275 break;
2276 case 9: // cwp
a7812ae4 2277 gen_helper_rdcwp(cpu_tmp0);
0f8a249a
BS
2278 break;
2279 case 10: // cansave
77f193da
BS
2280 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2281 offsetof(CPUSPARCState, cansave));
ece43b8d 2282 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
0f8a249a
BS
2283 break;
2284 case 11: // canrestore
77f193da
BS
2285 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2286 offsetof(CPUSPARCState, canrestore));
ece43b8d 2287 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
0f8a249a
BS
2288 break;
2289 case 12: // cleanwin
77f193da
BS
2290 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2291 offsetof(CPUSPARCState, cleanwin));
ece43b8d 2292 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
0f8a249a
BS
2293 break;
2294 case 13: // otherwin
77f193da
BS
2295 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2296 offsetof(CPUSPARCState, otherwin));
ece43b8d 2297 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
0f8a249a
BS
2298 break;
2299 case 14: // wstate
77f193da
BS
2300 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2301 offsetof(CPUSPARCState, wstate));
ece43b8d 2302 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
0f8a249a 2303 break;
e9ebed4d 2304 case 16: // UA2005 gl
fb79ceb9 2305 CHECK_IU_FEATURE(dc, GL);
77f193da
BS
2306 tcg_gen_ld_i32(cpu_tmp32, cpu_env,
2307 offsetof(CPUSPARCState, gl));
ece43b8d 2308 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_tmp32);
e9ebed4d
BS
2309 break;
2310 case 26: // UA2005 strand status
fb79ceb9 2311 CHECK_IU_FEATURE(dc, HYPV);
e9ebed4d
BS
2312 if (!hypervisor(dc))
2313 goto priv_insn;
527067d8 2314 tcg_gen_mov_tl(cpu_tmp0, cpu_ssr);
e9ebed4d 2315 break;
0f8a249a 2316 case 31: // ver
255e1fcb 2317 tcg_gen_mov_tl(cpu_tmp0, cpu_ver);
0f8a249a
BS
2318 break;
2319 case 15: // fq
2320 default:
2321 goto illegal_insn;
2322 }
3475187d 2323#else
255e1fcb 2324 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim);
3475187d 2325#endif
ece43b8d 2326 gen_movl_TN_reg(rd, cpu_tmp0);
e8af50a3 2327 break;
3475187d
FB
2328 } else if (xop == 0x2b) { /* rdtbr / V9 flushw */
2329#ifdef TARGET_SPARC64
c5f2f668 2330 save_state(dc, cpu_cond);
a7812ae4 2331 gen_helper_flushw();
3475187d 2332#else
0f8a249a
BS
2333 if (!supervisor(dc))
2334 goto priv_insn;
255e1fcb 2335 gen_movl_TN_reg(rd, cpu_tbr);
3475187d 2336#endif
e8af50a3
FB
2337 break;
2338#endif
0f8a249a 2339 } else if (xop == 0x34) { /* FPU Operations */
6ae20372 2340 if (gen_trap_ifnofpu(dc, cpu_cond))
a80dde08 2341 goto jmp_insn;
0f8a249a 2342 gen_op_clear_ieee_excp_and_FTT();
e8af50a3 2343 rs1 = GET_FIELD(insn, 13, 17);
0f8a249a
BS
2344 rs2 = GET_FIELD(insn, 27, 31);
2345 xop = GET_FIELD(insn, 18, 26);
cca1d527 2346 save_state(dc, cpu_cond);
0f8a249a 2347 switch (xop) {
dc1a6971
BS
2348 case 0x1: /* fmovs */
2349 tcg_gen_mov_i32(cpu_fpr[rd], cpu_fpr[rs2]);
2350 break;
2351 case 0x5: /* fnegs */
2352 gen_helper_fnegs(cpu_fpr[rd], cpu_fpr[rs2]);
2353 break;
2354 case 0x9: /* fabss */
2355 gen_helper_fabss(cpu_fpr[rd], cpu_fpr[rs2]);
2356 break;
2357 case 0x29: /* fsqrts */
2358 CHECK_FPU_FEATURE(dc, FSQRT);
2359 gen_clear_float_exceptions();
2360 gen_helper_fsqrts(cpu_tmp32, cpu_fpr[rs2]);
2361 gen_helper_check_ieee_exceptions();
2362 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2363 break;
2364 case 0x2a: /* fsqrtd */
2365 CHECK_FPU_FEATURE(dc, FSQRT);
2366 gen_op_load_fpr_DT1(DFPREG(rs2));
2367 gen_clear_float_exceptions();
2368 gen_helper_fsqrtd();
2369 gen_helper_check_ieee_exceptions();
2370 gen_op_store_DT0_fpr(DFPREG(rd));
2371 break;
2372 case 0x2b: /* fsqrtq */
2373 CHECK_FPU_FEATURE(dc, FLOAT128);
2374 gen_op_load_fpr_QT1(QFPREG(rs2));
2375 gen_clear_float_exceptions();
2376 gen_helper_fsqrtq();
2377 gen_helper_check_ieee_exceptions();
2378 gen_op_store_QT0_fpr(QFPREG(rd));
2379 break;
2380 case 0x41: /* fadds */
2381 gen_clear_float_exceptions();
2382 gen_helper_fadds(cpu_tmp32, cpu_fpr[rs1], cpu_fpr[rs2]);
2383 gen_helper_check_ieee_exceptions();
2384 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2385 break;
2386 case 0x42: /* faddd */
2387 gen_op_load_fpr_DT0(DFPREG(rs1));
2388 gen_op_load_fpr_DT1(DFPREG(rs2));
2389 gen_clear_float_exceptions();
2390 gen_helper_faddd();
2391 gen_helper_check_ieee_exceptions();
2392 gen_op_store_DT0_fpr(DFPREG(rd));
2393 break;
2394 case 0x43: /* faddq */
2395 CHECK_FPU_FEATURE(dc, FLOAT128);
2396 gen_op_load_fpr_QT0(QFPREG(rs1));
2397 gen_op_load_fpr_QT1(QFPREG(rs2));
2398 gen_clear_float_exceptions();
2399 gen_helper_faddq();
2400 gen_helper_check_ieee_exceptions();
2401 gen_op_store_QT0_fpr(QFPREG(rd));
2402 break;
2403 case 0x45: /* fsubs */
2404 gen_clear_float_exceptions();
2405 gen_helper_fsubs(cpu_tmp32, cpu_fpr[rs1], cpu_fpr[rs2]);
2406 gen_helper_check_ieee_exceptions();
2407 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2408 break;
2409 case 0x46: /* fsubd */
2410 gen_op_load_fpr_DT0(DFPREG(rs1));
2411 gen_op_load_fpr_DT1(DFPREG(rs2));
2412 gen_clear_float_exceptions();
2413 gen_helper_fsubd();
2414 gen_helper_check_ieee_exceptions();
2415 gen_op_store_DT0_fpr(DFPREG(rd));
2416 break;
2417 case 0x47: /* fsubq */
2418 CHECK_FPU_FEATURE(dc, FLOAT128);
2419 gen_op_load_fpr_QT0(QFPREG(rs1));
2420 gen_op_load_fpr_QT1(QFPREG(rs2));
2421 gen_clear_float_exceptions();
2422 gen_helper_fsubq();
2423 gen_helper_check_ieee_exceptions();
2424 gen_op_store_QT0_fpr(QFPREG(rd));
2425 break;
2426 case 0x49: /* fmuls */
2427 CHECK_FPU_FEATURE(dc, FMUL);
2428 gen_clear_float_exceptions();
2429 gen_helper_fmuls(cpu_tmp32, cpu_fpr[rs1], cpu_fpr[rs2]);
2430 gen_helper_check_ieee_exceptions();
2431 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2432 break;
2433 case 0x4a: /* fmuld */
2434 CHECK_FPU_FEATURE(dc, FMUL);
2435 gen_op_load_fpr_DT0(DFPREG(rs1));
2436 gen_op_load_fpr_DT1(DFPREG(rs2));
2437 gen_clear_float_exceptions();
2438 gen_helper_fmuld();
2439 gen_helper_check_ieee_exceptions();
2440 gen_op_store_DT0_fpr(DFPREG(rd));
2441 break;
2442 case 0x4b: /* fmulq */
2443 CHECK_FPU_FEATURE(dc, FLOAT128);
2444 CHECK_FPU_FEATURE(dc, FMUL);
2445 gen_op_load_fpr_QT0(QFPREG(rs1));
2446 gen_op_load_fpr_QT1(QFPREG(rs2));
2447 gen_clear_float_exceptions();
2448 gen_helper_fmulq();
2449 gen_helper_check_ieee_exceptions();
2450 gen_op_store_QT0_fpr(QFPREG(rd));
2451 break;
2452 case 0x4d: /* fdivs */
2453 gen_clear_float_exceptions();
2454 gen_helper_fdivs(cpu_tmp32, cpu_fpr[rs1], cpu_fpr[rs2]);
2455 gen_helper_check_ieee_exceptions();
2456 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2457 break;
2458 case 0x4e: /* fdivd */
2459 gen_op_load_fpr_DT0(DFPREG(rs1));
2460 gen_op_load_fpr_DT1(DFPREG(rs2));
2461 gen_clear_float_exceptions();
2462 gen_helper_fdivd();
2463 gen_helper_check_ieee_exceptions();
2464 gen_op_store_DT0_fpr(DFPREG(rd));
2465 break;
2466 case 0x4f: /* fdivq */
2467 CHECK_FPU_FEATURE(dc, FLOAT128);
2468 gen_op_load_fpr_QT0(QFPREG(rs1));
2469 gen_op_load_fpr_QT1(QFPREG(rs2));
2470 gen_clear_float_exceptions();
2471 gen_helper_fdivq();
2472 gen_helper_check_ieee_exceptions();
2473 gen_op_store_QT0_fpr(QFPREG(rd));
2474 break;
2475 case 0x69: /* fsmuld */
2476 CHECK_FPU_FEATURE(dc, FSMULD);
2477 gen_clear_float_exceptions();
2478 gen_helper_fsmuld(cpu_fpr[rs1], cpu_fpr[rs2]);
2479 gen_helper_check_ieee_exceptions();
2480 gen_op_store_DT0_fpr(DFPREG(rd));
2481 break;
2482 case 0x6e: /* fdmulq */
2483 CHECK_FPU_FEATURE(dc, FLOAT128);
2484 gen_op_load_fpr_DT0(DFPREG(rs1));
2485 gen_op_load_fpr_DT1(DFPREG(rs2));
2486 gen_clear_float_exceptions();
2487 gen_helper_fdmulq();
2488 gen_helper_check_ieee_exceptions();
2489 gen_op_store_QT0_fpr(QFPREG(rd));
2490 break;
2491 case 0xc4: /* fitos */
2492 gen_clear_float_exceptions();
2493 gen_helper_fitos(cpu_tmp32, cpu_fpr[rs2]);
2494 gen_helper_check_ieee_exceptions();
2495 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2496 break;
2497 case 0xc6: /* fdtos */
2498 gen_op_load_fpr_DT1(DFPREG(rs2));
2499 gen_clear_float_exceptions();
2500 gen_helper_fdtos(cpu_tmp32);
2501 gen_helper_check_ieee_exceptions();
2502 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2503 break;
2504 case 0xc7: /* fqtos */
2505 CHECK_FPU_FEATURE(dc, FLOAT128);
2506 gen_op_load_fpr_QT1(QFPREG(rs2));
2507 gen_clear_float_exceptions();
2508 gen_helper_fqtos(cpu_tmp32);
2509 gen_helper_check_ieee_exceptions();
2510 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2511 break;
2512 case 0xc8: /* fitod */
2513 gen_helper_fitod(cpu_fpr[rs2]);
2514 gen_op_store_DT0_fpr(DFPREG(rd));
2515 break;
2516 case 0xc9: /* fstod */
2517 gen_helper_fstod(cpu_fpr[rs2]);
2518 gen_op_store_DT0_fpr(DFPREG(rd));
2519 break;
2520 case 0xcb: /* fqtod */
2521 CHECK_FPU_FEATURE(dc, FLOAT128);
2522 gen_op_load_fpr_QT1(QFPREG(rs2));
2523 gen_clear_float_exceptions();
2524 gen_helper_fqtod();
2525 gen_helper_check_ieee_exceptions();
2526 gen_op_store_DT0_fpr(DFPREG(rd));
2527 break;
2528 case 0xcc: /* fitoq */
2529 CHECK_FPU_FEATURE(dc, FLOAT128);
2530 gen_helper_fitoq(cpu_fpr[rs2]);
2531 gen_op_store_QT0_fpr(QFPREG(rd));
2532 break;
2533 case 0xcd: /* fstoq */
2534 CHECK_FPU_FEATURE(dc, FLOAT128);
2535 gen_helper_fstoq(cpu_fpr[rs2]);
2536 gen_op_store_QT0_fpr(QFPREG(rd));
2537 break;
2538 case 0xce: /* fdtoq */
2539 CHECK_FPU_FEATURE(dc, FLOAT128);
2540 gen_op_load_fpr_DT1(DFPREG(rs2));
2541 gen_helper_fdtoq();
2542 gen_op_store_QT0_fpr(QFPREG(rd));
2543 break;
2544 case 0xd1: /* fstoi */
2545 gen_clear_float_exceptions();
2546 gen_helper_fstoi(cpu_tmp32, cpu_fpr[rs2]);
2547 gen_helper_check_ieee_exceptions();
2548 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2549 break;
2550 case 0xd2: /* fdtoi */
2551 gen_op_load_fpr_DT1(DFPREG(rs2));
2552 gen_clear_float_exceptions();
2553 gen_helper_fdtoi(cpu_tmp32);
2554 gen_helper_check_ieee_exceptions();
2555 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2556 break;
2557 case 0xd3: /* fqtoi */
2558 CHECK_FPU_FEATURE(dc, FLOAT128);
2559 gen_op_load_fpr_QT1(QFPREG(rs2));
2560 gen_clear_float_exceptions();
2561 gen_helper_fqtoi(cpu_tmp32);
2562 gen_helper_check_ieee_exceptions();
2563 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2564 break;
3475187d 2565#ifdef TARGET_SPARC64
dc1a6971
BS
2566 case 0x2: /* V9 fmovd */
2567 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs2)]);
2568 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd) + 1],
2569 cpu_fpr[DFPREG(rs2) + 1]);
2570 break;
2571 case 0x3: /* V9 fmovq */
2572 CHECK_FPU_FEATURE(dc, FLOAT128);
2573 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd)], cpu_fpr[QFPREG(rs2)]);
2574 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 1],
2575 cpu_fpr[QFPREG(rs2) + 1]);
2576 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 2],
2577 cpu_fpr[QFPREG(rs2) + 2]);
2578 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 3],
2579 cpu_fpr[QFPREG(rs2) + 3]);
2580 break;
2581 case 0x6: /* V9 fnegd */
2582 gen_op_load_fpr_DT1(DFPREG(rs2));
2583 gen_helper_fnegd();
2584 gen_op_store_DT0_fpr(DFPREG(rd));
2585 break;
2586 case 0x7: /* V9 fnegq */
2587 CHECK_FPU_FEATURE(dc, FLOAT128);
2588 gen_op_load_fpr_QT1(QFPREG(rs2));
2589 gen_helper_fnegq();
2590 gen_op_store_QT0_fpr(QFPREG(rd));
2591 break;
2592 case 0xa: /* V9 fabsd */
2593 gen_op_load_fpr_DT1(DFPREG(rs2));
2594 gen_helper_fabsd();
2595 gen_op_store_DT0_fpr(DFPREG(rd));
2596 break;
2597 case 0xb: /* V9 fabsq */
2598 CHECK_FPU_FEATURE(dc, FLOAT128);
2599 gen_op_load_fpr_QT1(QFPREG(rs2));
2600 gen_helper_fabsq();
2601 gen_op_store_QT0_fpr(QFPREG(rd));
2602 break;
2603 case 0x81: /* V9 fstox */
2604 gen_clear_float_exceptions();
2605 gen_helper_fstox(cpu_fpr[rs2]);
2606 gen_helper_check_ieee_exceptions();
2607 gen_op_store_DT0_fpr(DFPREG(rd));
2608 break;
2609 case 0x82: /* V9 fdtox */
2610 gen_op_load_fpr_DT1(DFPREG(rs2));
2611 gen_clear_float_exceptions();
2612 gen_helper_fdtox();
2613 gen_helper_check_ieee_exceptions();
2614 gen_op_store_DT0_fpr(DFPREG(rd));
2615 break;
2616 case 0x83: /* V9 fqtox */
2617 CHECK_FPU_FEATURE(dc, FLOAT128);
2618 gen_op_load_fpr_QT1(QFPREG(rs2));
2619 gen_clear_float_exceptions();
2620 gen_helper_fqtox();
2621 gen_helper_check_ieee_exceptions();
2622 gen_op_store_DT0_fpr(DFPREG(rd));
2623 break;
2624 case 0x84: /* V9 fxtos */
2625 gen_op_load_fpr_DT1(DFPREG(rs2));
2626 gen_clear_float_exceptions();
2627 gen_helper_fxtos(cpu_tmp32);
2628 gen_helper_check_ieee_exceptions();
2629 tcg_gen_mov_i32(cpu_fpr[rd], cpu_tmp32);
2630 break;
2631 case 0x88: /* V9 fxtod */
2632 gen_op_load_fpr_DT1(DFPREG(rs2));
2633 gen_clear_float_exceptions();
2634 gen_helper_fxtod();
2635 gen_helper_check_ieee_exceptions();
2636 gen_op_store_DT0_fpr(DFPREG(rd));
2637 break;
2638 case 0x8c: /* V9 fxtoq */
2639 CHECK_FPU_FEATURE(dc, FLOAT128);
2640 gen_op_load_fpr_DT1(DFPREG(rs2));
2641 gen_clear_float_exceptions();
2642 gen_helper_fxtoq();
2643 gen_helper_check_ieee_exceptions();
2644 gen_op_store_QT0_fpr(QFPREG(rd));
2645 break;
0f8a249a 2646#endif
dc1a6971
BS
2647 default:
2648 goto illegal_insn;
0f8a249a
BS
2649 }
2650 } else if (xop == 0x35) { /* FPU Operations */
3475187d 2651#ifdef TARGET_SPARC64
0f8a249a 2652 int cond;
3475187d 2653#endif
6ae20372 2654 if (gen_trap_ifnofpu(dc, cpu_cond))
a80dde08 2655 goto jmp_insn;
0f8a249a 2656 gen_op_clear_ieee_excp_and_FTT();
cf495bcf 2657 rs1 = GET_FIELD(insn, 13, 17);
0f8a249a
BS
2658 rs2 = GET_FIELD(insn, 27, 31);
2659 xop = GET_FIELD(insn, 18, 26);
cca1d527 2660 save_state(dc, cpu_cond);
3475187d 2661#ifdef TARGET_SPARC64
0f8a249a 2662 if ((xop & 0x11f) == 0x005) { // V9 fmovsr
dcf24905
BS
2663 int l1;
2664
2665 l1 = gen_new_label();
0f8a249a 2666 cond = GET_FIELD_SP(insn, 14, 17);
9322a4bf 2667 cpu_src1 = get_src1(insn, cpu_src1);
cb63669a
PB
2668 tcg_gen_brcondi_tl(gen_tcg_cond_reg[cond], cpu_src1,
2669 0, l1);
714547bb 2670 tcg_gen_mov_i32(cpu_fpr[rd], cpu_fpr[rs2]);
dcf24905 2671 gen_set_label(l1);
0f8a249a
BS
2672 break;
2673 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
dcf24905
BS
2674 int l1;
2675
2676 l1 = gen_new_label();
0f8a249a 2677 cond = GET_FIELD_SP(insn, 14, 17);
9322a4bf 2678 cpu_src1 = get_src1(insn, cpu_src1);
cb63669a
PB
2679 tcg_gen_brcondi_tl(gen_tcg_cond_reg[cond], cpu_src1,
2680 0, l1);
714547bb
BS
2681 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs2)]);
2682 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd) + 1], cpu_fpr[DFPREG(rs2) + 1]);
dcf24905 2683 gen_set_label(l1);
0f8a249a
BS
2684 break;
2685 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
dcf24905
BS
2686 int l1;
2687
64a88d5d 2688 CHECK_FPU_FEATURE(dc, FLOAT128);
dcf24905 2689 l1 = gen_new_label();
1f587329 2690 cond = GET_FIELD_SP(insn, 14, 17);
9322a4bf 2691 cpu_src1 = get_src1(insn, cpu_src1);
cb63669a
PB
2692 tcg_gen_brcondi_tl(gen_tcg_cond_reg[cond], cpu_src1,
2693 0, l1);
714547bb
BS
2694 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd)], cpu_fpr[QFPREG(rs2)]);
2695 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 1], cpu_fpr[QFPREG(rs2) + 1]);
2696 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 2], cpu_fpr[QFPREG(rs2) + 2]);
2697 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 3], cpu_fpr[QFPREG(rs2) + 3]);
dcf24905 2698 gen_set_label(l1);
1f587329 2699 break;
0f8a249a
BS
2700 }
2701#endif
2702 switch (xop) {
3475187d 2703#ifdef TARGET_SPARC64
714547bb 2704#define FMOVSCC(fcc) \
19f329ad 2705 { \
0425bee5 2706 TCGv r_cond; \
19f329ad
BS
2707 int l1; \
2708 \
2709 l1 = gen_new_label(); \
dc1a6971 2710 r_cond = tcg_temp_new(); \
19f329ad
BS
2711 cond = GET_FIELD_SP(insn, 14, 17); \
2712 gen_fcond(r_cond, fcc, cond); \
cb63669a
PB
2713 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, \
2714 0, l1); \
714547bb
BS
2715 tcg_gen_mov_i32(cpu_fpr[rd], cpu_fpr[rs2]); \
2716 gen_set_label(l1); \
2717 tcg_temp_free(r_cond); \
2718 }
2719#define FMOVDCC(fcc) \
2720 { \
2721 TCGv r_cond; \
2722 int l1; \
2723 \
2724 l1 = gen_new_label(); \
dc1a6971 2725 r_cond = tcg_temp_new(); \
714547bb
BS
2726 cond = GET_FIELD_SP(insn, 14, 17); \
2727 gen_fcond(r_cond, fcc, cond); \
2728 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, \
2729 0, l1); \
2730 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd)], \
2731 cpu_fpr[DFPREG(rs2)]); \
2732 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd) + 1], \
2733 cpu_fpr[DFPREG(rs2) + 1]); \
2734 gen_set_label(l1); \
2735 tcg_temp_free(r_cond); \
2736 }
2737#define FMOVQCC(fcc) \
2738 { \
2739 TCGv r_cond; \
2740 int l1; \
2741 \
2742 l1 = gen_new_label(); \
dc1a6971 2743 r_cond = tcg_temp_new(); \
714547bb
BS
2744 cond = GET_FIELD_SP(insn, 14, 17); \
2745 gen_fcond(r_cond, fcc, cond); \
2746 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, \
2747 0, l1); \
2748 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd)], \
2749 cpu_fpr[QFPREG(rs2)]); \
2750 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 1], \
2751 cpu_fpr[QFPREG(rs2) + 1]); \
2752 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 2], \
2753 cpu_fpr[QFPREG(rs2) + 2]); \
2754 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 3], \
2755 cpu_fpr[QFPREG(rs2) + 3]); \
19f329ad 2756 gen_set_label(l1); \
2ea815ca 2757 tcg_temp_free(r_cond); \
19f329ad 2758 }
0f8a249a 2759 case 0x001: /* V9 fmovscc %fcc0 */
714547bb 2760 FMOVSCC(0);
0f8a249a
BS
2761 break;
2762 case 0x002: /* V9 fmovdcc %fcc0 */
714547bb 2763 FMOVDCC(0);
0f8a249a
BS
2764 break;
2765 case 0x003: /* V9 fmovqcc %fcc0 */
64a88d5d 2766 CHECK_FPU_FEATURE(dc, FLOAT128);
714547bb 2767 FMOVQCC(0);
1f587329 2768 break;
0f8a249a 2769 case 0x041: /* V9 fmovscc %fcc1 */
714547bb 2770 FMOVSCC(1);
0f8a249a
BS
2771 break;
2772 case 0x042: /* V9 fmovdcc %fcc1 */
714547bb 2773 FMOVDCC(1);
0f8a249a
BS
2774 break;
2775 case 0x043: /* V9 fmovqcc %fcc1 */
64a88d5d 2776 CHECK_FPU_FEATURE(dc, FLOAT128);
714547bb 2777 FMOVQCC(1);
1f587329 2778 break;
0f8a249a 2779 case 0x081: /* V9 fmovscc %fcc2 */
714547bb 2780 FMOVSCC(2);
0f8a249a
BS
2781 break;
2782 case 0x082: /* V9 fmovdcc %fcc2 */
714547bb 2783 FMOVDCC(2);
0f8a249a
BS
2784 break;
2785 case 0x083: /* V9 fmovqcc %fcc2 */
64a88d5d 2786 CHECK_FPU_FEATURE(dc, FLOAT128);
714547bb 2787 FMOVQCC(2);
1f587329 2788 break;
0f8a249a 2789 case 0x0c1: /* V9 fmovscc %fcc3 */
714547bb 2790 FMOVSCC(3);
0f8a249a
BS
2791 break;
2792 case 0x0c2: /* V9 fmovdcc %fcc3 */
714547bb 2793 FMOVDCC(3);
0f8a249a
BS
2794 break;
2795 case 0x0c3: /* V9 fmovqcc %fcc3 */
64a88d5d 2796 CHECK_FPU_FEATURE(dc, FLOAT128);
714547bb 2797 FMOVQCC(3);
1f587329 2798 break;
714547bb
BS
2799#undef FMOVSCC
2800#undef FMOVDCC
2801#undef FMOVQCC
714547bb
BS
2802#define FMOVSCC(icc) \
2803 { \
2804 TCGv r_cond; \
2805 int l1; \
2806 \
2807 l1 = gen_new_label(); \
dc1a6971 2808 r_cond = tcg_temp_new(); \
714547bb 2809 cond = GET_FIELD_SP(insn, 14, 17); \
8393617c 2810 gen_cond(r_cond, icc, cond, dc); \
714547bb
BS
2811 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, \
2812 0, l1); \
2813 tcg_gen_mov_i32(cpu_fpr[rd], cpu_fpr[rs2]); \
2814 gen_set_label(l1); \
2815 tcg_temp_free(r_cond); \
2816 }
2817#define FMOVDCC(icc) \
2818 { \
2819 TCGv r_cond; \
2820 int l1; \
2821 \
2822 l1 = gen_new_label(); \
dc1a6971 2823 r_cond = tcg_temp_new(); \
714547bb 2824 cond = GET_FIELD_SP(insn, 14, 17); \
8393617c 2825 gen_cond(r_cond, icc, cond, dc); \
714547bb
BS
2826 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, \
2827 0, l1); \
2828 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd)], \
2829 cpu_fpr[DFPREG(rs2)]); \
2830 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd) + 1], \
2831 cpu_fpr[DFPREG(rs2) + 1]); \
2832 gen_set_label(l1); \
2833 tcg_temp_free(r_cond); \
2834 }
2835#define FMOVQCC(icc) \
2836 { \
2837 TCGv r_cond; \
2838 int l1; \
2839 \
2840 l1 = gen_new_label(); \
dc1a6971 2841 r_cond = tcg_temp_new(); \
714547bb 2842 cond = GET_FIELD_SP(insn, 14, 17); \
8393617c 2843 gen_cond(r_cond, icc, cond, dc); \
714547bb
BS
2844 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, \
2845 0, l1); \
2846 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd)], \
2847 cpu_fpr[QFPREG(rs2)]); \
2848 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 1], \
2849 cpu_fpr[QFPREG(rs2) + 1]); \
2850 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 2], \
2851 cpu_fpr[QFPREG(rs2) + 2]); \
2852 tcg_gen_mov_i32(cpu_fpr[QFPREG(rd) + 3], \
2853 cpu_fpr[QFPREG(rs2) + 3]); \
2854 gen_set_label(l1); \
2855 tcg_temp_free(r_cond); \
2856 }
19f329ad 2857
0f8a249a 2858 case 0x101: /* V9 fmovscc %icc */
714547bb 2859 FMOVSCC(0);
0f8a249a
BS
2860 break;
2861 case 0x102: /* V9 fmovdcc %icc */
714547bb 2862 FMOVDCC(0);
0f8a249a 2863 case 0x103: /* V9 fmovqcc %icc */
64a88d5d 2864 CHECK_FPU_FEATURE(dc, FLOAT128);
714547bb 2865 FMOVQCC(0);
1f587329 2866 break;
0f8a249a 2867 case 0x181: /* V9 fmovscc %xcc */
714547bb 2868 FMOVSCC(1);
0f8a249a
BS
2869 break;
2870 case 0x182: /* V9 fmovdcc %xcc */
714547bb 2871 FMOVDCC(1);
0f8a249a
BS
2872 break;
2873 case 0x183: /* V9 fmovqcc %xcc */
64a88d5d 2874 CHECK_FPU_FEATURE(dc, FLOAT128);
714547bb 2875 FMOVQCC(1);
1f587329 2876 break;
714547bb
BS
2877#undef FMOVSCC
2878#undef FMOVDCC
2879#undef FMOVQCC
1f587329
BS
2880#endif
2881 case 0x51: /* fcmps, V9 %fcc */
714547bb 2882 gen_op_fcmps(rd & 3, cpu_fpr[rs1], cpu_fpr[rs2]);
0f8a249a 2883 break;
1f587329 2884 case 0x52: /* fcmpd, V9 %fcc */
0f8a249a
BS
2885 gen_op_load_fpr_DT0(DFPREG(rs1));
2886 gen_op_load_fpr_DT1(DFPREG(rs2));
7e8c2b6c 2887 gen_op_fcmpd(rd & 3);
0f8a249a 2888 break;
1f587329 2889 case 0x53: /* fcmpq, V9 %fcc */
64a88d5d 2890 CHECK_FPU_FEATURE(dc, FLOAT128);
1f587329
BS
2891 gen_op_load_fpr_QT0(QFPREG(rs1));
2892 gen_op_load_fpr_QT1(QFPREG(rs2));
7e8c2b6c 2893 gen_op_fcmpq(rd & 3);
1f587329 2894 break;
0f8a249a 2895 case 0x55: /* fcmpes, V9 %fcc */
714547bb 2896 gen_op_fcmpes(rd & 3, cpu_fpr[rs1], cpu_fpr[rs2]);
0f8a249a
BS
2897 break;
2898 case 0x56: /* fcmped, V9 %fcc */
2899 gen_op_load_fpr_DT0(DFPREG(rs1));
2900 gen_op_load_fpr_DT1(DFPREG(rs2));
7e8c2b6c 2901 gen_op_fcmped(rd & 3);
0f8a249a 2902 break;
1f587329 2903 case 0x57: /* fcmpeq, V9 %fcc */
64a88d5d 2904 CHECK_FPU_FEATURE(dc, FLOAT128);
1f587329
BS
2905 gen_op_load_fpr_QT0(QFPREG(rs1));
2906 gen_op_load_fpr_QT1(QFPREG(rs2));
7e8c2b6c 2907 gen_op_fcmpeq(rd & 3);
1f587329 2908 break;
0f8a249a
BS
2909 default:
2910 goto illegal_insn;
2911 }
0f8a249a
BS
2912 } else if (xop == 0x2) {
2913 // clr/mov shortcut
e80cfcfc
FB
2914
2915 rs1 = GET_FIELD(insn, 13, 17);
0f8a249a 2916 if (rs1 == 0) {
1a2fb1c0 2917 // or %g0, x, y -> mov T0, x; mov y, T0
0f8a249a 2918 if (IS_IMM) { /* immediate */
2ea815ca
BS
2919 TCGv r_const;
2920
67526b20
BS
2921 simm = GET_FIELDs(insn, 19, 31);
2922 r_const = tcg_const_tl(simm);
2ea815ca
BS
2923 gen_movl_TN_reg(rd, r_const);
2924 tcg_temp_free(r_const);
0f8a249a
BS
2925 } else { /* register */
2926 rs2 = GET_FIELD(insn, 27, 31);
6ae20372 2927 gen_movl_reg_TN(rs2, cpu_dst);
9c6c6662 2928 gen_movl_TN_reg(rd, cpu_dst);
0f8a249a 2929 }
0f8a249a 2930 } else {
9322a4bf 2931 cpu_src1 = get_src1(insn, cpu_src1);
0f8a249a 2932 if (IS_IMM) { /* immediate */
67526b20
BS
2933 simm = GET_FIELDs(insn, 19, 31);
2934 tcg_gen_ori_tl(cpu_dst, cpu_src1, simm);
9c6c6662 2935 gen_movl_TN_reg(rd, cpu_dst);
0f8a249a
BS
2936 } else { /* register */
2937 // or x, %g0, y -> mov T1, x; mov y, T1
2938 rs2 = GET_FIELD(insn, 27, 31);
2939 if (rs2 != 0) {
6ae20372
BS
2940 gen_movl_reg_TN(rs2, cpu_src2);
2941 tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2);
9c6c6662 2942 gen_movl_TN_reg(rd, cpu_dst);
6f551262 2943 } else
9c6c6662 2944 gen_movl_TN_reg(rd, cpu_src1);
0f8a249a 2945 }
0f8a249a 2946 }
83469015 2947#ifdef TARGET_SPARC64
0f8a249a 2948 } else if (xop == 0x25) { /* sll, V9 sllx */
9322a4bf 2949 cpu_src1 = get_src1(insn, cpu_src1);
0f8a249a 2950 if (IS_IMM) { /* immediate */
67526b20 2951 simm = GET_FIELDs(insn, 20, 31);
1a2fb1c0 2952 if (insn & (1 << 12)) {
67526b20 2953 tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f);
1a2fb1c0 2954 } else {
67526b20 2955 tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f);
1a2fb1c0 2956 }
0f8a249a 2957 } else { /* register */
83469015 2958 rs2 = GET_FIELD(insn, 27, 31);
6ae20372 2959 gen_movl_reg_TN(rs2, cpu_src2);
1a2fb1c0 2960 if (insn & (1 << 12)) {
6ae20372 2961 tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
1a2fb1c0 2962 } else {
6ae20372 2963 tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
1a2fb1c0 2964 }
01b1fa6d 2965 tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0);
83469015 2966 }
6ae20372 2967 gen_movl_TN_reg(rd, cpu_dst);
0f8a249a 2968 } else if (xop == 0x26) { /* srl, V9 srlx */
9322a4bf 2969 cpu_src1 = get_src1(insn, cpu_src1);
0f8a249a 2970 if (IS_IMM) { /* immediate */
67526b20 2971 simm = GET_FIELDs(insn, 20, 31);
1a2fb1c0 2972 if (insn & (1 << 12)) {
67526b20 2973 tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f);
1a2fb1c0 2974 } else {
6ae20372 2975 tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
67526b20 2976 tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f);
1a2fb1c0 2977 }
0f8a249a 2978 } else { /* register */
83469015 2979 rs2 = GET_FIELD(insn, 27, 31);
6ae20372 2980 gen_movl_reg_TN(rs2, cpu_src2);
1a2fb1c0 2981 if (insn & (1 << 12)) {
6ae20372
BS
2982 tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
2983 tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0);
1a2fb1c0 2984 } else {
6ae20372
BS
2985 tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
2986 tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
2987 tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0);
1a2fb1c0 2988 }
83469015 2989 }
6ae20372 2990 gen_movl_TN_reg(rd, cpu_dst);
0f8a249a 2991 } else if (xop == 0x27) { /* sra, V9 srax */
9322a4bf 2992 cpu_src1 = get_src1(insn, cpu_src1);
0f8a249a 2993 if (IS_IMM) { /* immediate */
67526b20 2994 simm = GET_FIELDs(insn, 20, 31);
1a2fb1c0 2995 if (insn & (1 << 12)) {
67526b20 2996 tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f);
1a2fb1c0 2997 } else {
6ae20372 2998 tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
527067d8 2999 tcg_gen_ext32s_i64(cpu_dst, cpu_dst);
67526b20 3000 tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f);
1a2fb1c0 3001 }
0f8a249a 3002 } else { /* register */
83469015 3003 rs2 = GET_FIELD(insn, 27, 31);
6ae20372 3004 gen_movl_reg_TN(rs2, cpu_src2);
1a2fb1c0 3005 if (insn & (1 << 12)) {
6ae20372
BS
3006 tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
3007 tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0);
1a2fb1c0 3008 } else {
6ae20372
BS
3009 tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
3010 tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
527067d8 3011 tcg_gen_ext32s_i64(cpu_dst, cpu_dst);
6ae20372 3012 tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0);
1a2fb1c0 3013 }
83469015 3014 }
6ae20372 3015 gen_movl_TN_reg(rd, cpu_dst);
e80cfcfc 3016#endif
fcc72045 3017 } else if (xop < 0x36) {
cf495bcf 3018 if (xop < 0x20) {
41d72852
BS
3019 cpu_src1 = get_src1(insn, cpu_src1);
3020 cpu_src2 = get_src2(insn, cpu_src2);
cf495bcf 3021 switch (xop & ~0x10) {
b89e94af 3022 case 0x0: /* add */
41d72852
BS
3023 if (IS_IMM) {
3024 simm = GET_FIELDs(insn, 19, 31);
3025 if (xop & 0x10) {
3026 gen_op_addi_cc(cpu_dst, cpu_src1, simm);
bdf9f35d
BS
3027 tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
3028 dc->cc_op = CC_OP_ADD;
41d72852
BS
3029 } else {
3030 tcg_gen_addi_tl(cpu_dst, cpu_src1, simm);
3031 }
3032 } else {
3033 if (xop & 0x10) {
3034 gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
bdf9f35d
BS
3035 tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
3036 dc->cc_op = CC_OP_ADD;
41d72852
BS
3037 } else {
3038 tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
3039 }
3040 }
cf495bcf 3041 break;
b89e94af 3042 case 0x1: /* and */
41d72852
BS
3043 if (IS_IMM) {
3044 simm = GET_FIELDs(insn, 19, 31);
3045 tcg_gen_andi_tl(cpu_dst, cpu_src1, simm);
3046 } else {
3047 tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2);
3048 }
3049 if (xop & 0x10) {
38482a77
BS
3050 tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3051 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3052 dc->cc_op = CC_OP_LOGIC;
41d72852 3053 }
cf495bcf 3054 break;
b89e94af 3055 case 0x2: /* or */
41d72852
BS
3056 if (IS_IMM) {
3057 simm = GET_FIELDs(insn, 19, 31);
3058 tcg_gen_ori_tl(cpu_dst, cpu_src1, simm);
3059 } else {
3060 tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2);
3061 }
8393617c 3062 if (xop & 0x10) {
38482a77
BS
3063 tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3064 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3065 dc->cc_op = CC_OP_LOGIC;
8393617c 3066 }
0f8a249a 3067 break;
b89e94af 3068 case 0x3: /* xor */
41d72852
BS
3069 if (IS_IMM) {
3070 simm = GET_FIELDs(insn, 19, 31);
3071 tcg_gen_xori_tl(cpu_dst, cpu_src1, simm);
3072 } else {
3073 tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
3074 }
8393617c 3075 if (xop & 0x10) {
38482a77
BS
3076 tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3077 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3078 dc->cc_op = CC_OP_LOGIC;
8393617c 3079 }
cf495bcf 3080 break;
b89e94af 3081 case 0x4: /* sub */
41d72852
BS
3082 if (IS_IMM) {
3083 simm = GET_FIELDs(insn, 19, 31);
3084 if (xop & 0x10) {
d4b0d468 3085 gen_op_subi_cc(cpu_dst, cpu_src1, simm, dc);
41d72852
BS
3086 } else {
3087 tcg_gen_subi_tl(cpu_dst, cpu_src1, simm);
3088 }
3089 } else {
3090 if (xop & 0x10) {
3091 gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
d4b0d468
BS
3092 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
3093 dc->cc_op = CC_OP_SUB;
41d72852
BS
3094 } else {
3095 tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2);
3096 }
3097 }
cf495bcf 3098 break;
b89e94af 3099 case 0x5: /* andn */
41d72852
BS
3100 if (IS_IMM) {
3101 simm = GET_FIELDs(insn, 19, 31);
3102 tcg_gen_andi_tl(cpu_dst, cpu_src1, ~simm);
3103 } else {
3104 tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2);
3105 }
8393617c 3106 if (xop & 0x10) {
38482a77
BS
3107 tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3108 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3109 dc->cc_op = CC_OP_LOGIC;
8393617c 3110 }
cf495bcf 3111 break;
b89e94af 3112 case 0x6: /* orn */
41d72852
BS
3113 if (IS_IMM) {
3114 simm = GET_FIELDs(insn, 19, 31);
3115 tcg_gen_ori_tl(cpu_dst, cpu_src1, ~simm);
3116 } else {
3117 tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2);
3118 }
8393617c 3119 if (xop & 0x10) {
38482a77
BS
3120 tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3121 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3122 dc->cc_op = CC_OP_LOGIC;
8393617c 3123 }
cf495bcf 3124 break;
b89e94af 3125 case 0x7: /* xorn */
41d72852
BS
3126 if (IS_IMM) {
3127 simm = GET_FIELDs(insn, 19, 31);
3128 tcg_gen_xori_tl(cpu_dst, cpu_src1, ~simm);
3129 } else {
3130 tcg_gen_not_tl(cpu_tmp0, cpu_src2);
3131 tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_tmp0);
3132 }
8393617c 3133 if (xop & 0x10) {
38482a77
BS
3134 tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3135 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3136 dc->cc_op = CC_OP_LOGIC;
8393617c 3137 }
cf495bcf 3138 break;
b89e94af 3139 case 0x8: /* addx, V9 addc */
70c48285
RH
3140 gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2,
3141 (xop & 0x10));
cf495bcf 3142 break;
ded3ab80 3143#ifdef TARGET_SPARC64
0f8a249a 3144 case 0x9: /* V9 mulx */
41d72852
BS
3145 if (IS_IMM) {
3146 simm = GET_FIELDs(insn, 19, 31);
3147 tcg_gen_muli_i64(cpu_dst, cpu_src1, simm);
3148 } else {
3149 tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2);
3150 }
ded3ab80
PB
3151 break;
3152#endif
b89e94af 3153 case 0xa: /* umul */
64a88d5d 3154 CHECK_IU_FEATURE(dc, MUL);
6ae20372 3155 gen_op_umul(cpu_dst, cpu_src1, cpu_src2);
8393617c 3156 if (xop & 0x10) {
38482a77
BS
3157 tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3158 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3159 dc->cc_op = CC_OP_LOGIC;
8393617c 3160 }
cf495bcf 3161 break;
b89e94af 3162 case 0xb: /* smul */
64a88d5d 3163 CHECK_IU_FEATURE(dc, MUL);
6ae20372 3164 gen_op_smul(cpu_dst, cpu_src1, cpu_src2);
8393617c 3165 if (xop & 0x10) {
38482a77
BS
3166 tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3167 tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3168 dc->cc_op = CC_OP_LOGIC;
8393617c 3169 }
cf495bcf 3170 break;
b89e94af 3171 case 0xc: /* subx, V9 subc */
70c48285
RH
3172 gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2,
3173 (xop & 0x10));
cf495bcf 3174 break;
ded3ab80 3175#ifdef TARGET_SPARC64
0f8a249a 3176 case 0xd: /* V9 udivx */
07bf2857
BS
3177 tcg_gen_mov_tl(cpu_cc_src, cpu_src1);
3178 tcg_gen_mov_tl(cpu_cc_src2, cpu_src2);
3179 gen_trap_ifdivzero_tl(cpu_cc_src2);
3180 tcg_gen_divu_i64(cpu_dst, cpu_cc_src, cpu_cc_src2);
ded3ab80
PB
3181 break;
3182#endif
b89e94af 3183 case 0xe: /* udiv */
64a88d5d 3184 CHECK_IU_FEATURE(dc, DIV);
8393617c 3185 if (xop & 0x10) {
0fcec41e 3186 gen_helper_udiv_cc(cpu_dst, cpu_src1, cpu_src2);
6c78ea32 3187 dc->cc_op = CC_OP_DIV;
0fcec41e
AJ
3188 } else {
3189 gen_helper_udiv(cpu_dst, cpu_src1, cpu_src2);
8393617c 3190 }
cf495bcf 3191 break;
b89e94af 3192 case 0xf: /* sdiv */
64a88d5d 3193 CHECK_IU_FEATURE(dc, DIV);
8393617c 3194 if (xop & 0x10) {
0fcec41e 3195 gen_helper_sdiv_cc(cpu_dst, cpu_src1, cpu_src2);
6c78ea32 3196 dc->cc_op = CC_OP_DIV;
0fcec41e
AJ
3197 } else {
3198 gen_helper_sdiv(cpu_dst, cpu_src1, cpu_src2);
8393617c 3199 }
cf495bcf
FB
3200 break;
3201 default:
3202 goto illegal_insn;
3203 }
6ae20372 3204 gen_movl_TN_reg(rd, cpu_dst);
cf495bcf 3205 } else {
41d72852
BS
3206 cpu_src1 = get_src1(insn, cpu_src1);
3207 cpu_src2 = get_src2(insn, cpu_src2);
cf495bcf 3208 switch (xop) {
0f8a249a 3209 case 0x20: /* taddcc */
6ae20372
BS
3210 gen_op_tadd_cc(cpu_dst, cpu_src1, cpu_src2);
3211 gen_movl_TN_reg(rd, cpu_dst);
3b2d1e92
BS
3212 tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD);
3213 dc->cc_op = CC_OP_TADD;
0f8a249a
BS
3214 break;
3215 case 0x21: /* tsubcc */
6ae20372
BS
3216 gen_op_tsub_cc(cpu_dst, cpu_src1, cpu_src2);
3217 gen_movl_TN_reg(rd, cpu_dst);
3b2d1e92
BS
3218 tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB);
3219 dc->cc_op = CC_OP_TSUB;
0f8a249a
BS
3220 break;
3221 case 0x22: /* taddcctv */
6ae20372
BS
3222 save_state(dc, cpu_cond);
3223 gen_op_tadd_ccTV(cpu_dst, cpu_src1, cpu_src2);
3224 gen_movl_TN_reg(rd, cpu_dst);
3b2d1e92
BS
3225 tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADDTV);
3226 dc->cc_op = CC_OP_TADDTV;
0f8a249a
BS
3227 break;
3228 case 0x23: /* tsubcctv */
6ae20372
BS
3229 save_state(dc, cpu_cond);
3230 gen_op_tsub_ccTV(cpu_dst, cpu_src1, cpu_src2);
3231 gen_movl_TN_reg(rd, cpu_dst);
3b2d1e92
BS
3232 tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUBTV);
3233 dc->cc_op = CC_OP_TSUBTV;
0f8a249a 3234 break;
cf495bcf 3235 case 0x24: /* mulscc */
8393617c 3236 gen_helper_compute_psr();
6ae20372
BS
3237 gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2);
3238 gen_movl_TN_reg(rd, cpu_dst);
d084469c
BS
3239 tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
3240 dc->cc_op = CC_OP_ADD;
cf495bcf 3241 break;
83469015 3242#ifndef TARGET_SPARC64
0f8a249a 3243 case 0x25: /* sll */
e35298cd 3244 if (IS_IMM) { /* immediate */
67526b20
BS
3245 simm = GET_FIELDs(insn, 20, 31);
3246 tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f);
e35298cd
BS
3247 } else { /* register */
3248 tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
3249 tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0);
3250 }
6ae20372 3251 gen_movl_TN_reg(rd, cpu_dst);
cf495bcf 3252 break;
83469015 3253 case 0x26: /* srl */
e35298cd 3254 if (IS_IMM) { /* immediate */
67526b20
BS
3255 simm = GET_FIELDs(insn, 20, 31);
3256 tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f);
e35298cd
BS
3257 } else { /* register */
3258 tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
3259 tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0);
3260 }
6ae20372 3261 gen_movl_TN_reg(rd, cpu_dst);
cf495bcf 3262 break;
83469015 3263 case 0x27: /* sra */
e35298cd 3264 if (IS_IMM) { /* immediate */
67526b20
BS
3265 simm = GET_FIELDs(insn, 20, 31);
3266 tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f);
e35298cd
BS
3267 } else { /* register */
3268 tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
3269 tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0);
3270 }
6ae20372 3271 gen_movl_TN_reg(rd, cpu_dst);
cf495bcf 3272 break;
83469015 3273#endif
cf495bcf
FB
3274 case 0x30:
3275 {
cf495bcf 3276 switch(rd) {
3475187d 3277 case 0: /* wry */
5068cbd9
BS
3278 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
3279 tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff);
cf495bcf 3280 break;
65fe7b09
BS
3281#ifndef TARGET_SPARC64
3282 case 0x01 ... 0x0f: /* undefined in the
3283 SPARCv8 manual, nop
3284 on the microSPARC
3285 II */
3286 case 0x10 ... 0x1f: /* implementation-dependent
3287 in the SPARCv8
3288 manual, nop on the
3289 microSPARC II */
3290 break;
3291#else
0f8a249a 3292 case 0x2: /* V9 wrccr */
6ae20372 3293 tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
a7812ae4 3294 gen_helper_wrccr(cpu_dst);
8393617c
BS
3295 tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
3296 dc->cc_op = CC_OP_FLAGS;
0f8a249a
BS
3297 break;
3298 case 0x3: /* V9 wrasi */
6ae20372 3299 tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
01b5d4e5 3300 tcg_gen_andi_tl(cpu_dst, cpu_dst, 0xff);
255e1fcb 3301 tcg_gen_trunc_tl_i32(cpu_asi, cpu_dst);
0f8a249a
BS
3302 break;
3303 case 0x6: /* V9 wrfprs */
6ae20372 3304 tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
255e1fcb 3305 tcg_gen_trunc_tl_i32(cpu_fprs, cpu_dst);
6ae20372 3306 save_state(dc, cpu_cond);
3299908c 3307 gen_op_next_insn();
57fec1fe 3308 tcg_gen_exit_tb(0);
3299908c 3309 dc->is_br = 1;
0f8a249a
BS
3310 break;
3311 case 0xf: /* V9 sir, nop if user */
3475187d 3312#if !defined(CONFIG_USER_ONLY)
6ad6135d 3313 if (supervisor(dc)) {
1a2fb1c0 3314 ; // XXX
6ad6135d 3315 }
3475187d 3316#endif
0f8a249a
BS
3317 break;
3318 case 0x13: /* Graphics Status */
6ae20372 3319 if (gen_trap_ifnofpu(dc, cpu_cond))
725cb90b 3320 goto jmp_insn;
255e1fcb 3321 tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2);
0f8a249a 3322 break;
9d926598
BS
3323 case 0x14: /* Softint set */
3324 if (!supervisor(dc))
3325 goto illegal_insn;
3326 tcg_gen_xor_tl(cpu_tmp64, cpu_src1, cpu_src2);
a7812ae4 3327 gen_helper_set_softint(cpu_tmp64);
9d926598
BS
3328 break;
3329 case 0x15: /* Softint clear */
3330 if (!supervisor(dc))
3331 goto illegal_insn;
3332 tcg_gen_xor_tl(cpu_tmp64, cpu_src1, cpu_src2);
a7812ae4 3333 gen_helper_clear_softint(cpu_tmp64);
9d926598
BS
3334 break;
3335 case 0x16: /* Softint write */
3336 if (!supervisor(dc))
3337 goto illegal_insn;
3338 tcg_gen_xor_tl(cpu_tmp64, cpu_src1, cpu_src2);
a7812ae4 3339 gen_helper_write_softint(cpu_tmp64);
9d926598 3340 break;
0f8a249a 3341 case 0x17: /* Tick compare */
83469015 3342#if !defined(CONFIG_USER_ONLY)
0f8a249a
BS
3343 if (!supervisor(dc))
3344 goto illegal_insn;
83469015 3345#endif
ccd4a219 3346 {
a7812ae4 3347 TCGv_ptr r_tickptr;
ccd4a219 3348
255e1fcb 3349 tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1,
6ae20372 3350 cpu_src2);
a7812ae4 3351 r_tickptr = tcg_temp_new_ptr();
ccd4a219
BS
3352 tcg_gen_ld_ptr(r_tickptr, cpu_env,
3353 offsetof(CPUState, tick));
a7812ae4
PB
3354 gen_helper_tick_set_limit(r_tickptr,
3355 cpu_tick_cmpr);
3356 tcg_temp_free_ptr(r_tickptr);
ccd4a219 3357 }
0f8a249a
BS
3358 break;
3359 case 0x18: /* System tick */
83469015 3360#if !defined(CONFIG_USER_ONLY)
0f8a249a
BS
3361 if (!supervisor(dc))
3362 goto illegal_insn;
83469015 3363#endif
ccd4a219 3364 {
a7812ae4 3365 TCGv_ptr r_tickptr;
ccd4a219 3366
6ae20372
BS
3367 tcg_gen_xor_tl(cpu_dst, cpu_src1,
3368 cpu_src2);
a7812ae4 3369 r_tickptr = tcg_temp_new_ptr();
ccd4a219
BS
3370 tcg_gen_ld_ptr(r_tickptr, cpu_env,
3371 offsetof(CPUState, stick));
a7812ae4
PB
3372 gen_helper_tick_set_count(r_tickptr,
3373 cpu_dst);
3374 tcg_temp_free_ptr(r_tickptr);
ccd4a219 3375 }
0f8a249a
BS
3376 break;
3377 case 0x19: /* System tick compare */
83469015 3378#if !defined(CONFIG_USER_ONLY)
0f8a249a
BS
3379 if (!supervisor(dc))
3380 goto illegal_insn;
3475187d 3381#endif
ccd4a219 3382 {
a7812ae4 3383 TCGv_ptr r_tickptr;
ccd4a219 3384
255e1fcb 3385 tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1,
6ae20372 3386 cpu_src2);
a7812ae4 3387 r_tickptr = tcg_temp_new_ptr();
ccd4a219
BS
3388 tcg_gen_ld_ptr(r_tickptr, cpu_env,
3389 offsetof(CPUState, stick));
a7812ae4
PB
3390 gen_helper_tick_set_limit(r_tickptr,
3391 cpu_stick_cmpr);
3392 tcg_temp_free_ptr(r_tickptr);
ccd4a219 3393 }
0f8a249a 3394 break;
83469015 3395
0f8a249a 3396 case 0x10: /* Performance Control */
77f193da
BS
3397 case 0x11: /* Performance Instrumentation
3398 Counter */
0f8a249a 3399 case 0x12: /* Dispatch Control */
83469015 3400#endif
3475187d 3401 default:
cf495bcf
FB
3402 goto illegal_insn;
3403 }
3404 }
3405 break;
e8af50a3 3406#if !defined(CONFIG_USER_ONLY)
af7bf89b 3407 case 0x31: /* wrpsr, V9 saved, restored */
e8af50a3 3408 {
0f8a249a
BS
3409 if (!supervisor(dc))
3410 goto priv_insn;
3475187d 3411#ifdef TARGET_SPARC64
0f8a249a
BS
3412 switch (rd) {
3413 case 0:
a7812ae4 3414 gen_helper_saved();
0f8a249a
BS
3415 break;
3416 case 1:
a7812ae4 3417 gen_helper_restored();
0f8a249a 3418 break;
e9ebed4d
BS
3419 case 2: /* UA2005 allclean */
3420 case 3: /* UA2005 otherw */
3421 case 4: /* UA2005 normalw */
3422 case 5: /* UA2005 invalw */
3423 // XXX
0f8a249a 3424 default:
3475187d
FB
3425 goto illegal_insn;
3426 }
3427#else
6ae20372 3428 tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
a7812ae4 3429 gen_helper_wrpsr(cpu_dst);
8393617c
BS
3430 tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
3431 dc->cc_op = CC_OP_FLAGS;
6ae20372 3432 save_state(dc, cpu_cond);
9e61bde5 3433 gen_op_next_insn();
57fec1fe 3434 tcg_gen_exit_tb(0);
0f8a249a 3435 dc->is_br = 1;
3475187d 3436#endif
e8af50a3
FB
3437 }
3438 break;
af7bf89b 3439 case 0x32: /* wrwim, V9 wrpr */
e8af50a3 3440 {
0f8a249a
BS
3441 if (!supervisor(dc))
3442 goto priv_insn;
ece43b8d 3443 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
3475187d 3444#ifdef TARGET_SPARC64
0f8a249a
BS
3445 switch (rd) {
3446 case 0: // tpc
375ee38b 3447 {
a7812ae4 3448 TCGv_ptr r_tsptr;
375ee38b 3449
a7812ae4 3450 r_tsptr = tcg_temp_new_ptr();
8194f35a 3451 gen_load_trap_state_at_tl(r_tsptr, cpu_env);
ece43b8d 3452 tcg_gen_st_tl(cpu_tmp0, r_tsptr,
375ee38b 3453 offsetof(trap_state, tpc));
a7812ae4 3454 tcg_temp_free_ptr(r_tsptr);
375ee38b 3455 }
0f8a249a
BS
3456 break;
3457 case 1: // tnpc
375ee38b 3458 {
a7812ae4 3459 TCGv_ptr r_tsptr;
375ee38b 3460
a7812ae4 3461 r_tsptr = tcg_temp_new_ptr();
8194f35a 3462 gen_load_trap_state_at_tl(r_tsptr, cpu_env);
ece43b8d 3463 tcg_gen_st_tl(cpu_tmp0, r_tsptr,
375ee38b 3464 offsetof(trap_state, tnpc));
a7812ae4 3465 tcg_temp_free_ptr(r_tsptr);
375ee38b 3466 }
0f8a249a
BS
3467 break;
3468 case 2: // tstate
375ee38b 3469 {
a7812ae4 3470 TCGv_ptr r_tsptr;
375ee38b 3471
a7812ae4 3472 r_tsptr = tcg_temp_new_ptr();
8194f35a 3473 gen_load_trap_state_at_tl(r_tsptr, cpu_env);
ece43b8d 3474 tcg_gen_st_tl(cpu_tmp0, r_tsptr,
77f193da
BS
3475 offsetof(trap_state,
3476 tstate));
a7812ae4 3477 tcg_temp_free_ptr(r_tsptr);
375ee38b 3478 }
0f8a249a
BS
3479 break;
3480 case 3: // tt
375ee38b 3481 {
a7812ae4 3482 TCGv_ptr r_tsptr;
375ee38b 3483
a7812ae4 3484 r_tsptr = tcg_temp_new_ptr();
8194f35a 3485 gen_load_trap_state_at_tl(r_tsptr, cpu_env);
527067d8
BS
3486 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
3487 tcg_gen_st_i32(cpu_tmp32, r_tsptr,
375ee38b 3488 offsetof(trap_state, tt));
a7812ae4 3489 tcg_temp_free_ptr(r_tsptr);
375ee38b 3490 }
0f8a249a
BS
3491 break;
3492 case 4: // tick
ccd4a219 3493 {
a7812ae4 3494 TCGv_ptr r_tickptr;
ccd4a219 3495
a7812ae4 3496 r_tickptr = tcg_temp_new_ptr();
ccd4a219
BS
3497 tcg_gen_ld_ptr(r_tickptr, cpu_env,
3498 offsetof(CPUState, tick));
a7812ae4
PB
3499 gen_helper_tick_set_count(r_tickptr,
3500 cpu_tmp0);
3501 tcg_temp_free_ptr(r_tickptr);
ccd4a219 3502 }
0f8a249a
BS
3503 break;
3504 case 5: // tba
255e1fcb 3505 tcg_gen_mov_tl(cpu_tbr, cpu_tmp0);
0f8a249a
BS
3506 break;
3507 case 6: // pstate
a2589e5c
BS
3508 {
3509 TCGv r_tmp = tcg_temp_local_new();
3510
3511 tcg_gen_mov_tl(r_tmp, cpu_tmp0);
3512 save_state(dc, cpu_cond);
3513 gen_helper_wrpstate(r_tmp);
3514 tcg_temp_free(r_tmp);
3515 dc->npc = DYNAMIC_PC;
3516 }
0f8a249a
BS
3517 break;
3518 case 7: // tl
a2589e5c
BS
3519 {
3520 TCGv r_tmp = tcg_temp_local_new();
3521
3522 tcg_gen_mov_tl(r_tmp, cpu_tmp0);
3523 save_state(dc, cpu_cond);
3524 tcg_gen_trunc_tl_i32(cpu_tmp32, r_tmp);
3525 tcg_temp_free(r_tmp);
3526 tcg_gen_st_i32(cpu_tmp32, cpu_env,
3527 offsetof(CPUSPARCState, tl));
3528 dc->npc = DYNAMIC_PC;
3529 }
0f8a249a
BS
3530 break;
3531 case 8: // pil
1fae7b70 3532 gen_helper_wrpil(cpu_tmp0);
0f8a249a
BS
3533 break;
3534 case 9: // cwp
a7812ae4 3535 gen_helper_wrcwp(cpu_tmp0);
0f8a249a
BS
3536 break;
3537 case 10: // cansave
ece43b8d 3538 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
77f193da
BS
3539 tcg_gen_st_i32(cpu_tmp32, cpu_env,
3540 offsetof(CPUSPARCState,
3541 cansave));
0f8a249a
BS
3542 break;
3543 case 11: // canrestore
ece43b8d 3544 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
77f193da
BS
3545 tcg_gen_st_i32(cpu_tmp32, cpu_env,
3546 offsetof(CPUSPARCState,
3547 canrestore));
0f8a249a
BS
3548 break;
3549 case 12: // cleanwin
ece43b8d 3550 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
77f193da
BS
3551 tcg_gen_st_i32(cpu_tmp32, cpu_env,
3552 offsetof(CPUSPARCState,
3553 cleanwin));
0f8a249a
BS
3554 break;
3555 case 13: // otherwin
ece43b8d 3556 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
77f193da
BS
3557 tcg_gen_st_i32(cpu_tmp32, cpu_env,
3558 offsetof(CPUSPARCState,
3559 otherwin));
0f8a249a
BS
3560 break;
3561 case 14: // wstate
ece43b8d 3562 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
77f193da
BS
3563 tcg_gen_st_i32(cpu_tmp32, cpu_env,
3564 offsetof(CPUSPARCState,
3565 wstate));
0f8a249a 3566 break;
e9ebed4d 3567 case 16: // UA2005 gl
fb79ceb9 3568 CHECK_IU_FEATURE(dc, GL);
ece43b8d 3569 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
77f193da
BS
3570 tcg_gen_st_i32(cpu_tmp32, cpu_env,
3571 offsetof(CPUSPARCState, gl));
e9ebed4d
BS
3572 break;
3573 case 26: // UA2005 strand status
fb79ceb9 3574 CHECK_IU_FEATURE(dc, HYPV);
e9ebed4d
BS
3575 if (!hypervisor(dc))
3576 goto priv_insn;
527067d8 3577 tcg_gen_mov_tl(cpu_ssr, cpu_tmp0);
e9ebed4d 3578 break;
0f8a249a
BS
3579 default:
3580 goto illegal_insn;
3581 }
3475187d 3582#else
ece43b8d 3583 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
c93e7817
BS
3584 if (dc->def->nwindows != 32)
3585 tcg_gen_andi_tl(cpu_tmp32, cpu_tmp32,
3586 (1 << dc->def->nwindows) - 1);
255e1fcb 3587 tcg_gen_mov_i32(cpu_wim, cpu_tmp32);
3475187d 3588#endif
e8af50a3
FB
3589 }
3590 break;
e9ebed4d 3591 case 0x33: /* wrtbr, UA2005 wrhpr */
e8af50a3 3592 {
e9ebed4d 3593#ifndef TARGET_SPARC64
0f8a249a
BS
3594 if (!supervisor(dc))
3595 goto priv_insn;
255e1fcb 3596 tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2);
e9ebed4d 3597#else
fb79ceb9 3598 CHECK_IU_FEATURE(dc, HYPV);
e9ebed4d
BS
3599 if (!hypervisor(dc))
3600 goto priv_insn;
ece43b8d 3601 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
e9ebed4d
BS
3602 switch (rd) {
3603 case 0: // hpstate
3604 // XXX gen_op_wrhpstate();
6ae20372 3605 save_state(dc, cpu_cond);
e9ebed4d 3606 gen_op_next_insn();
57fec1fe 3607 tcg_gen_exit_tb(0);
e9ebed4d
BS
3608 dc->is_br = 1;
3609 break;
3610 case 1: // htstate
3611 // XXX gen_op_wrhtstate();
3612 break;
3613 case 3: // hintp
255e1fcb 3614 tcg_gen_mov_tl(cpu_hintp, cpu_tmp0);
e9ebed4d
BS
3615 break;
3616 case 5: // htba
255e1fcb 3617 tcg_gen_mov_tl(cpu_htba, cpu_tmp0);
e9ebed4d
BS
3618 break;
3619 case 31: // hstick_cmpr
ccd4a219 3620 {
a7812ae4 3621 TCGv_ptr r_tickptr;
ccd4a219 3622
255e1fcb 3623 tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0);
a7812ae4 3624 r_tickptr = tcg_temp_new_ptr();
ccd4a219
BS
3625 tcg_gen_ld_ptr(r_tickptr, cpu_env,
3626 offsetof(CPUState, hstick));
a7812ae4
PB
3627 gen_helper_tick_set_limit(r_tickptr,
3628 cpu_hstick_cmpr);
3629 tcg_temp_free_ptr(r_tickptr);
ccd4a219 3630 }
e9ebed4d
BS
3631 break;
3632 case 6: // hver readonly
3633 default:
3634 goto illegal_insn;
3635 }
3636#endif
e8af50a3
FB
3637 }
3638 break;
3639#endif
3475187d 3640#ifdef TARGET_SPARC64
0f8a249a
BS
3641 case 0x2c: /* V9 movcc */
3642 {
3643 int cc = GET_FIELD_SP(insn, 11, 12);
3644 int cond = GET_FIELD_SP(insn, 14, 17);
748b9d8e 3645 TCGv r_cond;
00f219bf
BS
3646 int l1;
3647
a7812ae4 3648 r_cond = tcg_temp_new();
0f8a249a
BS
3649 if (insn & (1 << 18)) {
3650 if (cc == 0)
8393617c 3651 gen_cond(r_cond, 0, cond, dc);
0f8a249a 3652 else if (cc == 2)
8393617c 3653 gen_cond(r_cond, 1, cond, dc);
0f8a249a
BS
3654 else
3655 goto illegal_insn;
3656 } else {
748b9d8e 3657 gen_fcond(r_cond, cc, cond);
0f8a249a 3658 }
00f219bf
BS
3659
3660 l1 = gen_new_label();
3661
cb63669a 3662 tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
00f219bf 3663 if (IS_IMM) { /* immediate */
2ea815ca
BS
3664 TCGv r_const;
3665
67526b20
BS
3666 simm = GET_FIELD_SPs(insn, 0, 10);
3667 r_const = tcg_const_tl(simm);
2ea815ca
BS
3668 gen_movl_TN_reg(rd, r_const);
3669 tcg_temp_free(r_const);
00f219bf
BS
3670 } else {
3671 rs2 = GET_FIELD_SP(insn, 0, 4);
9c6c6662
BS
3672 gen_movl_reg_TN(rs2, cpu_tmp0);
3673 gen_movl_TN_reg(rd, cpu_tmp0);
00f219bf 3674 }
00f219bf 3675 gen_set_label(l1);
2ea815ca 3676 tcg_temp_free(r_cond);
0f8a249a
BS
3677 break;
3678 }
3679 case 0x2d: /* V9 sdivx */
6ae20372
BS
3680 gen_op_sdivx(cpu_dst, cpu_src1, cpu_src2);
3681 gen_movl_TN_reg(rd, cpu_dst);
0f8a249a
BS
3682 break;
3683 case 0x2e: /* V9 popc */
3684 {
a49d9390 3685 cpu_src2 = get_src2(insn, cpu_src2);
a7812ae4 3686 gen_helper_popc(cpu_dst, cpu_src2);
6ae20372 3687 gen_movl_TN_reg(rd, cpu_dst);
0f8a249a
BS
3688 }
3689 case 0x2f: /* V9 movr */
3690 {
3691 int cond = GET_FIELD_SP(insn, 10, 12);
00f219bf
BS
3692 int l1;
3693
9322a4bf 3694 cpu_src1 = get_src1(insn, cpu_src1);
00f219bf
BS
3695
3696 l1 = gen_new_label();
3697
cb63669a
PB
3698 tcg_gen_brcondi_tl(gen_tcg_cond_reg[cond],
3699 cpu_src1, 0, l1);
0f8a249a 3700 if (IS_IMM) { /* immediate */
2ea815ca
BS
3701 TCGv r_const;
3702
67526b20
BS
3703 simm = GET_FIELD_SPs(insn, 0, 9);
3704 r_const = tcg_const_tl(simm);
2ea815ca
BS
3705 gen_movl_TN_reg(rd, r_const);
3706 tcg_temp_free(r_const);
00f219bf 3707 } else {
0f8a249a 3708 rs2 = GET_FIELD_SP(insn, 0, 4);
9c6c6662
BS
3709 gen_movl_reg_TN(rs2, cpu_tmp0);
3710 gen_movl_TN_reg(rd, cpu_tmp0);
0f8a249a 3711 }
00f219bf 3712 gen_set_label(l1);
0f8a249a
BS
3713 break;
3714 }
3715#endif
3716 default:
3717 goto illegal_insn;
3718 }
3719 }
3299908c
BS
3720 } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
3721#ifdef TARGET_SPARC64
3722 int opf = GET_FIELD_SP(insn, 5, 13);
3723 rs1 = GET_FIELD(insn, 13, 17);
3724 rs2 = GET_FIELD(insn, 27, 31);
6ae20372 3725 if (gen_trap_ifnofpu(dc, cpu_cond))
e9ebed4d 3726 goto jmp_insn;
3299908c
BS
3727
3728 switch (opf) {
e9ebed4d
BS
3729 case 0x000: /* VIS I edge8cc */
3730 case 0x001: /* VIS II edge8n */
3731 case 0x002: /* VIS I edge8lcc */
3732 case 0x003: /* VIS II edge8ln */
3733 case 0x004: /* VIS I edge16cc */
3734 case 0x005: /* VIS II edge16n */
3735 case 0x006: /* VIS I edge16lcc */
3736 case 0x007: /* VIS II edge16ln */
3737 case 0x008: /* VIS I edge32cc */
3738 case 0x009: /* VIS II edge32n */
3739 case 0x00a: /* VIS I edge32lcc */
3740 case 0x00b: /* VIS II edge32ln */
3741 // XXX
3742 goto illegal_insn;
3743 case 0x010: /* VIS I array8 */
64a88d5d 3744 CHECK_FPU_FEATURE(dc, VIS1);
9322a4bf 3745 cpu_src1 = get_src1(insn, cpu_src1);
6ae20372 3746 gen_movl_reg_TN(rs2, cpu_src2);
a7812ae4 3747 gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
6ae20372 3748 gen_movl_TN_reg(rd, cpu_dst);
e9ebed4d
BS
3749 break;
3750 case 0x012: /* VIS I array16 */
64a88d5d 3751 CHECK_FPU_FEATURE(dc, VIS1);
9322a4bf 3752 cpu_src1 = get_src1(insn, cpu_src1);
6ae20372 3753 gen_movl_reg_TN(rs2, cpu_src2);
a7812ae4 3754 gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
6ae20372
BS
3755 tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
3756 gen_movl_TN_reg(rd, cpu_dst);
e9ebed4d
BS
3757 break;
3758 case 0x014: /* VIS I array32 */
64a88d5d 3759 CHECK_FPU_FEATURE(dc, VIS1);
9322a4bf 3760 cpu_src1 = get_src1(insn, cpu_src1);
6ae20372 3761 gen_movl_reg_TN(rs2, cpu_src2);
a7812ae4 3762 gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
6ae20372
BS
3763 tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
3764 gen_movl_TN_reg(rd, cpu_dst);
e9ebed4d 3765 break;
3299908c 3766 case 0x018: /* VIS I alignaddr */
64a88d5d 3767 CHECK_FPU_FEATURE(dc, VIS1);
9322a4bf 3768 cpu_src1 = get_src1(insn, cpu_src1);
6ae20372 3769 gen_movl_reg_TN(rs2, cpu_src2);
a7812ae4 3770 gen_helper_alignaddr(cpu_dst, cpu_src1, cpu_src2);
6ae20372 3771 gen_movl_TN_reg(rd, cpu_dst);
3299908c 3772 break;
e9ebed4d 3773 case 0x019: /* VIS II bmask */
3299908c 3774 case 0x01a: /* VIS I alignaddrl */
3299908c 3775 // XXX
e9ebed4d
BS
3776 goto illegal_insn;
3777 case 0x020: /* VIS I fcmple16 */
64a88d5d 3778 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3779 gen_op_load_fpr_DT0(DFPREG(rs1));
3780 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3781 gen_helper_fcmple16();
2382dc6b 3782 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3783 break;
3784 case 0x022: /* VIS I fcmpne16 */
64a88d5d 3785 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3786 gen_op_load_fpr_DT0(DFPREG(rs1));
3787 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3788 gen_helper_fcmpne16();
2382dc6b 3789 gen_op_store_DT0_fpr(DFPREG(rd));
3299908c 3790 break;
e9ebed4d 3791 case 0x024: /* VIS I fcmple32 */
64a88d5d 3792 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3793 gen_op_load_fpr_DT0(DFPREG(rs1));
3794 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3795 gen_helper_fcmple32();
2382dc6b 3796 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3797 break;
3798 case 0x026: /* VIS I fcmpne32 */
64a88d5d 3799 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3800 gen_op_load_fpr_DT0(DFPREG(rs1));
3801 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3802 gen_helper_fcmpne32();
2382dc6b 3803 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3804 break;
3805 case 0x028: /* VIS I fcmpgt16 */
64a88d5d 3806 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3807 gen_op_load_fpr_DT0(DFPREG(rs1));
3808 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3809 gen_helper_fcmpgt16();
2382dc6b 3810 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3811 break;
3812 case 0x02a: /* VIS I fcmpeq16 */
64a88d5d 3813 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3814 gen_op_load_fpr_DT0(DFPREG(rs1));
3815 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3816 gen_helper_fcmpeq16();
2382dc6b 3817 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3818 break;
3819 case 0x02c: /* VIS I fcmpgt32 */
64a88d5d 3820 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3821 gen_op_load_fpr_DT0(DFPREG(rs1));
3822 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3823 gen_helper_fcmpgt32();
2382dc6b 3824 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3825 break;
3826 case 0x02e: /* VIS I fcmpeq32 */
64a88d5d 3827 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3828 gen_op_load_fpr_DT0(DFPREG(rs1));
3829 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3830 gen_helper_fcmpeq32();
2382dc6b 3831 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3832 break;
3833 case 0x031: /* VIS I fmul8x16 */
64a88d5d 3834 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3835 gen_op_load_fpr_DT0(DFPREG(rs1));
3836 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3837 gen_helper_fmul8x16();
2382dc6b 3838 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3839 break;
3840 case 0x033: /* VIS I fmul8x16au */
64a88d5d 3841 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3842 gen_op_load_fpr_DT0(DFPREG(rs1));
3843 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3844 gen_helper_fmul8x16au();
2382dc6b 3845 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3846 break;
3847 case 0x035: /* VIS I fmul8x16al */
64a88d5d 3848 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3849 gen_op_load_fpr_DT0(DFPREG(rs1));
3850 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3851 gen_helper_fmul8x16al();
2382dc6b 3852 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3853 break;
3854 case 0x036: /* VIS I fmul8sux16 */
64a88d5d 3855 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3856 gen_op_load_fpr_DT0(DFPREG(rs1));
3857 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3858 gen_helper_fmul8sux16();
2382dc6b 3859 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3860 break;
3861 case 0x037: /* VIS I fmul8ulx16 */
64a88d5d 3862 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3863 gen_op_load_fpr_DT0(DFPREG(rs1));
3864 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3865 gen_helper_fmul8ulx16();
2382dc6b 3866 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3867 break;
3868 case 0x038: /* VIS I fmuld8sux16 */
64a88d5d 3869 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3870 gen_op_load_fpr_DT0(DFPREG(rs1));
3871 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3872 gen_helper_fmuld8sux16();
2382dc6b 3873 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3874 break;
3875 case 0x039: /* VIS I fmuld8ulx16 */
64a88d5d 3876 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3877 gen_op_load_fpr_DT0(DFPREG(rs1));
3878 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3879 gen_helper_fmuld8ulx16();
2382dc6b 3880 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3881 break;
3882 case 0x03a: /* VIS I fpack32 */
3883 case 0x03b: /* VIS I fpack16 */
3884 case 0x03d: /* VIS I fpackfix */
3885 case 0x03e: /* VIS I pdist */
3886 // XXX
3887 goto illegal_insn;
3299908c 3888 case 0x048: /* VIS I faligndata */
64a88d5d 3889 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3890 gen_op_load_fpr_DT0(DFPREG(rs1));
3891 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3892 gen_helper_faligndata();
2382dc6b 3893 gen_op_store_DT0_fpr(DFPREG(rd));
3299908c 3894 break;
e9ebed4d 3895 case 0x04b: /* VIS I fpmerge */
64a88d5d 3896 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3897 gen_op_load_fpr_DT0(DFPREG(rs1));
3898 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3899 gen_helper_fpmerge();
2382dc6b 3900 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3901 break;
3902 case 0x04c: /* VIS II bshuffle */
3903 // XXX
3904 goto illegal_insn;
3905 case 0x04d: /* VIS I fexpand */
64a88d5d 3906 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3907 gen_op_load_fpr_DT0(DFPREG(rs1));
3908 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3909 gen_helper_fexpand();
2382dc6b 3910 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3911 break;
3912 case 0x050: /* VIS I fpadd16 */
64a88d5d 3913 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3914 gen_op_load_fpr_DT0(DFPREG(rs1));
3915 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3916 gen_helper_fpadd16();
2382dc6b 3917 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3918 break;
3919 case 0x051: /* VIS I fpadd16s */
64a88d5d 3920 CHECK_FPU_FEATURE(dc, VIS1);
a7812ae4
PB
3921 gen_helper_fpadd16s(cpu_fpr[rd],
3922 cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d
BS
3923 break;
3924 case 0x052: /* VIS I fpadd32 */
64a88d5d 3925 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3926 gen_op_load_fpr_DT0(DFPREG(rs1));
3927 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3928 gen_helper_fpadd32();
2382dc6b 3929 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3930 break;
3931 case 0x053: /* VIS I fpadd32s */
64a88d5d 3932 CHECK_FPU_FEATURE(dc, VIS1);
a7812ae4
PB
3933 gen_helper_fpadd32s(cpu_fpr[rd],
3934 cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d
BS
3935 break;
3936 case 0x054: /* VIS I fpsub16 */
64a88d5d 3937 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3938 gen_op_load_fpr_DT0(DFPREG(rs1));
3939 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3940 gen_helper_fpsub16();
2382dc6b 3941 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3942 break;
3943 case 0x055: /* VIS I fpsub16s */
64a88d5d 3944 CHECK_FPU_FEATURE(dc, VIS1);
a7812ae4
PB
3945 gen_helper_fpsub16s(cpu_fpr[rd],
3946 cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d
BS
3947 break;
3948 case 0x056: /* VIS I fpsub32 */
64a88d5d 3949 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
3950 gen_op_load_fpr_DT0(DFPREG(rs1));
3951 gen_op_load_fpr_DT1(DFPREG(rs2));
a7812ae4 3952 gen_helper_fpsub32();
2382dc6b 3953 gen_op_store_DT0_fpr(DFPREG(rd));
e9ebed4d
BS
3954 break;
3955 case 0x057: /* VIS I fpsub32s */
64a88d5d 3956 CHECK_FPU_FEATURE(dc, VIS1);
a7812ae4
PB
3957 gen_helper_fpsub32s(cpu_fpr[rd],
3958 cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d 3959 break;
3299908c 3960 case 0x060: /* VIS I fzero */
64a88d5d 3961 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d
BS
3962 tcg_gen_movi_i32(cpu_fpr[DFPREG(rd)], 0);
3963 tcg_gen_movi_i32(cpu_fpr[DFPREG(rd) + 1], 0);
3299908c
BS
3964 break;
3965 case 0x061: /* VIS I fzeros */
64a88d5d 3966 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d 3967 tcg_gen_movi_i32(cpu_fpr[rd], 0);
3299908c 3968 break;
e9ebed4d 3969 case 0x062: /* VIS I fnor */
64a88d5d 3970 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816
BS
3971 tcg_gen_nor_i32(cpu_tmp32, cpu_fpr[DFPREG(rs1)],
3972 cpu_fpr[DFPREG(rs2)]);
3973 tcg_gen_nor_i32(cpu_tmp32, cpu_fpr[DFPREG(rs1) + 1],
3974 cpu_fpr[DFPREG(rs2) + 1]);
e9ebed4d
BS
3975 break;
3976 case 0x063: /* VIS I fnors */
64a88d5d 3977 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816 3978 tcg_gen_nor_i32(cpu_tmp32, cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d
BS
3979 break;
3980 case 0x064: /* VIS I fandnot2 */
64a88d5d 3981 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816
BS
3982 tcg_gen_andc_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs1)],
3983 cpu_fpr[DFPREG(rs2)]);
3984 tcg_gen_andc_i32(cpu_fpr[DFPREG(rd) + 1],
3985 cpu_fpr[DFPREG(rs1) + 1],
3986 cpu_fpr[DFPREG(rs2) + 1]);
e9ebed4d
BS
3987 break;
3988 case 0x065: /* VIS I fandnot2s */
64a88d5d 3989 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816 3990 tcg_gen_andc_i32(cpu_fpr[rd], cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d
BS
3991 break;
3992 case 0x066: /* VIS I fnot2 */
64a88d5d 3993 CHECK_FPU_FEATURE(dc, VIS1);
2576d836
BS
3994 tcg_gen_not_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs2)]);
3995 tcg_gen_not_i32(cpu_fpr[DFPREG(rd) + 1],
3996 cpu_fpr[DFPREG(rs2) + 1]);
e9ebed4d
BS
3997 break;
3998 case 0x067: /* VIS I fnot2s */
64a88d5d 3999 CHECK_FPU_FEATURE(dc, VIS1);
2576d836 4000 tcg_gen_not_i32(cpu_fpr[rd], cpu_fpr[rs2]);
e9ebed4d
BS
4001 break;
4002 case 0x068: /* VIS I fandnot1 */
64a88d5d 4003 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816
BS
4004 tcg_gen_andc_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs2)],
4005 cpu_fpr[DFPREG(rs1)]);
4006 tcg_gen_andc_i32(cpu_fpr[DFPREG(rd) + 1],
4007 cpu_fpr[DFPREG(rs2) + 1],
4008 cpu_fpr[DFPREG(rs1) + 1]);
e9ebed4d
BS
4009 break;
4010 case 0x069: /* VIS I fandnot1s */
64a88d5d 4011 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816 4012 tcg_gen_andc_i32(cpu_fpr[rd], cpu_fpr[rs2], cpu_fpr[rs1]);
e9ebed4d
BS
4013 break;
4014 case 0x06a: /* VIS I fnot1 */
64a88d5d 4015 CHECK_FPU_FEATURE(dc, VIS1);
2576d836
BS
4016 tcg_gen_not_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs1)]);
4017 tcg_gen_not_i32(cpu_fpr[DFPREG(rd) + 1],
4018 cpu_fpr[DFPREG(rs1) + 1]);
e9ebed4d
BS
4019 break;
4020 case 0x06b: /* VIS I fnot1s */
64a88d5d 4021 CHECK_FPU_FEATURE(dc, VIS1);
2576d836 4022 tcg_gen_not_i32(cpu_fpr[rd], cpu_fpr[rs1]);
e9ebed4d
BS
4023 break;
4024 case 0x06c: /* VIS I fxor */
64a88d5d 4025 CHECK_FPU_FEATURE(dc, VIS1);
e2ea21b3
BS
4026 tcg_gen_xor_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs1)],
4027 cpu_fpr[DFPREG(rs2)]);
4028 tcg_gen_xor_i32(cpu_fpr[DFPREG(rd) + 1],
4029 cpu_fpr[DFPREG(rs1) + 1],
4030 cpu_fpr[DFPREG(rs2) + 1]);
e9ebed4d
BS
4031 break;
4032 case 0x06d: /* VIS I fxors */
64a88d5d 4033 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d 4034 tcg_gen_xor_i32(cpu_fpr[rd], cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d
BS
4035 break;
4036 case 0x06e: /* VIS I fnand */
64a88d5d 4037 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816
BS
4038 tcg_gen_nand_i32(cpu_tmp32, cpu_fpr[DFPREG(rs1)],
4039 cpu_fpr[DFPREG(rs2)]);
4040 tcg_gen_nand_i32(cpu_tmp32, cpu_fpr[DFPREG(rs1) + 1],
4041 cpu_fpr[DFPREG(rs2) + 1]);
e9ebed4d
BS
4042 break;
4043 case 0x06f: /* VIS I fnands */
64a88d5d 4044 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816 4045 tcg_gen_nand_i32(cpu_tmp32, cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d
BS
4046 break;
4047 case 0x070: /* VIS I fand */
64a88d5d 4048 CHECK_FPU_FEATURE(dc, VIS1);
e2ea21b3
BS
4049 tcg_gen_and_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs1)],
4050 cpu_fpr[DFPREG(rs2)]);
4051 tcg_gen_and_i32(cpu_fpr[DFPREG(rd) + 1],
4052 cpu_fpr[DFPREG(rs1) + 1],
4053 cpu_fpr[DFPREG(rs2) + 1]);
e9ebed4d
BS
4054 break;
4055 case 0x071: /* VIS I fands */
64a88d5d 4056 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d 4057 tcg_gen_and_i32(cpu_fpr[rd], cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d
BS
4058 break;
4059 case 0x072: /* VIS I fxnor */
64a88d5d 4060 CHECK_FPU_FEATURE(dc, VIS1);
e2ea21b3
BS
4061 tcg_gen_xori_i32(cpu_tmp32, cpu_fpr[DFPREG(rs2)], -1);
4062 tcg_gen_xor_i32(cpu_fpr[DFPREG(rd)], cpu_tmp32,
4063 cpu_fpr[DFPREG(rs1)]);
4064 tcg_gen_xori_i32(cpu_tmp32, cpu_fpr[DFPREG(rs2) + 1], -1);
4065 tcg_gen_xor_i32(cpu_fpr[DFPREG(rd) + 1], cpu_tmp32,
4066 cpu_fpr[DFPREG(rs1) + 1]);
e9ebed4d
BS
4067 break;
4068 case 0x073: /* VIS I fxnors */
64a88d5d 4069 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d
BS
4070 tcg_gen_xori_i32(cpu_tmp32, cpu_fpr[rs2], -1);
4071 tcg_gen_xor_i32(cpu_fpr[rd], cpu_tmp32, cpu_fpr[rs1]);
e9ebed4d 4072 break;
3299908c 4073 case 0x074: /* VIS I fsrc1 */
64a88d5d 4074 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d
BS
4075 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs1)]);
4076 tcg_gen_mov_i32(cpu_fpr[DFPREG(rd) + 1],
4077 cpu_fpr[DFPREG(rs1) + 1]);
3299908c
BS
4078 break;
4079 case 0x075: /* VIS I fsrc1s */
64a88d5d 4080 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d 4081 tcg_gen_mov_i32(cpu_fpr[rd], cpu_fpr[rs1]);
3299908c 4082 break;
e9ebed4d 4083 case 0x076: /* VIS I fornot2 */
64a88d5d 4084 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816
BS
4085 tcg_gen_orc_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs1)],
4086 cpu_fpr[DFPREG(rs2)]);
4087 tcg_gen_orc_i32(cpu_fpr[DFPREG(rd) + 1],
4088 cpu_fpr[DFPREG(rs1) + 1],
4089 cpu_fpr[DFPREG(rs2) + 1]);
e9ebed4d
BS
4090 break;
4091 case 0x077: /* VIS I fornot2s */
64a88d5d 4092 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816 4093 tcg_gen_orc_i32(cpu_fpr[rd], cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d 4094 break;
3299908c 4095 case 0x078: /* VIS I fsrc2 */
64a88d5d 4096 CHECK_FPU_FEATURE(dc, VIS1);
2382dc6b
BS
4097 gen_op_load_fpr_DT0(DFPREG(rs2));
4098 gen_op_store_DT0_fpr(DFPREG(rd));
3299908c
BS
4099 break;
4100 case 0x079: /* VIS I fsrc2s */
64a88d5d 4101 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d 4102 tcg_gen_mov_i32(cpu_fpr[rd], cpu_fpr[rs2]);
3299908c 4103 break;
e9ebed4d 4104 case 0x07a: /* VIS I fornot1 */
64a88d5d 4105 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816
BS
4106 tcg_gen_orc_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs2)],
4107 cpu_fpr[DFPREG(rs1)]);
4108 tcg_gen_orc_i32(cpu_fpr[DFPREG(rd) + 1],
4109 cpu_fpr[DFPREG(rs2) + 1],
4110 cpu_fpr[DFPREG(rs1) + 1]);
e9ebed4d
BS
4111 break;
4112 case 0x07b: /* VIS I fornot1s */
64a88d5d 4113 CHECK_FPU_FEATURE(dc, VIS1);
81b5b816 4114 tcg_gen_orc_i32(cpu_fpr[rd], cpu_fpr[rs2], cpu_fpr[rs1]);
e9ebed4d
BS
4115 break;
4116 case 0x07c: /* VIS I for */
64a88d5d 4117 CHECK_FPU_FEATURE(dc, VIS1);
e2ea21b3
BS
4118 tcg_gen_or_i32(cpu_fpr[DFPREG(rd)], cpu_fpr[DFPREG(rs1)],
4119 cpu_fpr[DFPREG(rs2)]);
4120 tcg_gen_or_i32(cpu_fpr[DFPREG(rd) + 1],
4121 cpu_fpr[DFPREG(rs1) + 1],
4122 cpu_fpr[DFPREG(rs2) + 1]);
e9ebed4d
BS
4123 break;
4124 case 0x07d: /* VIS I fors */
64a88d5d 4125 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d 4126 tcg_gen_or_i32(cpu_fpr[rd], cpu_fpr[rs1], cpu_fpr[rs2]);
e9ebed4d 4127 break;
3299908c 4128 case 0x07e: /* VIS I fone */
64a88d5d 4129 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d
BS
4130 tcg_gen_movi_i32(cpu_fpr[DFPREG(rd)], -1);
4131 tcg_gen_movi_i32(cpu_fpr[DFPREG(rd) + 1], -1);
3299908c
BS
4132 break;
4133 case 0x07f: /* VIS I fones */
64a88d5d 4134 CHECK_FPU_FEATURE(dc, VIS1);
1d01299d 4135 tcg_gen_movi_i32(cpu_fpr[rd], -1);
3299908c 4136 break;
e9ebed4d
BS
4137 case 0x080: /* VIS I shutdown */
4138 case 0x081: /* VIS II siam */
4139 // XXX
4140 goto illegal_insn;
3299908c
BS
4141 default:
4142 goto illegal_insn;
4143 }
4144#else
0f8a249a 4145 goto ncp_insn;
3299908c
BS
4146#endif
4147 } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
fcc72045 4148#ifdef TARGET_SPARC64
0f8a249a 4149 goto illegal_insn;
fcc72045 4150#else
0f8a249a 4151 goto ncp_insn;
fcc72045 4152#endif
3475187d 4153#ifdef TARGET_SPARC64
0f8a249a 4154 } else if (xop == 0x39) { /* V9 return */
a7812ae4 4155 TCGv_i32 r_const;
2ea815ca 4156
6ae20372 4157 save_state(dc, cpu_cond);
9322a4bf 4158 cpu_src1 = get_src1(insn, cpu_src1);
0f8a249a 4159 if (IS_IMM) { /* immediate */
67526b20
BS
4160 simm = GET_FIELDs(insn, 19, 31);
4161 tcg_gen_addi_tl(cpu_dst, cpu_src1, simm);
0f8a249a 4162 } else { /* register */
3475187d 4163 rs2 = GET_FIELD(insn, 27, 31);
0f8a249a 4164 if (rs2) {
6ae20372
BS
4165 gen_movl_reg_TN(rs2, cpu_src2);
4166 tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
6f551262
BS
4167 } else
4168 tcg_gen_mov_tl(cpu_dst, cpu_src1);
3475187d 4169 }
a7812ae4 4170 gen_helper_restore();
6ae20372 4171 gen_mov_pc_npc(dc, cpu_cond);
2ea815ca 4172 r_const = tcg_const_i32(3);
a7812ae4
PB
4173 gen_helper_check_align(cpu_dst, r_const);
4174 tcg_temp_free_i32(r_const);
6ae20372 4175 tcg_gen_mov_tl(cpu_npc, cpu_dst);
0f8a249a
BS
4176 dc->npc = DYNAMIC_PC;
4177 goto jmp_insn;
3475187d 4178#endif
0f8a249a 4179 } else {
9322a4bf 4180 cpu_src1 = get_src1(insn, cpu_src1);
0f8a249a 4181 if (IS_IMM) { /* immediate */
67526b20
BS
4182 simm = GET_FIELDs(insn, 19, 31);
4183 tcg_gen_addi_tl(cpu_dst, cpu_src1, simm);
0f8a249a 4184 } else { /* register */
e80cfcfc 4185 rs2 = GET_FIELD(insn, 27, 31);
0f8a249a 4186 if (rs2) {
6ae20372
BS
4187 gen_movl_reg_TN(rs2, cpu_src2);
4188 tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
6f551262
BS
4189 } else
4190 tcg_gen_mov_tl(cpu_dst, cpu_src1);
cf495bcf 4191 }
0f8a249a
BS
4192 switch (xop) {
4193 case 0x38: /* jmpl */
4194 {
a7812ae4
PB
4195 TCGv r_pc;
4196 TCGv_i32 r_const;
2ea815ca 4197
a7812ae4
PB
4198 r_pc = tcg_const_tl(dc->pc);
4199 gen_movl_TN_reg(rd, r_pc);
4200 tcg_temp_free(r_pc);
6ae20372 4201 gen_mov_pc_npc(dc, cpu_cond);
2ea815ca 4202 r_const = tcg_const_i32(3);
a7812ae4
PB
4203 gen_helper_check_align(cpu_dst, r_const);
4204 tcg_temp_free_i32(r_const);
6ae20372 4205 tcg_gen_mov_tl(cpu_npc, cpu_dst);
0f8a249a
BS
4206 dc->npc = DYNAMIC_PC;
4207 }
4208 goto jmp_insn;
3475187d 4209#if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
0f8a249a
BS
4210 case 0x39: /* rett, V9 return */
4211 {
a7812ae4 4212 TCGv_i32 r_const;
2ea815ca 4213
0f8a249a
BS
4214 if (!supervisor(dc))
4215 goto priv_insn;
6ae20372 4216 gen_mov_pc_npc(dc, cpu_cond);
2ea815ca 4217 r_const = tcg_const_i32(3);
a7812ae4
PB
4218 gen_helper_check_align(cpu_dst, r_const);
4219 tcg_temp_free_i32(r_const);
6ae20372 4220 tcg_gen_mov_tl(cpu_npc, cpu_dst);
0f8a249a 4221 dc->npc = DYNAMIC_PC;
a7812ae4 4222 gen_helper_rett();
0f8a249a
BS
4223 }
4224 goto jmp_insn;
4225#endif
4226 case 0x3b: /* flush */
5578ceab 4227 if (!((dc)->def->features & CPU_FEATURE_FLUSH))
64a88d5d 4228 goto unimp_flush;
dcfd14b3 4229 /* nop */
0f8a249a
BS
4230 break;
4231 case 0x3c: /* save */
6ae20372 4232 save_state(dc, cpu_cond);
a7812ae4 4233 gen_helper_save();
6ae20372 4234 gen_movl_TN_reg(rd, cpu_dst);
0f8a249a
BS
4235 break;
4236 case 0x3d: /* restore */
6ae20372 4237 save_state(dc, cpu_cond);
a7812ae4 4238 gen_helper_restore();
6ae20372 4239 gen_movl_TN_reg(rd, cpu_dst);
0f8a249a 4240 break;
3475187d 4241#if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
0f8a249a
BS
4242 case 0x3e: /* V9 done/retry */
4243 {
4244 switch (rd) {
4245 case 0:
4246 if (!supervisor(dc))
4247 goto priv_insn;
4248 dc->npc = DYNAMIC_PC;
4249 dc->pc = DYNAMIC_PC;
a7812ae4 4250 gen_helper_done();
0f8a249a
BS
4251 goto jmp_insn;
4252 case 1:
4253 if (!supervisor(dc))
4254 goto priv_insn;
4255 dc->npc = DYNAMIC_PC;
4256 dc->pc = DYNAMIC_PC;
a7812ae4 4257 gen_helper_retry();
0f8a249a
BS
4258 goto jmp_insn;
4259 default:
4260 goto illegal_insn;
4261 }
4262 }
4263 break;
4264#endif
4265 default:
4266 goto illegal_insn;
4267 }
cf495bcf 4268 }
0f8a249a
BS
4269 break;
4270 }
4271 break;
4272 case 3: /* load/store instructions */
4273 {
4274 unsigned int xop = GET_FIELD(insn, 7, 12);
9322a4bf 4275
cfa90513
BS
4276 /* flush pending conditional evaluations before exposing
4277 cpu state */
4278 if (dc->cc_op != CC_OP_FLAGS) {
4279 dc->cc_op = CC_OP_FLAGS;
4280 gen_helper_compute_psr();
4281 }
9322a4bf 4282 cpu_src1 = get_src1(insn, cpu_src1);
71817e48 4283 if (xop == 0x3c || xop == 0x3e) { // V9 casa/casxa
81ad8ba2 4284 rs2 = GET_FIELD(insn, 27, 31);
6ae20372 4285 gen_movl_reg_TN(rs2, cpu_src2);
71817e48
BS
4286 tcg_gen_mov_tl(cpu_addr, cpu_src1);
4287 } else if (IS_IMM) { /* immediate */
67526b20
BS
4288 simm = GET_FIELDs(insn, 19, 31);
4289 tcg_gen_addi_tl(cpu_addr, cpu_src1, simm);
0f8a249a
BS
4290 } else { /* register */
4291 rs2 = GET_FIELD(insn, 27, 31);
0f8a249a 4292 if (rs2 != 0) {
6ae20372
BS
4293 gen_movl_reg_TN(rs2, cpu_src2);
4294 tcg_gen_add_tl(cpu_addr, cpu_src1, cpu_src2);
6f551262
BS
4295 } else
4296 tcg_gen_mov_tl(cpu_addr, cpu_src1);
0f8a249a 4297 }
2f2ecb83
BS
4298 if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
4299 (xop > 0x17 && xop <= 0x1d ) ||
4300 (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
0f8a249a 4301 switch (xop) {
b89e94af 4302 case 0x0: /* ld, V9 lduw, load unsigned word */
2cade6a3 4303 gen_address_mask(dc, cpu_addr);
6ae20372 4304 tcg_gen_qemu_ld32u(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a 4305 break;
b89e94af 4306 case 0x1: /* ldub, load unsigned byte */
2cade6a3 4307 gen_address_mask(dc, cpu_addr);
6ae20372 4308 tcg_gen_qemu_ld8u(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a 4309 break;
b89e94af 4310 case 0x2: /* lduh, load unsigned halfword */
2cade6a3 4311 gen_address_mask(dc, cpu_addr);
6ae20372 4312 tcg_gen_qemu_ld16u(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a 4313 break;
b89e94af 4314 case 0x3: /* ldd, load double word */
0f8a249a 4315 if (rd & 1)
d4218d99 4316 goto illegal_insn;
1a2fb1c0 4317 else {
a7812ae4 4318 TCGv_i32 r_const;
2ea815ca 4319
c2bc0e38 4320 save_state(dc, cpu_cond);
2ea815ca 4321 r_const = tcg_const_i32(7);
a7812ae4
PB
4322 gen_helper_check_align(cpu_addr, r_const); // XXX remove
4323 tcg_temp_free_i32(r_const);
2cade6a3 4324 gen_address_mask(dc, cpu_addr);
6ae20372 4325 tcg_gen_qemu_ld64(cpu_tmp64, cpu_addr, dc->mem_idx);
32b6c812
BS
4326 tcg_gen_trunc_i64_tl(cpu_tmp0, cpu_tmp64);
4327 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xffffffffULL);
4328 gen_movl_TN_reg(rd + 1, cpu_tmp0);
8911f501 4329 tcg_gen_shri_i64(cpu_tmp64, cpu_tmp64, 32);
6ae20372
BS
4330 tcg_gen_trunc_i64_tl(cpu_val, cpu_tmp64);
4331 tcg_gen_andi_tl(cpu_val, cpu_val, 0xffffffffULL);
1a2fb1c0 4332 }
0f8a249a 4333 break;
b89e94af 4334 case 0x9: /* ldsb, load signed byte */
2cade6a3 4335 gen_address_mask(dc, cpu_addr);
6ae20372 4336 tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a 4337 break;
b89e94af 4338 case 0xa: /* ldsh, load signed halfword */
2cade6a3 4339 gen_address_mask(dc, cpu_addr);
6ae20372 4340 tcg_gen_qemu_ld16s(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a
BS
4341 break;
4342 case 0xd: /* ldstub -- XXX: should be atomically */
2ea815ca
BS
4343 {
4344 TCGv r_const;
4345
2cade6a3 4346 gen_address_mask(dc, cpu_addr);
2ea815ca
BS
4347 tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx);
4348 r_const = tcg_const_tl(0xff);
4349 tcg_gen_qemu_st8(r_const, cpu_addr, dc->mem_idx);
4350 tcg_temp_free(r_const);
4351 }
0f8a249a 4352 break;
b89e94af 4353 case 0x0f: /* swap, swap register with memory. Also
77f193da 4354 atomically */
64a88d5d 4355 CHECK_IU_FEATURE(dc, SWAP);
6ae20372 4356 gen_movl_reg_TN(rd, cpu_val);
2cade6a3 4357 gen_address_mask(dc, cpu_addr);
527067d8 4358 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_addr, dc->mem_idx);
6ae20372 4359 tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx);
527067d8 4360 tcg_gen_mov_tl(cpu_val, cpu_tmp0);
0f8a249a 4361 break;
3475187d 4362#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
b89e94af 4363 case 0x10: /* lda, V9 lduwa, load word alternate */
3475187d 4364#ifndef TARGET_SPARC64
0f8a249a
BS
4365 if (IS_IMM)
4366 goto illegal_insn;
4367 if (!supervisor(dc))
4368 goto priv_insn;
6ea4a6c8 4369#endif
c2bc0e38 4370 save_state(dc, cpu_cond);
6ae20372 4371 gen_ld_asi(cpu_val, cpu_addr, insn, 4, 0);
0f8a249a 4372 break;
b89e94af 4373 case 0x11: /* lduba, load unsigned byte alternate */
3475187d 4374#ifndef TARGET_SPARC64
0f8a249a
BS
4375 if (IS_IMM)
4376 goto illegal_insn;
4377 if (!supervisor(dc))
4378 goto priv_insn;
4379#endif
c2bc0e38 4380 save_state(dc, cpu_cond);
6ae20372 4381 gen_ld_asi(cpu_val, cpu_addr, insn, 1, 0);
0f8a249a 4382 break;
b89e94af 4383 case 0x12: /* lduha, load unsigned halfword alternate */
3475187d 4384#ifndef TARGET_SPARC64
0f8a249a
BS
4385 if (IS_IMM)
4386 goto illegal_insn;
4387 if (!supervisor(dc))
4388 goto priv_insn;
3475187d 4389#endif
c2bc0e38 4390 save_state(dc, cpu_cond);
6ae20372 4391 gen_ld_asi(cpu_val, cpu_addr, insn, 2, 0);
0f8a249a 4392 break;
b89e94af 4393 case 0x13: /* ldda, load double word alternate */
3475187d 4394#ifndef TARGET_SPARC64
0f8a249a
BS
4395 if (IS_IMM)
4396 goto illegal_insn;
4397 if (!supervisor(dc))
4398 goto priv_insn;
3475187d 4399#endif
0f8a249a 4400 if (rd & 1)
d4218d99 4401 goto illegal_insn;
c2bc0e38 4402 save_state(dc, cpu_cond);
db166940
BS
4403 gen_ldda_asi(cpu_val, cpu_addr, insn, rd);
4404 goto skip_move;
b89e94af 4405 case 0x19: /* ldsba, load signed byte alternate */
3475187d 4406#ifndef TARGET_SPARC64
0f8a249a
BS
4407 if (IS_IMM)
4408 goto illegal_insn;
4409 if (!supervisor(dc))
4410 goto priv_insn;
4411#endif
c2bc0e38 4412 save_state(dc, cpu_cond);
6ae20372 4413 gen_ld_asi(cpu_val, cpu_addr, insn, 1, 1);
0f8a249a 4414 break;
b89e94af 4415 case 0x1a: /* ldsha, load signed halfword alternate */
3475187d 4416#ifndef TARGET_SPARC64
0f8a249a
BS
4417 if (IS_IMM)
4418 goto illegal_insn;
4419 if (!supervisor(dc))
4420 goto priv_insn;
3475187d 4421#endif
c2bc0e38 4422 save_state(dc, cpu_cond);
6ae20372 4423 gen_ld_asi(cpu_val, cpu_addr, insn, 2, 1);
0f8a249a
BS
4424 break;
4425 case 0x1d: /* ldstuba -- XXX: should be atomically */
3475187d 4426#ifndef TARGET_SPARC64
0f8a249a
BS
4427 if (IS_IMM)
4428 goto illegal_insn;
4429 if (!supervisor(dc))
4430 goto priv_insn;
4431#endif
c2bc0e38 4432 save_state(dc, cpu_cond);
6ae20372 4433 gen_ldstub_asi(cpu_val, cpu_addr, insn);
0f8a249a 4434 break;
b89e94af 4435 case 0x1f: /* swapa, swap reg with alt. memory. Also
77f193da 4436 atomically */
64a88d5d 4437 CHECK_IU_FEATURE(dc, SWAP);
3475187d 4438#ifndef TARGET_SPARC64
0f8a249a
BS
4439 if (IS_IMM)
4440 goto illegal_insn;
4441 if (!supervisor(dc))
4442 goto priv_insn;
6ea4a6c8 4443#endif
c2bc0e38 4444 save_state(dc, cpu_cond);
6ae20372
BS
4445 gen_movl_reg_TN(rd, cpu_val);
4446 gen_swap_asi(cpu_val, cpu_addr, insn);
0f8a249a 4447 break;
3475187d
FB
4448
4449#ifndef TARGET_SPARC64
0f8a249a
BS
4450 case 0x30: /* ldc */
4451 case 0x31: /* ldcsr */
4452 case 0x33: /* lddc */
4453 goto ncp_insn;
3475187d
FB
4454#endif
4455#endif
4456#ifdef TARGET_SPARC64
0f8a249a 4457 case 0x08: /* V9 ldsw */
2cade6a3 4458 gen_address_mask(dc, cpu_addr);
6ae20372 4459 tcg_gen_qemu_ld32s(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a
BS
4460 break;
4461 case 0x0b: /* V9 ldx */
2cade6a3 4462 gen_address_mask(dc, cpu_addr);
6ae20372 4463 tcg_gen_qemu_ld64(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a
BS
4464 break;
4465 case 0x18: /* V9 ldswa */
c2bc0e38 4466 save_state(dc, cpu_cond);
6ae20372 4467 gen_ld_asi(cpu_val, cpu_addr, insn, 4, 1);
0f8a249a
BS
4468 break;
4469 case 0x1b: /* V9 ldxa */
c2bc0e38 4470 save_state(dc, cpu_cond);
6ae20372 4471 gen_ld_asi(cpu_val, cpu_addr, insn, 8, 0);
0f8a249a
BS
4472 break;
4473 case 0x2d: /* V9 prefetch, no effect */
4474 goto skip_move;
4475 case 0x30: /* V9 ldfa */
c2bc0e38 4476 save_state(dc, cpu_cond);
6ae20372 4477 gen_ldf_asi(cpu_addr, insn, 4, rd);
81ad8ba2 4478 goto skip_move;
0f8a249a 4479 case 0x33: /* V9 lddfa */
c2bc0e38 4480 save_state(dc, cpu_cond);
6ae20372 4481 gen_ldf_asi(cpu_addr, insn, 8, DFPREG(rd));
81ad8ba2 4482 goto skip_move;
0f8a249a
BS
4483 case 0x3d: /* V9 prefetcha, no effect */
4484 goto skip_move;
4485 case 0x32: /* V9 ldqfa */
64a88d5d 4486 CHECK_FPU_FEATURE(dc, FLOAT128);
c2bc0e38 4487 save_state(dc, cpu_cond);
6ae20372 4488 gen_ldf_asi(cpu_addr, insn, 16, QFPREG(rd));
1f587329 4489 goto skip_move;
0f8a249a
BS
4490#endif
4491 default:
4492 goto illegal_insn;
4493 }
6ae20372 4494 gen_movl_TN_reg(rd, cpu_val);
db166940 4495#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
0f8a249a 4496 skip_move: ;
3475187d 4497#endif
0f8a249a 4498 } else if (xop >= 0x20 && xop < 0x24) {
6ae20372 4499 if (gen_trap_ifnofpu(dc, cpu_cond))
a80dde08 4500 goto jmp_insn;
c2bc0e38 4501 save_state(dc, cpu_cond);
0f8a249a 4502 switch (xop) {
b89e94af 4503 case 0x20: /* ldf, load fpreg */
2cade6a3 4504 gen_address_mask(dc, cpu_addr);
527067d8
BS
4505 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_addr, dc->mem_idx);
4506 tcg_gen_trunc_tl_i32(cpu_fpr[rd], cpu_tmp0);
0f8a249a 4507 break;
3a3b925d
BS
4508 case 0x21: /* ldfsr, V9 ldxfsr */
4509#ifdef TARGET_SPARC64
2cade6a3 4510 gen_address_mask(dc, cpu_addr);
3a3b925d
BS
4511 if (rd == 1) {
4512 tcg_gen_qemu_ld64(cpu_tmp64, cpu_addr, dc->mem_idx);
a7812ae4 4513 gen_helper_ldxfsr(cpu_tmp64);
fe987e23
IK
4514 } else {
4515 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_addr, dc->mem_idx);
4516 tcg_gen_trunc_tl_i32(cpu_tmp32, cpu_tmp0);
4517 gen_helper_ldfsr(cpu_tmp32);
4518 }
3a3b925d
BS
4519#else
4520 {
4521 tcg_gen_qemu_ld32u(cpu_tmp32, cpu_addr, dc->mem_idx);
a7812ae4 4522 gen_helper_ldfsr(cpu_tmp32);
3a3b925d
BS
4523 }
4524#endif
0f8a249a 4525 break;
b89e94af 4526 case 0x22: /* ldqf, load quad fpreg */
2ea815ca 4527 {
a7812ae4 4528 TCGv_i32 r_const;
2ea815ca
BS
4529
4530 CHECK_FPU_FEATURE(dc, FLOAT128);
4531 r_const = tcg_const_i32(dc->mem_idx);
1295001c 4532 gen_address_mask(dc, cpu_addr);
a7812ae4
PB
4533 gen_helper_ldqf(cpu_addr, r_const);
4534 tcg_temp_free_i32(r_const);
2ea815ca
BS
4535 gen_op_store_QT0_fpr(QFPREG(rd));
4536 }
1f587329 4537 break;
b89e94af 4538 case 0x23: /* lddf, load double fpreg */
2ea815ca 4539 {
a7812ae4 4540 TCGv_i32 r_const;
2ea815ca
BS
4541
4542 r_const = tcg_const_i32(dc->mem_idx);
1295001c 4543 gen_address_mask(dc, cpu_addr);
a7812ae4
PB
4544 gen_helper_lddf(cpu_addr, r_const);
4545 tcg_temp_free_i32(r_const);
2ea815ca
BS
4546 gen_op_store_DT0_fpr(DFPREG(rd));
4547 }
0f8a249a
BS
4548 break;
4549 default:
4550 goto illegal_insn;
4551 }
dc1a6971 4552 } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
0f8a249a 4553 xop == 0xe || xop == 0x1e) {
6ae20372 4554 gen_movl_reg_TN(rd, cpu_val);
0f8a249a 4555 switch (xop) {
b89e94af 4556 case 0x4: /* st, store word */
2cade6a3 4557 gen_address_mask(dc, cpu_addr);
6ae20372 4558 tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a 4559 break;
b89e94af 4560 case 0x5: /* stb, store byte */
2cade6a3 4561 gen_address_mask(dc, cpu_addr);
6ae20372 4562 tcg_gen_qemu_st8(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a 4563 break;
b89e94af 4564 case 0x6: /* sth, store halfword */
2cade6a3 4565 gen_address_mask(dc, cpu_addr);
6ae20372 4566 tcg_gen_qemu_st16(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a 4567 break;
b89e94af 4568 case 0x7: /* std, store double word */
0f8a249a 4569 if (rd & 1)
d4218d99 4570 goto illegal_insn;
1a2fb1c0 4571 else {
a7812ae4 4572 TCGv_i32 r_const;
1a2fb1c0 4573
c2bc0e38 4574 save_state(dc, cpu_cond);
2cade6a3 4575 gen_address_mask(dc, cpu_addr);
2ea815ca 4576 r_const = tcg_const_i32(7);
a7812ae4
PB
4577 gen_helper_check_align(cpu_addr, r_const); // XXX remove
4578 tcg_temp_free_i32(r_const);
a7ec4229 4579 gen_movl_reg_TN(rd + 1, cpu_tmp0);
ab508019 4580 tcg_gen_concat_tl_i64(cpu_tmp64, cpu_tmp0, cpu_val);
6ae20372 4581 tcg_gen_qemu_st64(cpu_tmp64, cpu_addr, dc->mem_idx);
7fa76c0b 4582 }
0f8a249a 4583 break;
3475187d 4584#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
b89e94af 4585 case 0x14: /* sta, V9 stwa, store word alternate */
3475187d 4586#ifndef TARGET_SPARC64
0f8a249a
BS
4587 if (IS_IMM)
4588 goto illegal_insn;
4589 if (!supervisor(dc))
4590 goto priv_insn;
6ea4a6c8 4591#endif
c2bc0e38 4592 save_state(dc, cpu_cond);
6ae20372 4593 gen_st_asi(cpu_val, cpu_addr, insn, 4);
9fd1ae3a 4594 dc->npc = DYNAMIC_PC;
d39c0b99 4595 break;
b89e94af 4596 case 0x15: /* stba, store byte alternate */
3475187d 4597#ifndef TARGET_SPARC64
0f8a249a
BS
4598 if (IS_IMM)
4599 goto illegal_insn;
4600 if (!supervisor(dc))
4601 goto priv_insn;
3475187d 4602#endif
c2bc0e38 4603 save_state(dc, cpu_cond);
6ae20372 4604 gen_st_asi(cpu_val, cpu_addr, insn, 1);
9fd1ae3a 4605 dc->npc = DYNAMIC_PC;
d39c0b99 4606 break;
b89e94af 4607 case 0x16: /* stha, store halfword alternate */
3475187d 4608#ifndef TARGET_SPARC64
0f8a249a
BS
4609 if (IS_IMM)
4610 goto illegal_insn;
4611 if (!supervisor(dc))
4612 goto priv_insn;
6ea4a6c8 4613#endif
c2bc0e38 4614 save_state(dc, cpu_cond);
6ae20372 4615 gen_st_asi(cpu_val, cpu_addr, insn, 2);
9fd1ae3a 4616 dc->npc = DYNAMIC_PC;
d39c0b99 4617 break;
b89e94af 4618 case 0x17: /* stda, store double word alternate */
3475187d 4619#ifndef TARGET_SPARC64
0f8a249a
BS
4620 if (IS_IMM)
4621 goto illegal_insn;
4622 if (!supervisor(dc))
4623 goto priv_insn;
3475187d 4624#endif
0f8a249a 4625 if (rd & 1)
d4218d99 4626 goto illegal_insn;
1a2fb1c0 4627 else {
c2bc0e38 4628 save_state(dc, cpu_cond);
6ae20372 4629 gen_stda_asi(cpu_val, cpu_addr, insn, rd);
1a2fb1c0 4630 }
d39c0b99 4631 break;
e80cfcfc 4632#endif
3475187d 4633#ifdef TARGET_SPARC64
0f8a249a 4634 case 0x0e: /* V9 stx */
2cade6a3 4635 gen_address_mask(dc, cpu_addr);
6ae20372 4636 tcg_gen_qemu_st64(cpu_val, cpu_addr, dc->mem_idx);
0f8a249a
BS
4637 break;
4638 case 0x1e: /* V9 stxa */
c2bc0e38 4639 save_state(dc, cpu_cond);
6ae20372 4640 gen_st_asi(cpu_val, cpu_addr, insn, 8);
9fd1ae3a 4641 dc->npc = DYNAMIC_PC;
0f8a249a 4642 break;
3475187d 4643#endif
0f8a249a
BS
4644 default:
4645 goto illegal_insn;
4646 }
4647 } else if (xop > 0x23 && xop < 0x28) {
6ae20372 4648 if (gen_trap_ifnofpu(dc, cpu_cond))
a80dde08 4649 goto jmp_insn;
c2bc0e38 4650 save_state(dc, cpu_cond);
0f8a249a 4651 switch (xop) {
b89e94af 4652 case 0x24: /* stf, store fpreg */
2cade6a3 4653 gen_address_mask(dc, cpu_addr);
527067d8
BS
4654 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_fpr[rd]);
4655 tcg_gen_qemu_st32(cpu_tmp0, cpu_addr, dc->mem_idx);
0f8a249a
BS
4656 break;
4657 case 0x25: /* stfsr, V9 stxfsr */
3a3b925d 4658#ifdef TARGET_SPARC64
2cade6a3 4659 gen_address_mask(dc, cpu_addr);
3a3b925d
BS
4660 tcg_gen_ld_i64(cpu_tmp64, cpu_env, offsetof(CPUState, fsr));
4661 if (rd == 1)
4662 tcg_gen_qemu_st64(cpu_tmp64, cpu_addr, dc->mem_idx);
527067d8
BS
4663 else
4664 tcg_gen_qemu_st32(cpu_tmp64, cpu_addr, dc->mem_idx);
3a3b925d
BS
4665#else
4666 tcg_gen_ld_i32(cpu_tmp32, cpu_env, offsetof(CPUState, fsr));
6ae20372 4667 tcg_gen_qemu_st32(cpu_tmp32, cpu_addr, dc->mem_idx);
3a3b925d 4668#endif
0f8a249a 4669 break;
1f587329
BS
4670 case 0x26:
4671#ifdef TARGET_SPARC64
1f587329 4672 /* V9 stqf, store quad fpreg */
2ea815ca 4673 {
a7812ae4 4674 TCGv_i32 r_const;
2ea815ca
BS
4675
4676 CHECK_FPU_FEATURE(dc, FLOAT128);
4677 gen_op_load_fpr_QT0(QFPREG(rd));
4678 r_const = tcg_const_i32(dc->mem_idx);
1295001c 4679 gen_address_mask(dc, cpu_addr);
a7812ae4
PB
4680 gen_helper_stqf(cpu_addr, r_const);
4681 tcg_temp_free_i32(r_const);
2ea815ca 4682 }
1f587329 4683 break;
1f587329
BS
4684#else /* !TARGET_SPARC64 */
4685 /* stdfq, store floating point queue */
4686#if defined(CONFIG_USER_ONLY)
4687 goto illegal_insn;
4688#else
0f8a249a
BS
4689 if (!supervisor(dc))
4690 goto priv_insn;
6ae20372 4691 if (gen_trap_ifnofpu(dc, cpu_cond))
0f8a249a
BS
4692 goto jmp_insn;
4693 goto nfq_insn;
1f587329 4694#endif
0f8a249a 4695#endif
b89e94af 4696 case 0x27: /* stdf, store double fpreg */
2ea815ca 4697 {
a7812ae4 4698 TCGv_i32 r_const;
2ea815ca
BS
4699
4700 gen_op_load_fpr_DT0(DFPREG(rd));
4701 r_const = tcg_const_i32(dc->mem_idx);
1295001c 4702 gen_address_mask(dc, cpu_addr);
a7812ae4
PB
4703 gen_helper_stdf(cpu_addr, r_const);
4704 tcg_temp_free_i32(r_const);
2ea815ca 4705 }
0f8a249a
BS
4706 break;
4707 default:
4708 goto illegal_insn;
4709 }
4710 } else if (xop > 0x33 && xop < 0x3f) {
c2bc0e38 4711 save_state(dc, cpu_cond);
0f8a249a 4712 switch (xop) {
a4d17f19 4713#ifdef TARGET_SPARC64
0f8a249a 4714 case 0x34: /* V9 stfa */
6ae20372 4715 gen_stf_asi(cpu_addr, insn, 4, rd);
0f8a249a 4716 break;
1f587329 4717 case 0x36: /* V9 stqfa */
2ea815ca 4718 {
a7812ae4 4719 TCGv_i32 r_const;
2ea815ca
BS
4720
4721 CHECK_FPU_FEATURE(dc, FLOAT128);
4722 r_const = tcg_const_i32(7);
a7812ae4
PB
4723 gen_helper_check_align(cpu_addr, r_const);
4724 tcg_temp_free_i32(r_const);
2ea815ca
BS
4725 gen_op_load_fpr_QT0(QFPREG(rd));
4726 gen_stf_asi(cpu_addr, insn, 16, QFPREG(rd));
4727 }
1f587329 4728 break;
0f8a249a 4729 case 0x37: /* V9 stdfa */
3391c818 4730 gen_op_load_fpr_DT0(DFPREG(rd));
6ae20372 4731 gen_stf_asi(cpu_addr, insn, 8, DFPREG(rd));
0f8a249a
BS
4732 break;
4733 case 0x3c: /* V9 casa */
71817e48 4734 gen_cas_asi(cpu_val, cpu_addr, cpu_src2, insn, rd);
6ae20372 4735 gen_movl_TN_reg(rd, cpu_val);
0f8a249a
BS
4736 break;
4737 case 0x3e: /* V9 casxa */
71817e48 4738 gen_casx_asi(cpu_val, cpu_addr, cpu_src2, insn, rd);
6ae20372 4739 gen_movl_TN_reg(rd, cpu_val);
0f8a249a 4740 break;
a4d17f19 4741#else
0f8a249a
BS
4742 case 0x34: /* stc */
4743 case 0x35: /* stcsr */
4744 case 0x36: /* stdcq */
4745 case 0x37: /* stdc */
4746 goto ncp_insn;
4747#endif
4748 default:
4749 goto illegal_insn;
4750 }
dc1a6971 4751 } else
0f8a249a
BS
4752 goto illegal_insn;
4753 }
4754 break;
cf495bcf
FB
4755 }
4756 /* default case for non jump instructions */
72cbca10 4757 if (dc->npc == DYNAMIC_PC) {
0f8a249a
BS
4758 dc->pc = DYNAMIC_PC;
4759 gen_op_next_insn();
72cbca10
FB
4760 } else if (dc->npc == JUMP_PC) {
4761 /* we can do a static jump */
6ae20372 4762 gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
72cbca10
FB
4763 dc->is_br = 1;
4764 } else {
0f8a249a
BS
4765 dc->pc = dc->npc;
4766 dc->npc = dc->npc + 4;
cf495bcf 4767 }
e80cfcfc 4768 jmp_insn:
42a8aa83 4769 goto egress;
cf495bcf 4770 illegal_insn:
2ea815ca 4771 {
a7812ae4 4772 TCGv_i32 r_const;
2ea815ca
BS
4773
4774 save_state(dc, cpu_cond);
4775 r_const = tcg_const_i32(TT_ILL_INSN);
a7812ae4
PB
4776 gen_helper_raise_exception(r_const);
4777 tcg_temp_free_i32(r_const);
2ea815ca
BS
4778 dc->is_br = 1;
4779 }
42a8aa83 4780 goto egress;
64a88d5d 4781 unimp_flush:
2ea815ca 4782 {
a7812ae4 4783 TCGv_i32 r_const;
2ea815ca
BS
4784
4785 save_state(dc, cpu_cond);
4786 r_const = tcg_const_i32(TT_UNIMP_FLUSH);
a7812ae4
PB
4787 gen_helper_raise_exception(r_const);
4788 tcg_temp_free_i32(r_const);
2ea815ca
BS
4789 dc->is_br = 1;
4790 }
42a8aa83 4791 goto egress;
e80cfcfc 4792#if !defined(CONFIG_USER_ONLY)
e8af50a3 4793 priv_insn:
2ea815ca 4794 {
a7812ae4 4795 TCGv_i32 r_const;
2ea815ca
BS
4796
4797 save_state(dc, cpu_cond);
4798 r_const = tcg_const_i32(TT_PRIV_INSN);
a7812ae4
PB
4799 gen_helper_raise_exception(r_const);
4800 tcg_temp_free_i32(r_const);
2ea815ca
BS
4801 dc->is_br = 1;
4802 }
42a8aa83 4803 goto egress;
64a88d5d 4804#endif
e80cfcfc 4805 nfpu_insn:
6ae20372 4806 save_state(dc, cpu_cond);
e80cfcfc
FB
4807 gen_op_fpexception_im(FSR_FTT_UNIMPFPOP);
4808 dc->is_br = 1;
42a8aa83 4809 goto egress;
64a88d5d 4810#if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
9143e598 4811 nfq_insn:
6ae20372 4812 save_state(dc, cpu_cond);
9143e598
BS
4813 gen_op_fpexception_im(FSR_FTT_SEQ_ERROR);
4814 dc->is_br = 1;
42a8aa83 4815 goto egress;
9143e598 4816#endif
fcc72045
BS
4817#ifndef TARGET_SPARC64
4818 ncp_insn:
2ea815ca
BS
4819 {
4820 TCGv r_const;
4821
4822 save_state(dc, cpu_cond);
4823 r_const = tcg_const_i32(TT_NCP_INSN);
a7812ae4 4824 gen_helper_raise_exception(r_const);
2ea815ca
BS
4825 tcg_temp_free(r_const);
4826 dc->is_br = 1;
4827 }
42a8aa83 4828 goto egress;
fcc72045 4829#endif
42a8aa83
RH
4830 egress:
4831 tcg_temp_free(cpu_tmp1);
4832 tcg_temp_free(cpu_tmp2);
7a3f1944
FB
4833}
4834
2cfc5f17
TS
4835static inline void gen_intermediate_code_internal(TranslationBlock * tb,
4836 int spc, CPUSPARCState *env)
7a3f1944 4837{
72cbca10 4838 target_ulong pc_start, last_pc;
cf495bcf
FB
4839 uint16_t *gen_opc_end;
4840 DisasContext dc1, *dc = &dc1;
a1d1bb31 4841 CPUBreakpoint *bp;
e8af50a3 4842 int j, lj = -1;
2e70f6ef
PB
4843 int num_insns;
4844 int max_insns;
cf495bcf
FB
4845
4846 memset(dc, 0, sizeof(DisasContext));
cf495bcf 4847 dc->tb = tb;
72cbca10 4848 pc_start = tb->pc;
cf495bcf 4849 dc->pc = pc_start;
e80cfcfc 4850 last_pc = dc->pc;
72cbca10 4851 dc->npc = (target_ulong) tb->cs_base;
8393617c 4852 dc->cc_op = CC_OP_DYNAMIC;
6f27aba6 4853 dc->mem_idx = cpu_mmu_index(env);
5578ceab
BS
4854 dc->def = env->def;
4855 if ((dc->def->features & CPU_FEATURE_FLOAT))
64a88d5d 4856 dc->fpu_enabled = cpu_fpu_enabled(env);
5578ceab 4857 else
64a88d5d 4858 dc->fpu_enabled = 0;
2cade6a3
BS
4859#ifdef TARGET_SPARC64
4860 dc->address_mask_32bit = env->pstate & PS_AM;
4861#endif
060718c1 4862 dc->singlestep = (env->singlestep_enabled || singlestep);
cf495bcf 4863 gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
cf495bcf 4864
a7812ae4
PB
4865 cpu_tmp0 = tcg_temp_new();
4866 cpu_tmp32 = tcg_temp_new_i32();
4867 cpu_tmp64 = tcg_temp_new_i64();
d987963a 4868
a7812ae4 4869 cpu_dst = tcg_temp_local_new();
d987963a
BS
4870
4871 // loads and stores
a7812ae4
PB
4872 cpu_val = tcg_temp_local_new();
4873 cpu_addr = tcg_temp_local_new();
1a2fb1c0 4874
2e70f6ef
PB
4875 num_insns = 0;
4876 max_insns = tb->cflags & CF_COUNT_MASK;
4877 if (max_insns == 0)
4878 max_insns = CF_COUNT_MASK;
4879 gen_icount_start();
cf495bcf 4880 do {
72cf2d4f
BS
4881 if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
4882 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
a1d1bb31 4883 if (bp->pc == dc->pc) {
0f8a249a 4884 if (dc->pc != pc_start)
6ae20372 4885 save_state(dc, cpu_cond);
a7812ae4 4886 gen_helper_debug();
57fec1fe 4887 tcg_gen_exit_tb(0);
0f8a249a 4888 dc->is_br = 1;
e80cfcfc 4889 goto exit_gen_loop;
e8af50a3
FB
4890 }
4891 }
4892 }
4893 if (spc) {
93fcfe39 4894 qemu_log("Search PC...\n");
e8af50a3
FB
4895 j = gen_opc_ptr - gen_opc_buf;
4896 if (lj < j) {
4897 lj++;
4898 while (lj < j)
4899 gen_opc_instr_start[lj++] = 0;
4900 gen_opc_pc[lj] = dc->pc;
4901 gen_opc_npc[lj] = dc->npc;
4902 gen_opc_instr_start[lj] = 1;
2e70f6ef 4903 gen_opc_icount[lj] = num_insns;
e8af50a3
FB
4904 }
4905 }
2e70f6ef
PB
4906 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
4907 gen_io_start();
0f8a249a
BS
4908 last_pc = dc->pc;
4909 disas_sparc_insn(dc);
2e70f6ef 4910 num_insns++;
0f8a249a
BS
4911
4912 if (dc->is_br)
4913 break;
4914 /* if the next PC is different, we abort now */
4915 if (dc->pc != (last_pc + 4))
4916 break;
d39c0b99
FB
4917 /* if we reach a page boundary, we stop generation so that the
4918 PC of a TT_TFAULT exception is always in the right page */
4919 if ((dc->pc & (TARGET_PAGE_SIZE - 1)) == 0)
4920 break;
e80cfcfc
FB
4921 /* if single step mode, we generate only one instruction and
4922 generate an exception */
060718c1 4923 if (dc->singlestep) {
e80cfcfc
FB
4924 break;
4925 }
cf495bcf 4926 } while ((gen_opc_ptr < gen_opc_end) &&
2e70f6ef
PB
4927 (dc->pc - pc_start) < (TARGET_PAGE_SIZE - 32) &&
4928 num_insns < max_insns);
e80cfcfc
FB
4929
4930 exit_gen_loop:
d987963a 4931 tcg_temp_free(cpu_addr);
3f0436fe 4932 tcg_temp_free(cpu_val);
d987963a 4933 tcg_temp_free(cpu_dst);
a7812ae4
PB
4934 tcg_temp_free_i64(cpu_tmp64);
4935 tcg_temp_free_i32(cpu_tmp32);
2ea815ca 4936 tcg_temp_free(cpu_tmp0);
2e70f6ef
PB
4937 if (tb->cflags & CF_LAST_IO)
4938 gen_io_end();
72cbca10 4939 if (!dc->is_br) {
5fafdf24 4940 if (dc->pc != DYNAMIC_PC &&
72cbca10
FB
4941 (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) {
4942 /* static PC and NPC: we can use direct chaining */
2f5680ee 4943 gen_goto_tb(dc, 0, dc->pc, dc->npc);
72cbca10
FB
4944 } else {
4945 if (dc->pc != DYNAMIC_PC)
2f5680ee 4946 tcg_gen_movi_tl(cpu_pc, dc->pc);
6ae20372 4947 save_npc(dc, cpu_cond);
57fec1fe 4948 tcg_gen_exit_tb(0);
72cbca10
FB
4949 }
4950 }
2e70f6ef 4951 gen_icount_end(tb, num_insns);
cf495bcf 4952 *gen_opc_ptr = INDEX_op_end;
e8af50a3
FB
4953 if (spc) {
4954 j = gen_opc_ptr - gen_opc_buf;
4955 lj++;
4956 while (lj <= j)
4957 gen_opc_instr_start[lj++] = 0;
e8af50a3 4958#if 0
93fcfe39 4959 log_page_dump();
e8af50a3 4960#endif
c3278b7b
FB
4961 gen_opc_jump_pc[0] = dc->jump_pc[0];
4962 gen_opc_jump_pc[1] = dc->jump_pc[1];
e8af50a3 4963 } else {
e80cfcfc 4964 tb->size = last_pc + 4 - pc_start;
2e70f6ef 4965 tb->icount = num_insns;
e8af50a3 4966 }
7a3f1944 4967#ifdef DEBUG_DISAS
8fec2b8c 4968 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
93fcfe39
AL
4969 qemu_log("--------------\n");
4970 qemu_log("IN: %s\n", lookup_symbol(pc_start));
4971 log_target_disas(pc_start, last_pc + 4 - pc_start, 0);
4972 qemu_log("\n");
cf495bcf 4973 }
7a3f1944 4974#endif
7a3f1944
FB
4975}
4976
2cfc5f17 4977void gen_intermediate_code(CPUSPARCState * env, TranslationBlock * tb)
7a3f1944 4978{
2cfc5f17 4979 gen_intermediate_code_internal(tb, 0, env);
7a3f1944
FB
4980}
4981
2cfc5f17 4982void gen_intermediate_code_pc(CPUSPARCState * env, TranslationBlock * tb)
7a3f1944 4983{
2cfc5f17 4984 gen_intermediate_code_internal(tb, 1, env);
7a3f1944
FB
4985}
4986
c48fcb47 4987void gen_intermediate_code_init(CPUSPARCState *env)
e80cfcfc 4988{
f5069b26 4989 unsigned int i;
c48fcb47 4990 static int inited;
f5069b26
BS
4991 static const char * const gregnames[8] = {
4992 NULL, // g0 not used
4993 "g1",
4994 "g2",
4995 "g3",
4996 "g4",
4997 "g5",
4998 "g6",
4999 "g7",
5000 };
714547bb
BS
5001 static const char * const fregnames[64] = {
5002 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
5003 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
5004 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
5005 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
5006 "f32", "f33", "f34", "f35", "f36", "f37", "f38", "f39",
5007 "f40", "f41", "f42", "f43", "f44", "f45", "f46", "f47",
5008 "f48", "f49", "f50", "f51", "f52", "f53", "f54", "f55",
5009 "f56", "f57", "f58", "f59", "f60", "f61", "f62", "f63",
5010 };
aaed909a 5011
1a2fb1c0
BS
5012 /* init various static tables */
5013 if (!inited) {
5014 inited = 1;
5015
a7812ae4
PB
5016 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
5017 cpu_regwptr = tcg_global_mem_new_ptr(TCG_AREG0,
5018 offsetof(CPUState, regwptr),
5019 "regwptr");
1a2fb1c0 5020#ifdef TARGET_SPARC64
a7812ae4
PB
5021 cpu_xcc = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUState, xcc),
5022 "xcc");
5023 cpu_asi = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUState, asi),
5024 "asi");
5025 cpu_fprs = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUState, fprs),
5026 "fprs");
5027 cpu_gsr = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, gsr),
255e1fcb 5028 "gsr");
a7812ae4 5029 cpu_tick_cmpr = tcg_global_mem_new(TCG_AREG0,
255e1fcb
BS
5030 offsetof(CPUState, tick_cmpr),
5031 "tick_cmpr");
a7812ae4 5032 cpu_stick_cmpr = tcg_global_mem_new(TCG_AREG0,
255e1fcb
BS
5033 offsetof(CPUState, stick_cmpr),
5034 "stick_cmpr");
a7812ae4 5035 cpu_hstick_cmpr = tcg_global_mem_new(TCG_AREG0,
255e1fcb
BS
5036 offsetof(CPUState, hstick_cmpr),
5037 "hstick_cmpr");
a7812ae4 5038 cpu_hintp = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, hintp),
255e1fcb 5039 "hintp");
a7812ae4
PB
5040 cpu_htba = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, htba),
5041 "htba");
5042 cpu_hver = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, hver),
5043 "hver");
5044 cpu_ssr = tcg_global_mem_new(TCG_AREG0,
255e1fcb 5045 offsetof(CPUState, ssr), "ssr");
a7812ae4 5046 cpu_ver = tcg_global_mem_new(TCG_AREG0,
255e1fcb 5047 offsetof(CPUState, version), "ver");
a7812ae4
PB
5048 cpu_softint = tcg_global_mem_new_i32(TCG_AREG0,
5049 offsetof(CPUState, softint),
5050 "softint");
255e1fcb 5051#else
a7812ae4 5052 cpu_wim = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, wim),
255e1fcb 5053 "wim");
1a2fb1c0 5054#endif
a7812ae4 5055 cpu_cond = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cond),
77f193da 5056 "cond");
a7812ae4 5057 cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_src),
dc99a3f2 5058 "cc_src");
a7812ae4 5059 cpu_cc_src2 = tcg_global_mem_new(TCG_AREG0,
d9bdab86
BS
5060 offsetof(CPUState, cc_src2),
5061 "cc_src2");
a7812ae4 5062 cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_dst),
dc99a3f2 5063 "cc_dst");
8393617c
BS
5064 cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUState, cc_op),
5065 "cc_op");
a7812ae4
PB
5066 cpu_psr = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUState, psr),
5067 "psr");
5068 cpu_fsr = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, fsr),
87e92502 5069 "fsr");
a7812ae4 5070 cpu_pc = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, pc),
48d5c82b 5071 "pc");
a7812ae4
PB
5072 cpu_npc = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, npc),
5073 "npc");
5074 cpu_y = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, y), "y");
255e1fcb 5075#ifndef CONFIG_USER_ONLY
a7812ae4 5076 cpu_tbr = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, tbr),
255e1fcb
BS
5077 "tbr");
5078#endif
f5069b26 5079 for (i = 1; i < 8; i++)
a7812ae4 5080 cpu_gregs[i] = tcg_global_mem_new(TCG_AREG0,
f5069b26
BS
5081 offsetof(CPUState, gregs[i]),
5082 gregnames[i]);
714547bb 5083 for (i = 0; i < TARGET_FPREGS; i++)
a7812ae4
PB
5084 cpu_fpr[i] = tcg_global_mem_new_i32(TCG_AREG0,
5085 offsetof(CPUState, fpr[i]),
5086 fregnames[i]);
714547bb 5087
c9e03d8f
BS
5088 /* register helpers */
5089
a7812ae4 5090#define GEN_HELPER 2
c9e03d8f 5091#include "helper.h"
1a2fb1c0 5092 }
658138bc 5093}
d2856f1a 5094
e87b7cb0 5095void restore_state_to_opc(CPUState *env, TranslationBlock *tb, int pc_pos)
d2856f1a
AJ
5096{
5097 target_ulong npc;
5098 env->pc = gen_opc_pc[pc_pos];
5099 npc = gen_opc_npc[pc_pos];
5100 if (npc == 1) {
5101 /* dynamic NPC: already stored */
5102 } else if (npc == 2) {
d7da2a10
BS
5103 /* jump PC: use 'cond' and the jump targets of the translation */
5104 if (env->cond) {
d2856f1a 5105 env->npc = gen_opc_jump_pc[0];
d7da2a10 5106 } else {
d2856f1a 5107 env->npc = gen_opc_jump_pc[1];
d7da2a10 5108 }
d2856f1a
AJ
5109 } else {
5110 env->npc = npc;
5111 }
14ed7adc
IK
5112
5113 /* flush pending conditional evaluations before exposing cpu state */
5114 if (CC_OP != CC_OP_FLAGS) {
5115 helper_compute_psr();
5116 }
d2856f1a 5117}