]> git.proxmox.com Git - mirror_qemu.git/blame - target-xtensa/overlay_tool.h
target-xtensa: better control rsr/wsr/xsr access to SRs
[mirror_qemu.git] / target-xtensa / overlay_tool.h
CommitLineData
ac8b7db4
MF
1/*
2 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
7 * * Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * * Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * * Neither the name of the Open Source and Linux Lab nor the
13 * names of its contributors may be used to endorse or promote products
14 * derived from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#define XTREG(idx, ofs, bi, sz, al, no, flags, cp, typ, grp, name, \
29 a1, a2, a3, a4, a5, a6) \
30 { .targno = (no), .type = (typ), .group = (grp) },
31
32#ifndef XCHAL_HAVE_DIV32
33#define XCHAL_HAVE_DIV32 0
34#endif
35
36#ifndef XCHAL_UNALIGNED_LOAD_HW
37#define XCHAL_UNALIGNED_LOAD_HW 0
38#endif
39
40#ifndef XCHAL_HAVE_VECBASE
41#define XCHAL_HAVE_VECBASE 0
42#define XCHAL_VECBASE_RESET_VADDR 0
43#endif
44
fcc803d1
MF
45#ifndef XCHAL_HW_MIN_VERSION
46#define XCHAL_HW_MIN_VERSION 0
47#endif
48
ac8b7db4
MF
49#define XCHAL_OPTION(xchal, qemu) ((xchal) ? XTENSA_OPTION_BIT(qemu) : 0)
50
51#define XTENSA_OPTIONS ( \
52 XCHAL_OPTION(XCHAL_HAVE_DENSITY, XTENSA_OPTION_CODE_DENSITY) | \
53 XCHAL_OPTION(XCHAL_HAVE_LOOPS, XTENSA_OPTION_LOOP) | \
54 XCHAL_OPTION(XCHAL_HAVE_ABSOLUTE_LITERALS, XTENSA_OPTION_EXTENDED_L32R) | \
55 XCHAL_OPTION(XCHAL_HAVE_MUL16, XTENSA_OPTION_16_BIT_IMUL) | \
56 XCHAL_OPTION(XCHAL_HAVE_MUL32, XTENSA_OPTION_32_BIT_IMUL) | \
57 XCHAL_OPTION(XCHAL_HAVE_MUL32_HIGH, XTENSA_OPTION_32_BIT_IMUL_HIGH) | \
58 XCHAL_OPTION(XCHAL_HAVE_DIV32, XTENSA_OPTION_32_BIT_IDIV) | \
59 XCHAL_OPTION(XCHAL_HAVE_MAC16, XTENSA_OPTION_MAC16) | \
60 XCHAL_OPTION(XCHAL_HAVE_NSA, XTENSA_OPTION_MISC_OP_NSA) | \
61 XCHAL_OPTION(XCHAL_HAVE_MINMAX, XTENSA_OPTION_MISC_OP_MINMAX) | \
62 XCHAL_OPTION(XCHAL_HAVE_SEXT, XTENSA_OPTION_MISC_OP_SEXT) | \
63 XCHAL_OPTION(XCHAL_HAVE_CLAMPS, XTENSA_OPTION_MISC_OP_CLAMPS) | \
64 XCHAL_OPTION(XCHAL_HAVE_CP, XTENSA_OPTION_COPROCESSOR) | \
10f6ca03 65 XCHAL_OPTION(XCHAL_HAVE_BOOLEANS, XTENSA_OPTION_BOOLEAN) | \
ac8b7db4
MF
66 XCHAL_OPTION(XCHAL_HAVE_FP, XTENSA_OPTION_FP_COPROCESSOR) | \
67 XCHAL_OPTION(XCHAL_HAVE_RELEASE_SYNC, XTENSA_OPTION_MP_SYNCHRO) | \
68 XCHAL_OPTION(XCHAL_HAVE_S32C1I, XTENSA_OPTION_CONDITIONAL_STORE) | \
fcc803d1
MF
69 XCHAL_OPTION(XCHAL_HAVE_S32C1I && XCHAL_HW_MIN_VERSION >= 230000, \
70 XTENSA_OPTION_ATOMCTL) | \
ac8b7db4
MF
71 /* Interrupts and exceptions */ \
72 XCHAL_OPTION(XCHAL_HAVE_EXCEPTIONS, XTENSA_OPTION_EXCEPTION) | \
73 XCHAL_OPTION(XCHAL_HAVE_VECBASE, XTENSA_OPTION_RELOCATABLE_VECTOR) | \
74 XCHAL_OPTION(XCHAL_UNALIGNED_LOAD_EXCEPTION, \
75 XTENSA_OPTION_UNALIGNED_EXCEPTION) | \
76 XCHAL_OPTION(XCHAL_HAVE_INTERRUPTS, XTENSA_OPTION_INTERRUPT) | \
77 XCHAL_OPTION(XCHAL_HAVE_HIGHPRI_INTERRUPTS, \
78 XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT) | \
79 XCHAL_OPTION(XCHAL_HAVE_CCOUNT, XTENSA_OPTION_TIMER_INTERRUPT) | \
80 /* Local memory, TODO */ \
0c852e17
MF
81 XCHAL_OPTION(XCHAL_ICACHE_WAYS, XTENSA_OPTION_ICACHE) | \
82 XCHAL_OPTION(XCHAL_ICACHE_LINE_LOCKABLE, \
83 XTENSA_OPTION_ICACHE_INDEX_LOCK) | \
84 XCHAL_OPTION(XCHAL_DCACHE_WAYS, XTENSA_OPTION_DCACHE) | \
85 XCHAL_OPTION(XCHAL_DCACHE_LINE_LOCKABLE, \
86 XTENSA_OPTION_DCACHE_INDEX_LOCK) | \
ac8b7db4
MF
87 XCHAL_OPTION(XCHAL_UNALIGNED_LOAD_HW, XTENSA_OPTION_HW_ALIGNMENT) | \
88 /* Memory protection and translation */ \
89 XCHAL_OPTION(XCHAL_HAVE_MIMIC_CACHEATTR, \
90 XTENSA_OPTION_REGION_PROTECTION) | \
91 XCHAL_OPTION(XCHAL_HAVE_XLT_CACHEATTR, \
92 XTENSA_OPTION_REGION_TRANSLATION) | \
93 XCHAL_OPTION(XCHAL_HAVE_PTP_MMU, XTENSA_OPTION_MMU) | \
4e41d2f5 94 XCHAL_OPTION(XCHAL_HAVE_CACHEATTR, XTENSA_OPTION_CACHEATTR) | \
ac8b7db4
MF
95 /* Other, TODO */ \
96 XCHAL_OPTION(XCHAL_HAVE_WINDOWED, XTENSA_OPTION_WINDOWED_REGISTER) | \
fe0bd475
MF
97 XCHAL_OPTION(XCHAL_HAVE_DEBUG, XTENSA_OPTION_DEBUG) |\
98 XCHAL_OPTION(XCHAL_HAVE_THREADPTR, XTENSA_OPTION_THREAD_POINTER) | \
99 XCHAL_OPTION(XCHAL_HAVE_PRID, XTENSA_OPTION_PROCESSOR_ID))
ac8b7db4
MF
100
101#ifndef XCHAL_WINDOW_OF4_VECOFS
102#define XCHAL_WINDOW_OF4_VECOFS 0x00000000
103#define XCHAL_WINDOW_UF4_VECOFS 0x00000040
104#define XCHAL_WINDOW_OF8_VECOFS 0x00000080
105#define XCHAL_WINDOW_UF8_VECOFS 0x000000C0
106#define XCHAL_WINDOW_OF12_VECOFS 0x00000100
107#define XCHAL_WINDOW_UF12_VECOFS 0x00000140
108#endif
109
110#define EXCEPTION_VECTORS { \
111 [EXC_RESET] = XCHAL_RESET_VECTOR_VADDR, \
112 [EXC_WINDOW_OVERFLOW4] = XCHAL_WINDOW_OF4_VECOFS + \
113 XCHAL_WINDOW_VECTORS_VADDR, \
114 [EXC_WINDOW_UNDERFLOW4] = XCHAL_WINDOW_UF4_VECOFS + \
115 XCHAL_WINDOW_VECTORS_VADDR, \
116 [EXC_WINDOW_OVERFLOW8] = XCHAL_WINDOW_OF8_VECOFS + \
117 XCHAL_WINDOW_VECTORS_VADDR, \
118 [EXC_WINDOW_UNDERFLOW8] = XCHAL_WINDOW_UF8_VECOFS + \
119 XCHAL_WINDOW_VECTORS_VADDR, \
120 [EXC_WINDOW_OVERFLOW12] = XCHAL_WINDOW_OF12_VECOFS + \
121 XCHAL_WINDOW_VECTORS_VADDR, \
122 [EXC_WINDOW_UNDERFLOW12] = XCHAL_WINDOW_UF12_VECOFS + \
123 XCHAL_WINDOW_VECTORS_VADDR, \
124 [EXC_KERNEL] = XCHAL_KERNEL_VECTOR_VADDR, \
125 [EXC_USER] = XCHAL_USER_VECTOR_VADDR, \
126 [EXC_DOUBLE] = XCHAL_DOUBLEEXC_VECTOR_VADDR, \
18da9326 127 [EXC_DEBUG] = XCHAL_DEBUG_VECTOR_VADDR, \
ac8b7db4
MF
128 }
129
130#define INTERRUPT_VECTORS { \
131 0, \
132 0, \
133 XCHAL_INTLEVEL2_VECTOR_VADDR, \
134 XCHAL_INTLEVEL3_VECTOR_VADDR, \
135 XCHAL_INTLEVEL4_VECTOR_VADDR, \
136 XCHAL_INTLEVEL5_VECTOR_VADDR, \
137 XCHAL_INTLEVEL6_VECTOR_VADDR, \
138 XCHAL_INTLEVEL7_VECTOR_VADDR, \
139 }
140
141#define LEVEL_MASKS { \
142 [1] = XCHAL_INTLEVEL1_MASK, \
143 [2] = XCHAL_INTLEVEL2_MASK, \
144 [3] = XCHAL_INTLEVEL3_MASK, \
145 [4] = XCHAL_INTLEVEL4_MASK, \
146 [5] = XCHAL_INTLEVEL5_MASK, \
147 [6] = XCHAL_INTLEVEL6_MASK, \
148 [7] = XCHAL_INTLEVEL7_MASK, \
149 }
150
151#define INTTYPE_MASKS { \
152 [INTTYPE_EDGE] = XCHAL_INTTYPE_MASK_EXTERN_EDGE, \
153 [INTTYPE_NMI] = XCHAL_INTTYPE_MASK_NMI, \
154 [INTTYPE_SOFTWARE] = XCHAL_INTTYPE_MASK_SOFTWARE, \
155 }
156
157#define XTHAL_INTTYPE_EXTERN_LEVEL INTTYPE_LEVEL
158#define XTHAL_INTTYPE_EXTERN_EDGE INTTYPE_EDGE
159#define XTHAL_INTTYPE_NMI INTTYPE_NMI
160#define XTHAL_INTTYPE_SOFTWARE INTTYPE_SOFTWARE
161#define XTHAL_INTTYPE_TIMER INTTYPE_TIMER
162#define XTHAL_INTTYPE_TBD1 INTTYPE_DEBUG
163#define XTHAL_INTTYPE_TBD2 INTTYPE_WRITE_ERR
164#define XTHAL_INTTYPE_WRITE_ERROR INTTYPE_WRITE_ERR
165
166
167#define INTERRUPT(i) { \
168 .level = XCHAL_INT ## i ## _LEVEL, \
169 .inttype = XCHAL_INT ## i ## _TYPE, \
170 }
171
172#define INTERRUPTS { \
173 [0] = INTERRUPT(0), \
174 [1] = INTERRUPT(1), \
175 [2] = INTERRUPT(2), \
176 [3] = INTERRUPT(3), \
177 [4] = INTERRUPT(4), \
178 [5] = INTERRUPT(5), \
179 [6] = INTERRUPT(6), \
180 [7] = INTERRUPT(7), \
181 [8] = INTERRUPT(8), \
182 [9] = INTERRUPT(9), \
183 [10] = INTERRUPT(10), \
184 [11] = INTERRUPT(11), \
185 [12] = INTERRUPT(12), \
186 [13] = INTERRUPT(13), \
187 [14] = INTERRUPT(14), \
188 [15] = INTERRUPT(15), \
189 [16] = INTERRUPT(16), \
190 [17] = INTERRUPT(17), \
191 [18] = INTERRUPT(18), \
192 [19] = INTERRUPT(19), \
193 [20] = INTERRUPT(20), \
194 [21] = INTERRUPT(21), \
195 [22] = INTERRUPT(22), \
196 [23] = INTERRUPT(23), \
197 [24] = INTERRUPT(24), \
198 [25] = INTERRUPT(25), \
199 [26] = INTERRUPT(26), \
200 [27] = INTERRUPT(27), \
201 [28] = INTERRUPT(28), \
202 [29] = INTERRUPT(29), \
203 [30] = INTERRUPT(30), \
204 [31] = INTERRUPT(31), \
205 }
206
207#define TIMERINTS { \
208 [0] = XCHAL_TIMER0_INTERRUPT, \
209 [1] = XCHAL_TIMER1_INTERRUPT, \
210 [2] = XCHAL_TIMER2_INTERRUPT, \
211 }
212
213#define EXTINTS { \
214 [0] = XCHAL_EXTINT0_NUM, \
215 [1] = XCHAL_EXTINT1_NUM, \
216 [2] = XCHAL_EXTINT2_NUM, \
217 [3] = XCHAL_EXTINT3_NUM, \
218 [4] = XCHAL_EXTINT4_NUM, \
219 [5] = XCHAL_EXTINT5_NUM, \
220 [6] = XCHAL_EXTINT6_NUM, \
221 [7] = XCHAL_EXTINT7_NUM, \
222 [8] = XCHAL_EXTINT8_NUM, \
223 [9] = XCHAL_EXTINT9_NUM, \
224 [10] = XCHAL_EXTINT10_NUM, \
225 [11] = XCHAL_EXTINT11_NUM, \
226 [12] = XCHAL_EXTINT12_NUM, \
227 [13] = XCHAL_EXTINT13_NUM, \
228 [14] = XCHAL_EXTINT14_NUM, \
229 [15] = XCHAL_EXTINT15_NUM, \
230 [16] = XCHAL_EXTINT16_NUM, \
231 [17] = XCHAL_EXTINT17_NUM, \
232 [18] = XCHAL_EXTINT18_NUM, \
233 [19] = XCHAL_EXTINT19_NUM, \
234 [20] = XCHAL_EXTINT20_NUM, \
235 [21] = XCHAL_EXTINT21_NUM, \
236 [22] = XCHAL_EXTINT22_NUM, \
237 [23] = XCHAL_EXTINT23_NUM, \
238 [24] = XCHAL_EXTINT24_NUM, \
239 [25] = XCHAL_EXTINT25_NUM, \
240 [26] = XCHAL_EXTINT26_NUM, \
241 [27] = XCHAL_EXTINT27_NUM, \
242 [28] = XCHAL_EXTINT28_NUM, \
243 [29] = XCHAL_EXTINT29_NUM, \
244 [30] = XCHAL_EXTINT30_NUM, \
245 [31] = XCHAL_EXTINT31_NUM, \
246 }
247
248#define EXCEPTIONS_SECTION \
249 .excm_level = XCHAL_EXCM_LEVEL, \
250 .vecbase = XCHAL_VECBASE_RESET_VADDR, \
251 .exception_vector = EXCEPTION_VECTORS
252
253#define INTERRUPTS_SECTION \
254 .ninterrupt = XCHAL_NUM_INTERRUPTS, \
255 .nlevel = XCHAL_NUM_INTLEVELS, \
256 .interrupt_vector = INTERRUPT_VECTORS, \
257 .level_mask = LEVEL_MASKS, \
258 .inttype_mask = INTTYPE_MASKS, \
259 .interrupt = INTERRUPTS, \
260 .nccompare = XCHAL_NUM_TIMERS, \
261 .timerint = TIMERINTS, \
262 .nextint = XCHAL_NUM_EXTINTERRUPTS, \
263 .extint = EXTINTS
264
b96ac3e4
MF
265#if XCHAL_HAVE_PTP_MMU
266
ac8b7db4
MF
267#define TLB_TEMPLATE(ways, refill_way_size, way56) { \
268 .nways = ways, \
269 .way_size = { \
270 (refill_way_size), (refill_way_size), \
271 (refill_way_size), (refill_way_size), \
0fdd2e1d 272 4, (way56) ? 4 : 2, (way56) ? 8 : 2, 1, 1, 1, \
ac8b7db4
MF
273 }, \
274 .varway56 = (way56), \
275 .nrefillentries = (refill_way_size) * 4, \
276 }
277
278#define ITLB(varway56) \
279 TLB_TEMPLATE(7, 1 << XCHAL_ITLB_ARF_ENTRIES_LOG2, varway56)
280
281#define DTLB(varway56) \
282 TLB_TEMPLATE(10, 1 << XCHAL_DTLB_ARF_ENTRIES_LOG2, varway56)
283
ac8b7db4
MF
284#define TLB_SECTION \
285 .itlb = ITLB(XCHAL_HAVE_SPANNING_WAY), \
286 .dtlb = DTLB(XCHAL_HAVE_SPANNING_WAY)
b96ac3e4
MF
287
288#elif XCHAL_HAVE_XLT_CACHEATTR || XCHAL_HAVE_MIMIC_CACHEATTR
289
290#define TLB_TEMPLATE { \
291 .nways = 1, \
292 .way_size = { \
293 8, \
294 } \
295 }
296
297#define TLB_SECTION \
298 .itlb = TLB_TEMPLATE, \
299 .dtlb = TLB_TEMPLATE
300
ac8b7db4
MF
301#endif
302
303#if (defined(TARGET_WORDS_BIGENDIAN) != 0) == (XCHAL_HAVE_BE != 0)
304#define REGISTER_CORE(core) \
305 static void __attribute__((constructor)) register_core(void) \
306 { \
307 static XtensaConfigList node = { \
308 .config = &core, \
309 }; \
310 xtensa_register_core(&node); \
311 }
312#else
313#define REGISTER_CORE(core)
314#endif
315
18da9326
MF
316#define DEBUG_SECTION \
317 .debug_level = XCHAL_DEBUGLEVEL, \
318 .nibreak = XCHAL_NUM_IBREAK, \
319 .ndbreak = XCHAL_NUM_DBREAK
ac8b7db4
MF
320
321#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 2
322#define XCHAL_INTLEVEL2_VECTOR_VADDR 0
323#endif
324#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 3
325#define XCHAL_INTLEVEL3_VECTOR_VADDR 0
326#endif
327#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 4
328#define XCHAL_INTLEVEL4_VECTOR_VADDR 0
329#endif
330#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 5
331#define XCHAL_INTLEVEL5_VECTOR_VADDR 0
332#endif
333#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 6
334#define XCHAL_INTLEVEL6_VECTOR_VADDR 0
335#endif
336#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 7
337#define XCHAL_INTLEVEL7_VECTOR_VADDR 0
338#endif
339
340
341#if XCHAL_NUM_INTERRUPTS <= 0
342#define XCHAL_INT0_LEVEL 0
343#define XCHAL_INT0_TYPE 0
344#endif
345#if XCHAL_NUM_INTERRUPTS <= 1
346#define XCHAL_INT1_LEVEL 0
347#define XCHAL_INT1_TYPE 0
348#endif
349#if XCHAL_NUM_INTERRUPTS <= 2
350#define XCHAL_INT2_LEVEL 0
351#define XCHAL_INT2_TYPE 0
352#endif
353#if XCHAL_NUM_INTERRUPTS <= 3
354#define XCHAL_INT3_LEVEL 0
355#define XCHAL_INT3_TYPE 0
356#endif
357#if XCHAL_NUM_INTERRUPTS <= 4
358#define XCHAL_INT4_LEVEL 0
359#define XCHAL_INT4_TYPE 0
360#endif
361#if XCHAL_NUM_INTERRUPTS <= 5
362#define XCHAL_INT5_LEVEL 0
363#define XCHAL_INT5_TYPE 0
364#endif
365#if XCHAL_NUM_INTERRUPTS <= 6
366#define XCHAL_INT6_LEVEL 0
367#define XCHAL_INT6_TYPE 0
368#endif
369#if XCHAL_NUM_INTERRUPTS <= 7
370#define XCHAL_INT7_LEVEL 0
371#define XCHAL_INT7_TYPE 0
372#endif
373#if XCHAL_NUM_INTERRUPTS <= 8
374#define XCHAL_INT8_LEVEL 0
375#define XCHAL_INT8_TYPE 0
376#endif
377#if XCHAL_NUM_INTERRUPTS <= 9
378#define XCHAL_INT9_LEVEL 0
379#define XCHAL_INT9_TYPE 0
380#endif
381#if XCHAL_NUM_INTERRUPTS <= 10
382#define XCHAL_INT10_LEVEL 0
383#define XCHAL_INT10_TYPE 0
384#endif
385#if XCHAL_NUM_INTERRUPTS <= 11
386#define XCHAL_INT11_LEVEL 0
387#define XCHAL_INT11_TYPE 0
388#endif
389#if XCHAL_NUM_INTERRUPTS <= 12
390#define XCHAL_INT12_LEVEL 0
391#define XCHAL_INT12_TYPE 0
392#endif
393#if XCHAL_NUM_INTERRUPTS <= 13
394#define XCHAL_INT13_LEVEL 0
395#define XCHAL_INT13_TYPE 0
396#endif
397#if XCHAL_NUM_INTERRUPTS <= 14
398#define XCHAL_INT14_LEVEL 0
399#define XCHAL_INT14_TYPE 0
400#endif
401#if XCHAL_NUM_INTERRUPTS <= 15
402#define XCHAL_INT15_LEVEL 0
403#define XCHAL_INT15_TYPE 0
404#endif
405#if XCHAL_NUM_INTERRUPTS <= 16
406#define XCHAL_INT16_LEVEL 0
407#define XCHAL_INT16_TYPE 0
408#endif
409#if XCHAL_NUM_INTERRUPTS <= 17
410#define XCHAL_INT17_LEVEL 0
411#define XCHAL_INT17_TYPE 0
412#endif
413#if XCHAL_NUM_INTERRUPTS <= 18
414#define XCHAL_INT18_LEVEL 0
415#define XCHAL_INT18_TYPE 0
416#endif
417#if XCHAL_NUM_INTERRUPTS <= 19
418#define XCHAL_INT19_LEVEL 0
419#define XCHAL_INT19_TYPE 0
420#endif
421#if XCHAL_NUM_INTERRUPTS <= 20
422#define XCHAL_INT20_LEVEL 0
423#define XCHAL_INT20_TYPE 0
424#endif
425#if XCHAL_NUM_INTERRUPTS <= 21
426#define XCHAL_INT21_LEVEL 0
427#define XCHAL_INT21_TYPE 0
428#endif
429#if XCHAL_NUM_INTERRUPTS <= 22
430#define XCHAL_INT22_LEVEL 0
431#define XCHAL_INT22_TYPE 0
432#endif
433#if XCHAL_NUM_INTERRUPTS <= 23
434#define XCHAL_INT23_LEVEL 0
435#define XCHAL_INT23_TYPE 0
436#endif
437#if XCHAL_NUM_INTERRUPTS <= 24
438#define XCHAL_INT24_LEVEL 0
439#define XCHAL_INT24_TYPE 0
440#endif
441#if XCHAL_NUM_INTERRUPTS <= 25
442#define XCHAL_INT25_LEVEL 0
443#define XCHAL_INT25_TYPE 0
444#endif
445#if XCHAL_NUM_INTERRUPTS <= 26
446#define XCHAL_INT26_LEVEL 0
447#define XCHAL_INT26_TYPE 0
448#endif
449#if XCHAL_NUM_INTERRUPTS <= 27
450#define XCHAL_INT27_LEVEL 0
451#define XCHAL_INT27_TYPE 0
452#endif
453#if XCHAL_NUM_INTERRUPTS <= 28
454#define XCHAL_INT28_LEVEL 0
455#define XCHAL_INT28_TYPE 0
456#endif
457#if XCHAL_NUM_INTERRUPTS <= 29
458#define XCHAL_INT29_LEVEL 0
459#define XCHAL_INT29_TYPE 0
460#endif
461#if XCHAL_NUM_INTERRUPTS <= 30
462#define XCHAL_INT30_LEVEL 0
463#define XCHAL_INT30_TYPE 0
464#endif
465#if XCHAL_NUM_INTERRUPTS <= 31
466#define XCHAL_INT31_LEVEL 0
467#define XCHAL_INT31_TYPE 0
468#endif
469
470
471#if XCHAL_NUM_EXTINTERRUPTS <= 0
472#define XCHAL_EXTINT0_NUM 0
473#endif
474#if XCHAL_NUM_EXTINTERRUPTS <= 1
475#define XCHAL_EXTINT1_NUM 0
476#endif
477#if XCHAL_NUM_EXTINTERRUPTS <= 2
478#define XCHAL_EXTINT2_NUM 0
479#endif
480#if XCHAL_NUM_EXTINTERRUPTS <= 3
481#define XCHAL_EXTINT3_NUM 0
482#endif
483#if XCHAL_NUM_EXTINTERRUPTS <= 4
484#define XCHAL_EXTINT4_NUM 0
485#endif
486#if XCHAL_NUM_EXTINTERRUPTS <= 5
487#define XCHAL_EXTINT5_NUM 0
488#endif
489#if XCHAL_NUM_EXTINTERRUPTS <= 6
490#define XCHAL_EXTINT6_NUM 0
491#endif
492#if XCHAL_NUM_EXTINTERRUPTS <= 7
493#define XCHAL_EXTINT7_NUM 0
494#endif
495#if XCHAL_NUM_EXTINTERRUPTS <= 8
496#define XCHAL_EXTINT8_NUM 0
497#endif
498#if XCHAL_NUM_EXTINTERRUPTS <= 9
499#define XCHAL_EXTINT9_NUM 0
500#endif
501#if XCHAL_NUM_EXTINTERRUPTS <= 10
502#define XCHAL_EXTINT10_NUM 0
503#endif
504#if XCHAL_NUM_EXTINTERRUPTS <= 11
505#define XCHAL_EXTINT11_NUM 0
506#endif
507#if XCHAL_NUM_EXTINTERRUPTS <= 12
508#define XCHAL_EXTINT12_NUM 0
509#endif
510#if XCHAL_NUM_EXTINTERRUPTS <= 13
511#define XCHAL_EXTINT13_NUM 0
512#endif
513#if XCHAL_NUM_EXTINTERRUPTS <= 14
514#define XCHAL_EXTINT14_NUM 0
515#endif
516#if XCHAL_NUM_EXTINTERRUPTS <= 15
517#define XCHAL_EXTINT15_NUM 0
518#endif
519#if XCHAL_NUM_EXTINTERRUPTS <= 16
520#define XCHAL_EXTINT16_NUM 0
521#endif
522#if XCHAL_NUM_EXTINTERRUPTS <= 17
523#define XCHAL_EXTINT17_NUM 0
524#endif
525#if XCHAL_NUM_EXTINTERRUPTS <= 18
526#define XCHAL_EXTINT18_NUM 0
527#endif
528#if XCHAL_NUM_EXTINTERRUPTS <= 19
529#define XCHAL_EXTINT19_NUM 0
530#endif
531#if XCHAL_NUM_EXTINTERRUPTS <= 20
532#define XCHAL_EXTINT20_NUM 0
533#endif
534#if XCHAL_NUM_EXTINTERRUPTS <= 21
535#define XCHAL_EXTINT21_NUM 0
536#endif
537#if XCHAL_NUM_EXTINTERRUPTS <= 22
538#define XCHAL_EXTINT22_NUM 0
539#endif
540#if XCHAL_NUM_EXTINTERRUPTS <= 23
541#define XCHAL_EXTINT23_NUM 0
542#endif
543#if XCHAL_NUM_EXTINTERRUPTS <= 24
544#define XCHAL_EXTINT24_NUM 0
545#endif
546#if XCHAL_NUM_EXTINTERRUPTS <= 25
547#define XCHAL_EXTINT25_NUM 0
548#endif
549#if XCHAL_NUM_EXTINTERRUPTS <= 26
550#define XCHAL_EXTINT26_NUM 0
551#endif
552#if XCHAL_NUM_EXTINTERRUPTS <= 27
553#define XCHAL_EXTINT27_NUM 0
554#endif
555#if XCHAL_NUM_EXTINTERRUPTS <= 28
556#define XCHAL_EXTINT28_NUM 0
557#endif
558#if XCHAL_NUM_EXTINTERRUPTS <= 29
559#define XCHAL_EXTINT29_NUM 0
560#endif
561#if XCHAL_NUM_EXTINTERRUPTS <= 30
562#define XCHAL_EXTINT30_NUM 0
563#endif
564#if XCHAL_NUM_EXTINTERRUPTS <= 31
565#define XCHAL_EXTINT31_NUM 0
566#endif
567
568
569#define XTHAL_TIMER_UNCONFIGURED 0