]> git.proxmox.com Git - qemu.git/blame - target-xtensa/overlay_tool.h
target-xtensa: add DBREAK data breakpoints
[qemu.git] / target-xtensa / overlay_tool.h
CommitLineData
ac8b7db4
MF
1/*
2 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
7 * * Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * * Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * * Neither the name of the Open Source and Linux Lab nor the
13 * names of its contributors may be used to endorse or promote products
14 * derived from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#define XTREG(idx, ofs, bi, sz, al, no, flags, cp, typ, grp, name, \
29 a1, a2, a3, a4, a5, a6) \
30 { .targno = (no), .type = (typ), .group = (grp) },
31
32#ifndef XCHAL_HAVE_DIV32
33#define XCHAL_HAVE_DIV32 0
34#endif
35
36#ifndef XCHAL_UNALIGNED_LOAD_HW
37#define XCHAL_UNALIGNED_LOAD_HW 0
38#endif
39
40#ifndef XCHAL_HAVE_VECBASE
41#define XCHAL_HAVE_VECBASE 0
42#define XCHAL_VECBASE_RESET_VADDR 0
43#endif
44
45#define XCHAL_OPTION(xchal, qemu) ((xchal) ? XTENSA_OPTION_BIT(qemu) : 0)
46
47#define XTENSA_OPTIONS ( \
48 XCHAL_OPTION(XCHAL_HAVE_DENSITY, XTENSA_OPTION_CODE_DENSITY) | \
49 XCHAL_OPTION(XCHAL_HAVE_LOOPS, XTENSA_OPTION_LOOP) | \
50 XCHAL_OPTION(XCHAL_HAVE_ABSOLUTE_LITERALS, XTENSA_OPTION_EXTENDED_L32R) | \
51 XCHAL_OPTION(XCHAL_HAVE_MUL16, XTENSA_OPTION_16_BIT_IMUL) | \
52 XCHAL_OPTION(XCHAL_HAVE_MUL32, XTENSA_OPTION_32_BIT_IMUL) | \
53 XCHAL_OPTION(XCHAL_HAVE_MUL32_HIGH, XTENSA_OPTION_32_BIT_IMUL_HIGH) | \
54 XCHAL_OPTION(XCHAL_HAVE_DIV32, XTENSA_OPTION_32_BIT_IDIV) | \
55 XCHAL_OPTION(XCHAL_HAVE_MAC16, XTENSA_OPTION_MAC16) | \
56 XCHAL_OPTION(XCHAL_HAVE_NSA, XTENSA_OPTION_MISC_OP_NSA) | \
57 XCHAL_OPTION(XCHAL_HAVE_MINMAX, XTENSA_OPTION_MISC_OP_MINMAX) | \
58 XCHAL_OPTION(XCHAL_HAVE_SEXT, XTENSA_OPTION_MISC_OP_SEXT) | \
59 XCHAL_OPTION(XCHAL_HAVE_CLAMPS, XTENSA_OPTION_MISC_OP_CLAMPS) | \
60 XCHAL_OPTION(XCHAL_HAVE_CP, XTENSA_OPTION_COPROCESSOR) | \
61 XCHAL_OPTION(XCHAL_HAVE_FP, XTENSA_OPTION_FP_COPROCESSOR) | \
62 XCHAL_OPTION(XCHAL_HAVE_RELEASE_SYNC, XTENSA_OPTION_MP_SYNCHRO) | \
63 XCHAL_OPTION(XCHAL_HAVE_S32C1I, XTENSA_OPTION_CONDITIONAL_STORE) | \
64 /* Interrupts and exceptions */ \
65 XCHAL_OPTION(XCHAL_HAVE_EXCEPTIONS, XTENSA_OPTION_EXCEPTION) | \
66 XCHAL_OPTION(XCHAL_HAVE_VECBASE, XTENSA_OPTION_RELOCATABLE_VECTOR) | \
67 XCHAL_OPTION(XCHAL_UNALIGNED_LOAD_EXCEPTION, \
68 XTENSA_OPTION_UNALIGNED_EXCEPTION) | \
69 XCHAL_OPTION(XCHAL_HAVE_INTERRUPTS, XTENSA_OPTION_INTERRUPT) | \
70 XCHAL_OPTION(XCHAL_HAVE_HIGHPRI_INTERRUPTS, \
71 XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT) | \
72 XCHAL_OPTION(XCHAL_HAVE_CCOUNT, XTENSA_OPTION_TIMER_INTERRUPT) | \
73 /* Local memory, TODO */ \
0c852e17
MF
74 XCHAL_OPTION(XCHAL_ICACHE_WAYS, XTENSA_OPTION_ICACHE) | \
75 XCHAL_OPTION(XCHAL_ICACHE_LINE_LOCKABLE, \
76 XTENSA_OPTION_ICACHE_INDEX_LOCK) | \
77 XCHAL_OPTION(XCHAL_DCACHE_WAYS, XTENSA_OPTION_DCACHE) | \
78 XCHAL_OPTION(XCHAL_DCACHE_LINE_LOCKABLE, \
79 XTENSA_OPTION_DCACHE_INDEX_LOCK) | \
ac8b7db4
MF
80 XCHAL_OPTION(XCHAL_UNALIGNED_LOAD_HW, XTENSA_OPTION_HW_ALIGNMENT) | \
81 /* Memory protection and translation */ \
82 XCHAL_OPTION(XCHAL_HAVE_MIMIC_CACHEATTR, \
83 XTENSA_OPTION_REGION_PROTECTION) | \
84 XCHAL_OPTION(XCHAL_HAVE_XLT_CACHEATTR, \
85 XTENSA_OPTION_REGION_TRANSLATION) | \
86 XCHAL_OPTION(XCHAL_HAVE_PTP_MMU, XTENSA_OPTION_MMU) | \
87 /* Other, TODO */ \
88 XCHAL_OPTION(XCHAL_HAVE_WINDOWED, XTENSA_OPTION_WINDOWED_REGISTER) | \
89 XCHAL_OPTION(XCHAL_HAVE_DEBUG, XTENSA_OPTION_DEBUG))
90
91#ifndef XCHAL_WINDOW_OF4_VECOFS
92#define XCHAL_WINDOW_OF4_VECOFS 0x00000000
93#define XCHAL_WINDOW_UF4_VECOFS 0x00000040
94#define XCHAL_WINDOW_OF8_VECOFS 0x00000080
95#define XCHAL_WINDOW_UF8_VECOFS 0x000000C0
96#define XCHAL_WINDOW_OF12_VECOFS 0x00000100
97#define XCHAL_WINDOW_UF12_VECOFS 0x00000140
98#endif
99
100#define EXCEPTION_VECTORS { \
101 [EXC_RESET] = XCHAL_RESET_VECTOR_VADDR, \
102 [EXC_WINDOW_OVERFLOW4] = XCHAL_WINDOW_OF4_VECOFS + \
103 XCHAL_WINDOW_VECTORS_VADDR, \
104 [EXC_WINDOW_UNDERFLOW4] = XCHAL_WINDOW_UF4_VECOFS + \
105 XCHAL_WINDOW_VECTORS_VADDR, \
106 [EXC_WINDOW_OVERFLOW8] = XCHAL_WINDOW_OF8_VECOFS + \
107 XCHAL_WINDOW_VECTORS_VADDR, \
108 [EXC_WINDOW_UNDERFLOW8] = XCHAL_WINDOW_UF8_VECOFS + \
109 XCHAL_WINDOW_VECTORS_VADDR, \
110 [EXC_WINDOW_OVERFLOW12] = XCHAL_WINDOW_OF12_VECOFS + \
111 XCHAL_WINDOW_VECTORS_VADDR, \
112 [EXC_WINDOW_UNDERFLOW12] = XCHAL_WINDOW_UF12_VECOFS + \
113 XCHAL_WINDOW_VECTORS_VADDR, \
114 [EXC_KERNEL] = XCHAL_KERNEL_VECTOR_VADDR, \
115 [EXC_USER] = XCHAL_USER_VECTOR_VADDR, \
116 [EXC_DOUBLE] = XCHAL_DOUBLEEXC_VECTOR_VADDR, \
117 }
118
119#define INTERRUPT_VECTORS { \
120 0, \
121 0, \
122 XCHAL_INTLEVEL2_VECTOR_VADDR, \
123 XCHAL_INTLEVEL3_VECTOR_VADDR, \
124 XCHAL_INTLEVEL4_VECTOR_VADDR, \
125 XCHAL_INTLEVEL5_VECTOR_VADDR, \
126 XCHAL_INTLEVEL6_VECTOR_VADDR, \
127 XCHAL_INTLEVEL7_VECTOR_VADDR, \
128 }
129
130#define LEVEL_MASKS { \
131 [1] = XCHAL_INTLEVEL1_MASK, \
132 [2] = XCHAL_INTLEVEL2_MASK, \
133 [3] = XCHAL_INTLEVEL3_MASK, \
134 [4] = XCHAL_INTLEVEL4_MASK, \
135 [5] = XCHAL_INTLEVEL5_MASK, \
136 [6] = XCHAL_INTLEVEL6_MASK, \
137 [7] = XCHAL_INTLEVEL7_MASK, \
138 }
139
140#define INTTYPE_MASKS { \
141 [INTTYPE_EDGE] = XCHAL_INTTYPE_MASK_EXTERN_EDGE, \
142 [INTTYPE_NMI] = XCHAL_INTTYPE_MASK_NMI, \
143 [INTTYPE_SOFTWARE] = XCHAL_INTTYPE_MASK_SOFTWARE, \
144 }
145
146#define XTHAL_INTTYPE_EXTERN_LEVEL INTTYPE_LEVEL
147#define XTHAL_INTTYPE_EXTERN_EDGE INTTYPE_EDGE
148#define XTHAL_INTTYPE_NMI INTTYPE_NMI
149#define XTHAL_INTTYPE_SOFTWARE INTTYPE_SOFTWARE
150#define XTHAL_INTTYPE_TIMER INTTYPE_TIMER
151#define XTHAL_INTTYPE_TBD1 INTTYPE_DEBUG
152#define XTHAL_INTTYPE_TBD2 INTTYPE_WRITE_ERR
153#define XTHAL_INTTYPE_WRITE_ERROR INTTYPE_WRITE_ERR
154
155
156#define INTERRUPT(i) { \
157 .level = XCHAL_INT ## i ## _LEVEL, \
158 .inttype = XCHAL_INT ## i ## _TYPE, \
159 }
160
161#define INTERRUPTS { \
162 [0] = INTERRUPT(0), \
163 [1] = INTERRUPT(1), \
164 [2] = INTERRUPT(2), \
165 [3] = INTERRUPT(3), \
166 [4] = INTERRUPT(4), \
167 [5] = INTERRUPT(5), \
168 [6] = INTERRUPT(6), \
169 [7] = INTERRUPT(7), \
170 [8] = INTERRUPT(8), \
171 [9] = INTERRUPT(9), \
172 [10] = INTERRUPT(10), \
173 [11] = INTERRUPT(11), \
174 [12] = INTERRUPT(12), \
175 [13] = INTERRUPT(13), \
176 [14] = INTERRUPT(14), \
177 [15] = INTERRUPT(15), \
178 [16] = INTERRUPT(16), \
179 [17] = INTERRUPT(17), \
180 [18] = INTERRUPT(18), \
181 [19] = INTERRUPT(19), \
182 [20] = INTERRUPT(20), \
183 [21] = INTERRUPT(21), \
184 [22] = INTERRUPT(22), \
185 [23] = INTERRUPT(23), \
186 [24] = INTERRUPT(24), \
187 [25] = INTERRUPT(25), \
188 [26] = INTERRUPT(26), \
189 [27] = INTERRUPT(27), \
190 [28] = INTERRUPT(28), \
191 [29] = INTERRUPT(29), \
192 [30] = INTERRUPT(30), \
193 [31] = INTERRUPT(31), \
194 }
195
196#define TIMERINTS { \
197 [0] = XCHAL_TIMER0_INTERRUPT, \
198 [1] = XCHAL_TIMER1_INTERRUPT, \
199 [2] = XCHAL_TIMER2_INTERRUPT, \
200 }
201
202#define EXTINTS { \
203 [0] = XCHAL_EXTINT0_NUM, \
204 [1] = XCHAL_EXTINT1_NUM, \
205 [2] = XCHAL_EXTINT2_NUM, \
206 [3] = XCHAL_EXTINT3_NUM, \
207 [4] = XCHAL_EXTINT4_NUM, \
208 [5] = XCHAL_EXTINT5_NUM, \
209 [6] = XCHAL_EXTINT6_NUM, \
210 [7] = XCHAL_EXTINT7_NUM, \
211 [8] = XCHAL_EXTINT8_NUM, \
212 [9] = XCHAL_EXTINT9_NUM, \
213 [10] = XCHAL_EXTINT10_NUM, \
214 [11] = XCHAL_EXTINT11_NUM, \
215 [12] = XCHAL_EXTINT12_NUM, \
216 [13] = XCHAL_EXTINT13_NUM, \
217 [14] = XCHAL_EXTINT14_NUM, \
218 [15] = XCHAL_EXTINT15_NUM, \
219 [16] = XCHAL_EXTINT16_NUM, \
220 [17] = XCHAL_EXTINT17_NUM, \
221 [18] = XCHAL_EXTINT18_NUM, \
222 [19] = XCHAL_EXTINT19_NUM, \
223 [20] = XCHAL_EXTINT20_NUM, \
224 [21] = XCHAL_EXTINT21_NUM, \
225 [22] = XCHAL_EXTINT22_NUM, \
226 [23] = XCHAL_EXTINT23_NUM, \
227 [24] = XCHAL_EXTINT24_NUM, \
228 [25] = XCHAL_EXTINT25_NUM, \
229 [26] = XCHAL_EXTINT26_NUM, \
230 [27] = XCHAL_EXTINT27_NUM, \
231 [28] = XCHAL_EXTINT28_NUM, \
232 [29] = XCHAL_EXTINT29_NUM, \
233 [30] = XCHAL_EXTINT30_NUM, \
234 [31] = XCHAL_EXTINT31_NUM, \
235 }
236
237#define EXCEPTIONS_SECTION \
238 .excm_level = XCHAL_EXCM_LEVEL, \
239 .vecbase = XCHAL_VECBASE_RESET_VADDR, \
240 .exception_vector = EXCEPTION_VECTORS
241
242#define INTERRUPTS_SECTION \
243 .ninterrupt = XCHAL_NUM_INTERRUPTS, \
244 .nlevel = XCHAL_NUM_INTLEVELS, \
245 .interrupt_vector = INTERRUPT_VECTORS, \
246 .level_mask = LEVEL_MASKS, \
247 .inttype_mask = INTTYPE_MASKS, \
248 .interrupt = INTERRUPTS, \
249 .nccompare = XCHAL_NUM_TIMERS, \
250 .timerint = TIMERINTS, \
251 .nextint = XCHAL_NUM_EXTINTERRUPTS, \
252 .extint = EXTINTS
253
b96ac3e4
MF
254#if XCHAL_HAVE_PTP_MMU
255
ac8b7db4
MF
256#define TLB_TEMPLATE(ways, refill_way_size, way56) { \
257 .nways = ways, \
258 .way_size = { \
259 (refill_way_size), (refill_way_size), \
260 (refill_way_size), (refill_way_size), \
0fdd2e1d 261 4, (way56) ? 4 : 2, (way56) ? 8 : 2, 1, 1, 1, \
ac8b7db4
MF
262 }, \
263 .varway56 = (way56), \
264 .nrefillentries = (refill_way_size) * 4, \
265 }
266
267#define ITLB(varway56) \
268 TLB_TEMPLATE(7, 1 << XCHAL_ITLB_ARF_ENTRIES_LOG2, varway56)
269
270#define DTLB(varway56) \
271 TLB_TEMPLATE(10, 1 << XCHAL_DTLB_ARF_ENTRIES_LOG2, varway56)
272
ac8b7db4
MF
273#define TLB_SECTION \
274 .itlb = ITLB(XCHAL_HAVE_SPANNING_WAY), \
275 .dtlb = DTLB(XCHAL_HAVE_SPANNING_WAY)
b96ac3e4
MF
276
277#elif XCHAL_HAVE_XLT_CACHEATTR || XCHAL_HAVE_MIMIC_CACHEATTR
278
279#define TLB_TEMPLATE { \
280 .nways = 1, \
281 .way_size = { \
282 8, \
283 } \
284 }
285
286#define TLB_SECTION \
287 .itlb = TLB_TEMPLATE, \
288 .dtlb = TLB_TEMPLATE
289
ac8b7db4
MF
290#endif
291
292#if (defined(TARGET_WORDS_BIGENDIAN) != 0) == (XCHAL_HAVE_BE != 0)
293#define REGISTER_CORE(core) \
294 static void __attribute__((constructor)) register_core(void) \
295 { \
296 static XtensaConfigList node = { \
297 .config = &core, \
298 }; \
299 xtensa_register_core(&node); \
300 }
301#else
302#define REGISTER_CORE(core)
303#endif
304
305
306#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 2
307#define XCHAL_INTLEVEL2_VECTOR_VADDR 0
308#endif
309#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 3
310#define XCHAL_INTLEVEL3_VECTOR_VADDR 0
311#endif
312#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 4
313#define XCHAL_INTLEVEL4_VECTOR_VADDR 0
314#endif
315#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 5
316#define XCHAL_INTLEVEL5_VECTOR_VADDR 0
317#endif
318#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 6
319#define XCHAL_INTLEVEL6_VECTOR_VADDR 0
320#endif
321#if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 7
322#define XCHAL_INTLEVEL7_VECTOR_VADDR 0
323#endif
324
325
326#if XCHAL_NUM_INTERRUPTS <= 0
327#define XCHAL_INT0_LEVEL 0
328#define XCHAL_INT0_TYPE 0
329#endif
330#if XCHAL_NUM_INTERRUPTS <= 1
331#define XCHAL_INT1_LEVEL 0
332#define XCHAL_INT1_TYPE 0
333#endif
334#if XCHAL_NUM_INTERRUPTS <= 2
335#define XCHAL_INT2_LEVEL 0
336#define XCHAL_INT2_TYPE 0
337#endif
338#if XCHAL_NUM_INTERRUPTS <= 3
339#define XCHAL_INT3_LEVEL 0
340#define XCHAL_INT3_TYPE 0
341#endif
342#if XCHAL_NUM_INTERRUPTS <= 4
343#define XCHAL_INT4_LEVEL 0
344#define XCHAL_INT4_TYPE 0
345#endif
346#if XCHAL_NUM_INTERRUPTS <= 5
347#define XCHAL_INT5_LEVEL 0
348#define XCHAL_INT5_TYPE 0
349#endif
350#if XCHAL_NUM_INTERRUPTS <= 6
351#define XCHAL_INT6_LEVEL 0
352#define XCHAL_INT6_TYPE 0
353#endif
354#if XCHAL_NUM_INTERRUPTS <= 7
355#define XCHAL_INT7_LEVEL 0
356#define XCHAL_INT7_TYPE 0
357#endif
358#if XCHAL_NUM_INTERRUPTS <= 8
359#define XCHAL_INT8_LEVEL 0
360#define XCHAL_INT8_TYPE 0
361#endif
362#if XCHAL_NUM_INTERRUPTS <= 9
363#define XCHAL_INT9_LEVEL 0
364#define XCHAL_INT9_TYPE 0
365#endif
366#if XCHAL_NUM_INTERRUPTS <= 10
367#define XCHAL_INT10_LEVEL 0
368#define XCHAL_INT10_TYPE 0
369#endif
370#if XCHAL_NUM_INTERRUPTS <= 11
371#define XCHAL_INT11_LEVEL 0
372#define XCHAL_INT11_TYPE 0
373#endif
374#if XCHAL_NUM_INTERRUPTS <= 12
375#define XCHAL_INT12_LEVEL 0
376#define XCHAL_INT12_TYPE 0
377#endif
378#if XCHAL_NUM_INTERRUPTS <= 13
379#define XCHAL_INT13_LEVEL 0
380#define XCHAL_INT13_TYPE 0
381#endif
382#if XCHAL_NUM_INTERRUPTS <= 14
383#define XCHAL_INT14_LEVEL 0
384#define XCHAL_INT14_TYPE 0
385#endif
386#if XCHAL_NUM_INTERRUPTS <= 15
387#define XCHAL_INT15_LEVEL 0
388#define XCHAL_INT15_TYPE 0
389#endif
390#if XCHAL_NUM_INTERRUPTS <= 16
391#define XCHAL_INT16_LEVEL 0
392#define XCHAL_INT16_TYPE 0
393#endif
394#if XCHAL_NUM_INTERRUPTS <= 17
395#define XCHAL_INT17_LEVEL 0
396#define XCHAL_INT17_TYPE 0
397#endif
398#if XCHAL_NUM_INTERRUPTS <= 18
399#define XCHAL_INT18_LEVEL 0
400#define XCHAL_INT18_TYPE 0
401#endif
402#if XCHAL_NUM_INTERRUPTS <= 19
403#define XCHAL_INT19_LEVEL 0
404#define XCHAL_INT19_TYPE 0
405#endif
406#if XCHAL_NUM_INTERRUPTS <= 20
407#define XCHAL_INT20_LEVEL 0
408#define XCHAL_INT20_TYPE 0
409#endif
410#if XCHAL_NUM_INTERRUPTS <= 21
411#define XCHAL_INT21_LEVEL 0
412#define XCHAL_INT21_TYPE 0
413#endif
414#if XCHAL_NUM_INTERRUPTS <= 22
415#define XCHAL_INT22_LEVEL 0
416#define XCHAL_INT22_TYPE 0
417#endif
418#if XCHAL_NUM_INTERRUPTS <= 23
419#define XCHAL_INT23_LEVEL 0
420#define XCHAL_INT23_TYPE 0
421#endif
422#if XCHAL_NUM_INTERRUPTS <= 24
423#define XCHAL_INT24_LEVEL 0
424#define XCHAL_INT24_TYPE 0
425#endif
426#if XCHAL_NUM_INTERRUPTS <= 25
427#define XCHAL_INT25_LEVEL 0
428#define XCHAL_INT25_TYPE 0
429#endif
430#if XCHAL_NUM_INTERRUPTS <= 26
431#define XCHAL_INT26_LEVEL 0
432#define XCHAL_INT26_TYPE 0
433#endif
434#if XCHAL_NUM_INTERRUPTS <= 27
435#define XCHAL_INT27_LEVEL 0
436#define XCHAL_INT27_TYPE 0
437#endif
438#if XCHAL_NUM_INTERRUPTS <= 28
439#define XCHAL_INT28_LEVEL 0
440#define XCHAL_INT28_TYPE 0
441#endif
442#if XCHAL_NUM_INTERRUPTS <= 29
443#define XCHAL_INT29_LEVEL 0
444#define XCHAL_INT29_TYPE 0
445#endif
446#if XCHAL_NUM_INTERRUPTS <= 30
447#define XCHAL_INT30_LEVEL 0
448#define XCHAL_INT30_TYPE 0
449#endif
450#if XCHAL_NUM_INTERRUPTS <= 31
451#define XCHAL_INT31_LEVEL 0
452#define XCHAL_INT31_TYPE 0
453#endif
454
455
456#if XCHAL_NUM_EXTINTERRUPTS <= 0
457#define XCHAL_EXTINT0_NUM 0
458#endif
459#if XCHAL_NUM_EXTINTERRUPTS <= 1
460#define XCHAL_EXTINT1_NUM 0
461#endif
462#if XCHAL_NUM_EXTINTERRUPTS <= 2
463#define XCHAL_EXTINT2_NUM 0
464#endif
465#if XCHAL_NUM_EXTINTERRUPTS <= 3
466#define XCHAL_EXTINT3_NUM 0
467#endif
468#if XCHAL_NUM_EXTINTERRUPTS <= 4
469#define XCHAL_EXTINT4_NUM 0
470#endif
471#if XCHAL_NUM_EXTINTERRUPTS <= 5
472#define XCHAL_EXTINT5_NUM 0
473#endif
474#if XCHAL_NUM_EXTINTERRUPTS <= 6
475#define XCHAL_EXTINT6_NUM 0
476#endif
477#if XCHAL_NUM_EXTINTERRUPTS <= 7
478#define XCHAL_EXTINT7_NUM 0
479#endif
480#if XCHAL_NUM_EXTINTERRUPTS <= 8
481#define XCHAL_EXTINT8_NUM 0
482#endif
483#if XCHAL_NUM_EXTINTERRUPTS <= 9
484#define XCHAL_EXTINT9_NUM 0
485#endif
486#if XCHAL_NUM_EXTINTERRUPTS <= 10
487#define XCHAL_EXTINT10_NUM 0
488#endif
489#if XCHAL_NUM_EXTINTERRUPTS <= 11
490#define XCHAL_EXTINT11_NUM 0
491#endif
492#if XCHAL_NUM_EXTINTERRUPTS <= 12
493#define XCHAL_EXTINT12_NUM 0
494#endif
495#if XCHAL_NUM_EXTINTERRUPTS <= 13
496#define XCHAL_EXTINT13_NUM 0
497#endif
498#if XCHAL_NUM_EXTINTERRUPTS <= 14
499#define XCHAL_EXTINT14_NUM 0
500#endif
501#if XCHAL_NUM_EXTINTERRUPTS <= 15
502#define XCHAL_EXTINT15_NUM 0
503#endif
504#if XCHAL_NUM_EXTINTERRUPTS <= 16
505#define XCHAL_EXTINT16_NUM 0
506#endif
507#if XCHAL_NUM_EXTINTERRUPTS <= 17
508#define XCHAL_EXTINT17_NUM 0
509#endif
510#if XCHAL_NUM_EXTINTERRUPTS <= 18
511#define XCHAL_EXTINT18_NUM 0
512#endif
513#if XCHAL_NUM_EXTINTERRUPTS <= 19
514#define XCHAL_EXTINT19_NUM 0
515#endif
516#if XCHAL_NUM_EXTINTERRUPTS <= 20
517#define XCHAL_EXTINT20_NUM 0
518#endif
519#if XCHAL_NUM_EXTINTERRUPTS <= 21
520#define XCHAL_EXTINT21_NUM 0
521#endif
522#if XCHAL_NUM_EXTINTERRUPTS <= 22
523#define XCHAL_EXTINT22_NUM 0
524#endif
525#if XCHAL_NUM_EXTINTERRUPTS <= 23
526#define XCHAL_EXTINT23_NUM 0
527#endif
528#if XCHAL_NUM_EXTINTERRUPTS <= 24
529#define XCHAL_EXTINT24_NUM 0
530#endif
531#if XCHAL_NUM_EXTINTERRUPTS <= 25
532#define XCHAL_EXTINT25_NUM 0
533#endif
534#if XCHAL_NUM_EXTINTERRUPTS <= 26
535#define XCHAL_EXTINT26_NUM 0
536#endif
537#if XCHAL_NUM_EXTINTERRUPTS <= 27
538#define XCHAL_EXTINT27_NUM 0
539#endif
540#if XCHAL_NUM_EXTINTERRUPTS <= 28
541#define XCHAL_EXTINT28_NUM 0
542#endif
543#if XCHAL_NUM_EXTINTERRUPTS <= 29
544#define XCHAL_EXTINT29_NUM 0
545#endif
546#if XCHAL_NUM_EXTINTERRUPTS <= 30
547#define XCHAL_EXTINT30_NUM 0
548#endif
549#if XCHAL_NUM_EXTINTERRUPTS <= 31
550#define XCHAL_EXTINT31_NUM 0
551#endif
552
553
554#define XTHAL_TIMER_UNCONFIGURED 0