]> git.proxmox.com Git - qemu.git/blame - tcg/i386/tcg-target.c
tcg-i386: Remove some ifdefs in qemu_ld/st.
[qemu.git] / tcg / i386 / tcg-target.c
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
d4a9eb1f
BS
24
25#ifndef NDEBUG
26static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = {
c896fe29
FB
27 "%eax",
28 "%ecx",
29 "%edx",
30 "%ebx",
31 "%esp",
32 "%ebp",
33 "%esi",
34 "%edi",
35};
d4a9eb1f 36#endif
c896fe29 37
d4a9eb1f 38static const int tcg_target_reg_alloc_order[] = {
c896fe29
FB
39 TCG_REG_EBX,
40 TCG_REG_ESI,
41 TCG_REG_EDI,
42 TCG_REG_EBP,
6648e296
RH
43 TCG_REG_ECX,
44 TCG_REG_EDX,
45 TCG_REG_EAX,
c896fe29
FB
46};
47
d4a9eb1f
BS
48static const int tcg_target_call_iarg_regs[3] = { TCG_REG_EAX, TCG_REG_EDX, TCG_REG_ECX };
49static const int tcg_target_call_oarg_regs[2] = { TCG_REG_EAX, TCG_REG_EDX };
c896fe29 50
b03cce8e
FB
51static uint8_t *tb_ret_addr;
52
78686523 53static void patch_reloc(uint8_t *code_ptr, int type,
f54b3f92 54 tcg_target_long value, tcg_target_long addend)
c896fe29 55{
f54b3f92 56 value += addend;
c896fe29
FB
57 switch(type) {
58 case R_386_32:
59 *(uint32_t *)code_ptr = value;
60 break;
61 case R_386_PC32:
62 *(uint32_t *)code_ptr = value - (long)code_ptr;
63 break;
f75b56c1
RH
64 case R_386_PC8:
65 value -= (long)code_ptr;
66 if (value != (int8_t)value) {
67 tcg_abort();
68 }
69 *(uint8_t *)code_ptr = value;
70 break;
c896fe29
FB
71 default:
72 tcg_abort();
73 }
74}
75
76/* maximum number of register used for input function arguments */
77static inline int tcg_target_get_call_iarg_regs_count(int flags)
78{
79 flags &= TCG_CALL_TYPE_MASK;
80 switch(flags) {
81 case TCG_CALL_TYPE_STD:
82 return 0;
83 case TCG_CALL_TYPE_REGPARM_1:
84 case TCG_CALL_TYPE_REGPARM_2:
85 case TCG_CALL_TYPE_REGPARM:
86 return flags - TCG_CALL_TYPE_REGPARM_1 + 1;
87 default:
88 tcg_abort();
89 }
90}
91
92/* parse target specific constraints */
d4a9eb1f 93static int target_parse_constraint(TCGArgConstraint *ct, const char **pct_str)
c896fe29
FB
94{
95 const char *ct_str;
96
97 ct_str = *pct_str;
98 switch(ct_str[0]) {
99 case 'a':
100 ct->ct |= TCG_CT_REG;
101 tcg_regset_set_reg(ct->u.regs, TCG_REG_EAX);
102 break;
103 case 'b':
104 ct->ct |= TCG_CT_REG;
105 tcg_regset_set_reg(ct->u.regs, TCG_REG_EBX);
106 break;
107 case 'c':
108 ct->ct |= TCG_CT_REG;
109 tcg_regset_set_reg(ct->u.regs, TCG_REG_ECX);
110 break;
111 case 'd':
112 ct->ct |= TCG_CT_REG;
113 tcg_regset_set_reg(ct->u.regs, TCG_REG_EDX);
114 break;
115 case 'S':
116 ct->ct |= TCG_CT_REG;
117 tcg_regset_set_reg(ct->u.regs, TCG_REG_ESI);
118 break;
119 case 'D':
120 ct->ct |= TCG_CT_REG;
121 tcg_regset_set_reg(ct->u.regs, TCG_REG_EDI);
122 break;
123 case 'q':
124 ct->ct |= TCG_CT_REG;
125 tcg_regset_set32(ct->u.regs, 0, 0xf);
126 break;
127 case 'r':
128 ct->ct |= TCG_CT_REG;
129 tcg_regset_set32(ct->u.regs, 0, 0xff);
130 break;
131
132 /* qemu_ld/st address constraint */
133 case 'L':
134 ct->ct |= TCG_CT_REG;
135 tcg_regset_set32(ct->u.regs, 0, 0xff);
136 tcg_regset_reset_reg(ct->u.regs, TCG_REG_EAX);
137 tcg_regset_reset_reg(ct->u.regs, TCG_REG_EDX);
138 break;
139 default:
140 return -1;
141 }
142 ct_str++;
143 *pct_str = ct_str;
144 return 0;
145}
146
147/* test if a constant matches the constraint */
148static inline int tcg_target_const_match(tcg_target_long val,
149 const TCGArgConstraint *arg_ct)
150{
151 int ct;
152 ct = arg_ct->ct;
153 if (ct & TCG_CT_CONST)
154 return 1;
155 else
156 return 0;
157}
158
96b4cf38
RH
159#define P_EXT 0x100 /* 0x0f opcode prefix */
160#define P_DATA16 0x200 /* 0x66 opcode prefix */
fcb5dac1 161
a369a702
RH
162#define OPC_ARITH_EvIz (0x81)
163#define OPC_ARITH_EvIb (0x83)
81570a70
RH
164#define OPC_ARITH_GvEv (0x03) /* ... plus (ARITH_FOO << 3) */
165#define OPC_ADD_GvEv (OPC_ARITH_GvEv | (ARITH_ADD << 3))
fcb5dac1 166#define OPC_BSWAP (0xc8 | P_EXT)
aadb21a4 167#define OPC_CALL_Jz (0xe8)
81570a70
RH
168#define OPC_CMP_GvEv (OPC_ARITH_GvEv | (ARITH_CMP << 3))
169#define OPC_DEC_r32 (0x48)
0566d387
RH
170#define OPC_IMUL_GvEv (0xaf | P_EXT)
171#define OPC_IMUL_GvEvIb (0x6b)
172#define OPC_IMUL_GvEvIz (0x69)
81570a70 173#define OPC_INC_r32 (0x40)
da441cff
RH
174#define OPC_JCC_long (0x80 | P_EXT) /* ... plus condition code */
175#define OPC_JCC_short (0x70) /* ... plus condition code */
176#define OPC_JMP_long (0xe9)
177#define OPC_JMP_short (0xeb)
34a6d0b7 178#define OPC_LEA (0x8d)
af266089
RH
179#define OPC_MOVB_EvGv (0x88) /* stores, more or less */
180#define OPC_MOVL_EvGv (0x89) /* stores, more or less */
181#define OPC_MOVL_GvEv (0x8b) /* loads, more or less */
ef10b106 182#define OPC_MOVL_Iv (0xb8)
6817c355
RH
183#define OPC_MOVSBL (0xbe | P_EXT)
184#define OPC_MOVSWL (0xbf | P_EXT)
55e082a7
RH
185#define OPC_MOVZBL (0xb6 | P_EXT)
186#define OPC_MOVZWL (0xb7 | P_EXT)
6858614e
RH
187#define OPC_POP_r32 (0x58)
188#define OPC_PUSH_r32 (0x50)
189#define OPC_PUSH_Iv (0x68)
190#define OPC_PUSH_Ib (0x6a)
3c3accc6 191#define OPC_RET (0xc3)
32a8ffb9 192#define OPC_SETCC (0x90 | P_EXT) /* ... plus condition code */
f53dba01
RH
193#define OPC_SHIFT_1 (0xd1)
194#define OPC_SHIFT_Ib (0xc1)
195#define OPC_SHIFT_cl (0xd3)
81570a70 196#define OPC_TESTL (0x85)
b3e66df7 197#define OPC_XCHG_ax_r32 (0x90)
fcb5dac1 198
9363dedb
RH
199#define OPC_GRP3_Ev (0xf7)
200#define OPC_GRP5 (0xff)
201
202/* Group 1 opcode extensions for 0x80-0x83.
203 These are also used as modifiers for OPC_ARITH. */
c896fe29
FB
204#define ARITH_ADD 0
205#define ARITH_OR 1
206#define ARITH_ADC 2
207#define ARITH_SBB 3
208#define ARITH_AND 4
209#define ARITH_SUB 5
210#define ARITH_XOR 6
211#define ARITH_CMP 7
212
da441cff 213/* Group 2 opcode extensions for 0xc0, 0xc1, 0xd0-0xd3. */
9619376c
AJ
214#define SHIFT_ROL 0
215#define SHIFT_ROR 1
c896fe29
FB
216#define SHIFT_SHL 4
217#define SHIFT_SHR 5
218#define SHIFT_SAR 7
219
9363dedb
RH
220/* Group 3 opcode extensions for 0xf6, 0xf7. To be used with OPC_GRP3. */
221#define EXT3_NOT 2
222#define EXT3_NEG 3
223#define EXT3_MUL 4
224#define EXT3_IMUL 5
225#define EXT3_DIV 6
226#define EXT3_IDIV 7
227
228/* Group 5 opcode extensions for 0xff. To be used with OPC_GRP5. */
229#define EXT5_CALLN_Ev 2
230#define EXT5_JMPN_Ev 4
da441cff
RH
231
232/* Condition codes to be added to OPC_JCC_{long,short}. */
c896fe29
FB
233#define JCC_JMP (-1)
234#define JCC_JO 0x0
235#define JCC_JNO 0x1
236#define JCC_JB 0x2
237#define JCC_JAE 0x3
238#define JCC_JE 0x4
239#define JCC_JNE 0x5
240#define JCC_JBE 0x6
241#define JCC_JA 0x7
242#define JCC_JS 0x8
243#define JCC_JNS 0x9
244#define JCC_JP 0xa
245#define JCC_JNP 0xb
246#define JCC_JL 0xc
247#define JCC_JGE 0xd
248#define JCC_JLE 0xe
249#define JCC_JG 0xf
250
c896fe29
FB
251static const uint8_t tcg_cond_to_jcc[10] = {
252 [TCG_COND_EQ] = JCC_JE,
253 [TCG_COND_NE] = JCC_JNE,
254 [TCG_COND_LT] = JCC_JL,
255 [TCG_COND_GE] = JCC_JGE,
256 [TCG_COND_LE] = JCC_JLE,
257 [TCG_COND_GT] = JCC_JG,
258 [TCG_COND_LTU] = JCC_JB,
259 [TCG_COND_GEU] = JCC_JAE,
260 [TCG_COND_LEU] = JCC_JBE,
261 [TCG_COND_GTU] = JCC_JA,
262};
263
264static inline void tcg_out_opc(TCGContext *s, int opc)
265{
96b4cf38
RH
266 if (opc & P_DATA16) {
267 tcg_out8(s, 0x66);
268 }
269 if (opc & P_EXT) {
c896fe29 270 tcg_out8(s, 0x0f);
96b4cf38 271 }
c896fe29
FB
272 tcg_out8(s, opc);
273}
274
275static inline void tcg_out_modrm(TCGContext *s, int opc, int r, int rm)
276{
277 tcg_out_opc(s, opc);
278 tcg_out8(s, 0xc0 | (r << 3) | rm);
279}
280
34a6d0b7
RH
281/* Output an opcode with a full "rm + (index<<shift) + offset" address mode.
282 We handle either RM and INDEX missing with a -1 value. */
283
284static void tcg_out_modrm_sib_offset(TCGContext *s, int opc, int r, int rm,
285 int index, int shift, int32_t offset)
c896fe29 286{
34a6d0b7
RH
287 int mod, len;
288
289 if (index == -1 && rm == -1) {
290 /* Absolute address. */
291 tcg_out_opc(s, opc);
292 tcg_out8(s, (r << 3) | 5);
293 tcg_out32(s, offset);
294 return;
295 }
296
c896fe29 297 tcg_out_opc(s, opc);
34a6d0b7
RH
298
299 /* Find the length of the immediate addend. Note that the encoding
300 that would be used for (%ebp) indicates absolute addressing. */
c896fe29 301 if (rm == -1) {
34a6d0b7 302 mod = 0, len = 4, rm = 5;
c896fe29 303 } else if (offset == 0 && rm != TCG_REG_EBP) {
34a6d0b7
RH
304 mod = 0, len = 0;
305 } else if (offset == (int8_t)offset) {
306 mod = 0x40, len = 1;
c896fe29 307 } else {
34a6d0b7
RH
308 mod = 0x80, len = 4;
309 }
310
311 /* Use a single byte MODRM format if possible. Note that the encoding
312 that would be used for %esp is the escape to the two byte form. */
313 if (index == -1 && rm != TCG_REG_ESP) {
314 /* Single byte MODRM format. */
315 tcg_out8(s, mod | (r << 3) | rm);
316 } else {
317 /* Two byte MODRM+SIB format. */
318
319 /* Note that the encoding that would place %esp into the index
320 field indicates no index register. */
321 if (index == -1) {
322 index = 4;
c896fe29 323 } else {
34a6d0b7 324 assert(index != TCG_REG_ESP);
c896fe29 325 }
34a6d0b7
RH
326
327 tcg_out8(s, mod | (r << 3) | 4);
328 tcg_out8(s, (shift << 6) | (index << 3) | rm);
329 }
330
331 if (len == 1) {
332 tcg_out8(s, offset);
333 } else if (len == 4) {
c896fe29
FB
334 tcg_out32(s, offset);
335 }
336}
337
34a6d0b7
RH
338/* rm == -1 means no register index */
339static inline void tcg_out_modrm_offset(TCGContext *s, int opc, int r, int rm,
340 int32_t offset)
341{
342 tcg_out_modrm_sib_offset(s, opc, r, rm, -1, 0, offset);
343}
344
81570a70
RH
345/* Generate dest op= src. Uses the same ARITH_* codes as tgen_arithi. */
346static inline void tgen_arithr(TCGContext *s, int subop, int dest, int src)
347{
348 tcg_out_modrm(s, OPC_ARITH_GvEv + (subop << 3), dest, src);
349}
350
c896fe29
FB
351static inline void tcg_out_mov(TCGContext *s, int ret, int arg)
352{
af266089
RH
353 if (arg != ret) {
354 tcg_out_modrm(s, OPC_MOVL_GvEv, ret, arg);
355 }
c896fe29
FB
356}
357
358static inline void tcg_out_movi(TCGContext *s, TCGType type,
359 int ret, int32_t arg)
360{
361 if (arg == 0) {
81570a70 362 tgen_arithr(s, ARITH_XOR, ret, ret);
c896fe29 363 } else {
ef10b106 364 tcg_out8(s, OPC_MOVL_Iv + ret);
c896fe29
FB
365 tcg_out32(s, arg);
366 }
367}
368
6858614e
RH
369static inline void tcg_out_pushi(TCGContext *s, tcg_target_long val)
370{
371 if (val == (int8_t)val) {
372 tcg_out_opc(s, OPC_PUSH_Ib);
373 tcg_out8(s, val);
374 } else {
375 tcg_out_opc(s, OPC_PUSH_Iv);
376 tcg_out32(s, val);
377 }
378}
379
380static inline void tcg_out_push(TCGContext *s, int reg)
381{
382 tcg_out_opc(s, OPC_PUSH_r32 + reg);
383}
384
385static inline void tcg_out_pop(TCGContext *s, int reg)
386{
387 tcg_out_opc(s, OPC_POP_r32 + reg);
388}
389
e4d5434c
BS
390static inline void tcg_out_ld(TCGContext *s, TCGType type, int ret,
391 int arg1, tcg_target_long arg2)
c896fe29 392{
af266089 393 tcg_out_modrm_offset(s, OPC_MOVL_GvEv, ret, arg1, arg2);
c896fe29
FB
394}
395
e4d5434c
BS
396static inline void tcg_out_st(TCGContext *s, TCGType type, int arg,
397 int arg1, tcg_target_long arg2)
c896fe29 398{
af266089 399 tcg_out_modrm_offset(s, OPC_MOVL_EvGv, arg, arg1, arg2);
c896fe29
FB
400}
401
f53dba01
RH
402static void tcg_out_shifti(TCGContext *s, int subopc, int reg, int count)
403{
96b4cf38
RH
404 /* Propagate an opcode prefix, such as P_DATA16. */
405 int ext = subopc & ~0x7;
406 subopc &= 0x7;
407
f53dba01 408 if (count == 1) {
96b4cf38 409 tcg_out_modrm(s, OPC_SHIFT_1 | ext, subopc, reg);
f53dba01 410 } else {
96b4cf38 411 tcg_out_modrm(s, OPC_SHIFT_Ib | ext, subopc, reg);
f53dba01
RH
412 tcg_out8(s, count);
413 }
414}
415
fcb5dac1
RH
416static inline void tcg_out_bswap32(TCGContext *s, int reg)
417{
418 tcg_out_opc(s, OPC_BSWAP + reg);
419}
420
421static inline void tcg_out_rolw_8(TCGContext *s, int reg)
422{
96b4cf38 423 tcg_out_shifti(s, SHIFT_ROL | P_DATA16, reg, 8);
fcb5dac1
RH
424}
425
55e082a7
RH
426static inline void tcg_out_ext8u(TCGContext *s, int dest, int src)
427{
428 /* movzbl */
429 assert(src < 4);
430 tcg_out_modrm(s, OPC_MOVZBL, dest, src);
431}
432
6817c355
RH
433static void tcg_out_ext8s(TCGContext *s, int dest, int src)
434{
435 /* movsbl */
436 assert(src < 4);
437 tcg_out_modrm(s, OPC_MOVSBL, dest, src);
438}
439
55e082a7
RH
440static inline void tcg_out_ext16u(TCGContext *s, int dest, int src)
441{
442 /* movzwl */
443 tcg_out_modrm(s, OPC_MOVZWL, dest, src);
444}
445
6817c355
RH
446static inline void tcg_out_ext16s(TCGContext *s, int dest, int src)
447{
448 /* movswl */
449 tcg_out_modrm(s, OPC_MOVSWL, dest, src);
450}
451
81570a70
RH
452static inline void tgen_arithi(TCGContext *s, int c, int r0,
453 int32_t val, int cf)
c896fe29 454{
81570a70
RH
455 /* ??? While INC is 2 bytes shorter than ADDL $1, they also induce
456 partial flags update stalls on Pentium4 and are not recommended
457 by current Intel optimization manuals. */
458 if (!cf && (c == ARITH_ADD || c == ARITH_SUB) && (val == 1 || val == -1)) {
459 int opc = ((c == ARITH_ADD) ^ (val < 0) ? OPC_INC_r32 : OPC_DEC_r32);
460 tcg_out_opc(s, opc + r0);
17cf428f 461 } else if (val == (int8_t)val) {
a369a702 462 tcg_out_modrm(s, OPC_ARITH_EvIb, c, r0);
c896fe29 463 tcg_out8(s, val);
b70650cb 464 } else if (c == ARITH_AND && val == 0xffu && r0 < 4) {
55e082a7 465 tcg_out_ext8u(s, r0, r0);
b70650cb 466 } else if (c == ARITH_AND && val == 0xffffu) {
55e082a7 467 tcg_out_ext16u(s, r0, r0);
c896fe29 468 } else {
a369a702 469 tcg_out_modrm(s, OPC_ARITH_EvIz, c, r0);
c896fe29
FB
470 tcg_out32(s, val);
471 }
472}
473
3e9a474e 474static void tcg_out_addi(TCGContext *s, int reg, tcg_target_long val)
c896fe29
FB
475{
476 if (val != 0)
17cf428f 477 tgen_arithi(s, ARITH_ADD, reg, val, 0);
c896fe29
FB
478}
479
f75b56c1
RH
480/* Use SMALL != 0 to force a short forward branch. */
481static void tcg_out_jxx(TCGContext *s, int opc, int label_index, int small)
c896fe29
FB
482{
483 int32_t val, val1;
484 TCGLabel *l = &s->labels[label_index];
78686523 485
c896fe29
FB
486 if (l->has_value) {
487 val = l->u.value - (tcg_target_long)s->code_ptr;
488 val1 = val - 2;
489 if ((int8_t)val1 == val1) {
f75b56c1 490 if (opc == -1) {
da441cff 491 tcg_out8(s, OPC_JMP_short);
f75b56c1 492 } else {
da441cff 493 tcg_out8(s, OPC_JCC_short + opc);
f75b56c1 494 }
c896fe29
FB
495 tcg_out8(s, val1);
496 } else {
f75b56c1
RH
497 if (small) {
498 tcg_abort();
499 }
c896fe29 500 if (opc == -1) {
da441cff 501 tcg_out8(s, OPC_JMP_long);
c896fe29
FB
502 tcg_out32(s, val - 5);
503 } else {
da441cff 504 tcg_out_opc(s, OPC_JCC_long + opc);
c896fe29
FB
505 tcg_out32(s, val - 6);
506 }
507 }
f75b56c1
RH
508 } else if (small) {
509 if (opc == -1) {
da441cff 510 tcg_out8(s, OPC_JMP_short);
f75b56c1 511 } else {
da441cff 512 tcg_out8(s, OPC_JCC_short + opc);
f75b56c1
RH
513 }
514 tcg_out_reloc(s, s->code_ptr, R_386_PC8, label_index, -1);
515 s->code_ptr += 1;
c896fe29
FB
516 } else {
517 if (opc == -1) {
da441cff 518 tcg_out8(s, OPC_JMP_long);
c896fe29 519 } else {
da441cff 520 tcg_out_opc(s, OPC_JCC_long + opc);
c896fe29
FB
521 }
522 tcg_out_reloc(s, s->code_ptr, R_386_PC32, label_index, -4);
623e265c 523 s->code_ptr += 4;
c896fe29
FB
524 }
525}
526
1d2699ae
RH
527static void tcg_out_cmp(TCGContext *s, TCGArg arg1, TCGArg arg2,
528 int const_arg2)
c896fe29 529{
c896fe29
FB
530 if (const_arg2) {
531 if (arg2 == 0) {
c896fe29 532 /* test r, r */
81570a70 533 tcg_out_modrm(s, OPC_TESTL, arg1, arg1);
c896fe29 534 } else {
17cf428f 535 tgen_arithi(s, ARITH_CMP, arg1, arg2, 0);
c896fe29
FB
536 }
537 } else {
81570a70 538 tgen_arithr(s, ARITH_CMP, arg1, arg2);
c896fe29 539 }
1d2699ae
RH
540}
541
8a56e840 542static void tcg_out_brcond(TCGContext *s, TCGCond cond,
1d2699ae
RH
543 TCGArg arg1, TCGArg arg2, int const_arg2,
544 int label_index, int small)
545{
546 tcg_out_cmp(s, arg1, arg2, const_arg2);
f75b56c1 547 tcg_out_jxx(s, tcg_cond_to_jcc[cond], label_index, small);
c896fe29
FB
548}
549
550/* XXX: we implement it at the target level to avoid having to
551 handle cross basic blocks temporaries */
f75b56c1
RH
552static void tcg_out_brcond2(TCGContext *s, const TCGArg *args,
553 const int *const_args, int small)
c896fe29
FB
554{
555 int label_next;
556 label_next = gen_new_label();
557 switch(args[4]) {
558 case TCG_COND_EQ:
f75b56c1
RH
559 tcg_out_brcond(s, TCG_COND_NE, args[0], args[2], const_args[2],
560 label_next, 1);
561 tcg_out_brcond(s, TCG_COND_EQ, args[1], args[3], const_args[3],
562 args[5], small);
c896fe29
FB
563 break;
564 case TCG_COND_NE:
f75b56c1
RH
565 tcg_out_brcond(s, TCG_COND_NE, args[0], args[2], const_args[2],
566 args[5], small);
567 tcg_out_brcond(s, TCG_COND_NE, args[1], args[3], const_args[3],
568 args[5], small);
c896fe29
FB
569 break;
570 case TCG_COND_LT:
f75b56c1
RH
571 tcg_out_brcond(s, TCG_COND_LT, args[1], args[3], const_args[3],
572 args[5], small);
573 tcg_out_jxx(s, JCC_JNE, label_next, 1);
574 tcg_out_brcond(s, TCG_COND_LTU, args[0], args[2], const_args[2],
575 args[5], small);
c896fe29
FB
576 break;
577 case TCG_COND_LE:
f75b56c1
RH
578 tcg_out_brcond(s, TCG_COND_LT, args[1], args[3], const_args[3],
579 args[5], small);
580 tcg_out_jxx(s, JCC_JNE, label_next, 1);
581 tcg_out_brcond(s, TCG_COND_LEU, args[0], args[2], const_args[2],
582 args[5], small);
c896fe29
FB
583 break;
584 case TCG_COND_GT:
f75b56c1
RH
585 tcg_out_brcond(s, TCG_COND_GT, args[1], args[3], const_args[3],
586 args[5], small);
587 tcg_out_jxx(s, JCC_JNE, label_next, 1);
588 tcg_out_brcond(s, TCG_COND_GTU, args[0], args[2], const_args[2],
589 args[5], small);
c896fe29
FB
590 break;
591 case TCG_COND_GE:
f75b56c1
RH
592 tcg_out_brcond(s, TCG_COND_GT, args[1], args[3], const_args[3],
593 args[5], small);
594 tcg_out_jxx(s, JCC_JNE, label_next, 1);
595 tcg_out_brcond(s, TCG_COND_GEU, args[0], args[2], const_args[2],
596 args[5], small);
c896fe29
FB
597 break;
598 case TCG_COND_LTU:
f75b56c1
RH
599 tcg_out_brcond(s, TCG_COND_LTU, args[1], args[3], const_args[3],
600 args[5], small);
601 tcg_out_jxx(s, JCC_JNE, label_next, 1);
602 tcg_out_brcond(s, TCG_COND_LTU, args[0], args[2], const_args[2],
603 args[5], small);
c896fe29
FB
604 break;
605 case TCG_COND_LEU:
f75b56c1
RH
606 tcg_out_brcond(s, TCG_COND_LTU, args[1], args[3], const_args[3],
607 args[5], small);
608 tcg_out_jxx(s, JCC_JNE, label_next, 1);
609 tcg_out_brcond(s, TCG_COND_LEU, args[0], args[2], const_args[2],
610 args[5], small);
c896fe29
FB
611 break;
612 case TCG_COND_GTU:
f75b56c1
RH
613 tcg_out_brcond(s, TCG_COND_GTU, args[1], args[3], const_args[3],
614 args[5], small);
615 tcg_out_jxx(s, JCC_JNE, label_next, 1);
616 tcg_out_brcond(s, TCG_COND_GTU, args[0], args[2], const_args[2],
617 args[5], small);
c896fe29
FB
618 break;
619 case TCG_COND_GEU:
f75b56c1
RH
620 tcg_out_brcond(s, TCG_COND_GTU, args[1], args[3], const_args[3],
621 args[5], small);
622 tcg_out_jxx(s, JCC_JNE, label_next, 1);
623 tcg_out_brcond(s, TCG_COND_GEU, args[0], args[2], const_args[2],
624 args[5], small);
c896fe29
FB
625 break;
626 default:
627 tcg_abort();
628 }
629 tcg_out_label(s, label_next, (tcg_target_long)s->code_ptr);
630}
631
8a56e840 632static void tcg_out_setcond(TCGContext *s, TCGCond cond, TCGArg dest,
1d2699ae
RH
633 TCGArg arg1, TCGArg arg2, int const_arg2)
634{
635 tcg_out_cmp(s, arg1, arg2, const_arg2);
32a8ffb9 636 tcg_out_modrm(s, OPC_SETCC | tcg_cond_to_jcc[cond], 0, dest);
a369a702 637 tcg_out_ext8u(s, dest, dest);
1d2699ae
RH
638}
639
640static void tcg_out_setcond2(TCGContext *s, const TCGArg *args,
641 const int *const_args)
642{
643 TCGArg new_args[6];
644 int label_true, label_over;
645
646 memcpy(new_args, args+1, 5*sizeof(TCGArg));
647
648 if (args[0] == args[1] || args[0] == args[2]
649 || (!const_args[3] && args[0] == args[3])
650 || (!const_args[4] && args[0] == args[4])) {
651 /* When the destination overlaps with one of the argument
652 registers, don't do anything tricky. */
653 label_true = gen_new_label();
654 label_over = gen_new_label();
655
656 new_args[5] = label_true;
657 tcg_out_brcond2(s, new_args, const_args+1, 1);
658
659 tcg_out_movi(s, TCG_TYPE_I32, args[0], 0);
660 tcg_out_jxx(s, JCC_JMP, label_over, 1);
661 tcg_out_label(s, label_true, (tcg_target_long)s->code_ptr);
662
663 tcg_out_movi(s, TCG_TYPE_I32, args[0], 1);
664 tcg_out_label(s, label_over, (tcg_target_long)s->code_ptr);
665 } else {
666 /* When the destination does not overlap one of the arguments,
667 clear the destination first, jump if cond false, and emit an
668 increment in the true case. This results in smaller code. */
669
670 tcg_out_movi(s, TCG_TYPE_I32, args[0], 0);
671
672 label_over = gen_new_label();
673 new_args[4] = tcg_invert_cond(new_args[4]);
674 new_args[5] = label_over;
675 tcg_out_brcond2(s, new_args, const_args+1, 1);
676
677 tgen_arithi(s, ARITH_ADD, args[0], 1, 0);
678 tcg_out_label(s, label_over, (tcg_target_long)s->code_ptr);
679 }
680}
681
aadb21a4
RH
682static void tcg_out_calli(TCGContext *s, tcg_target_long dest)
683{
684 tcg_out_opc(s, OPC_CALL_Jz);
685 tcg_out32(s, dest - (tcg_target_long)s->code_ptr - 4);
686}
687
c896fe29 688#if defined(CONFIG_SOFTMMU)
79383c9c
BS
689
690#include "../../softmmu_defs.h"
c896fe29
FB
691
692static void *qemu_ld_helpers[4] = {
693 __ldb_mmu,
694 __ldw_mmu,
695 __ldl_mmu,
696 __ldq_mmu,
697};
698
699static void *qemu_st_helpers[4] = {
700 __stb_mmu,
701 __stw_mmu,
702 __stl_mmu,
703 __stq_mmu,
704};
8516a044
RH
705
706/* Perform the TLB load and compare.
707
708 Inputs:
709 ADDRLO_IDX contains the index into ARGS of the low part of the
710 address; the high part of the address is at ADDR_LOW_IDX+1.
711
712 MEM_INDEX and S_BITS are the memory context and log2 size of the load.
713
714 WHICH is the offset into the CPUTLBEntry structure of the slot to read.
715 This should be offsetof addr_read or addr_write.
716
717 Outputs:
718 LABEL_PTRS is filled with 1 (32-bit addresses) or 2 (64-bit addresses)
719 positions of the displacements of forward jumps to the TLB miss case.
720
721 EAX is loaded with the low part of the address. In the TLB hit case,
722 it has been adjusted as indicated by the TLB and so is a host address.
723 In the TLB miss case, it continues to hold a guest address.
724
725 EDX is clobbered. */
726
727static void tcg_out_tlb_load(TCGContext *s, int addrlo_idx, int mem_index,
728 int s_bits, const TCGArg *args,
729 uint8_t **label_ptr, int which)
730{
731 const int addrlo = args[addrlo_idx];
732 const int r0 = TCG_REG_EAX;
733 const int r1 = TCG_REG_EDX;
734
735 tcg_out_mov(s, r1, addrlo);
736 tcg_out_mov(s, r0, addrlo);
737
738 tcg_out_shifti(s, SHIFT_SHR, r1, TARGET_PAGE_BITS - CPU_TLB_ENTRY_BITS);
739
740 tgen_arithi(s, ARITH_AND, r0, TARGET_PAGE_MASK | ((1 << s_bits) - 1), 0);
741 tgen_arithi(s, ARITH_AND, r1, (CPU_TLB_SIZE - 1) << CPU_TLB_ENTRY_BITS, 0);
742
743 tcg_out_modrm_sib_offset(s, OPC_LEA, r1, TCG_AREG0, r1, 0,
744 offsetof(CPUState, tlb_table[mem_index][0])
745 + which);
746
747 /* cmp 0(r1), r0 */
748 tcg_out_modrm_offset(s, OPC_CMP_GvEv, r0, r1, 0);
749
750 tcg_out_mov(s, r0, addrlo);
751
752 /* jne label1 */
753 tcg_out8(s, OPC_JCC_short + JCC_JNE);
754 label_ptr[0] = s->code_ptr;
755 s->code_ptr++;
756
757 if (TARGET_LONG_BITS == 64) {
758 /* cmp 4(r1), addrhi */
759 tcg_out_modrm_offset(s, OPC_CMP_GvEv, args[addrlo_idx+1], r1, 4);
760
761 /* jne label1 */
762 tcg_out8(s, OPC_JCC_short + JCC_JNE);
763 label_ptr[1] = s->code_ptr;
764 s->code_ptr++;
765 }
766
767 /* TLB Hit. */
768
769 /* add addend(r1), r0 */
770 tcg_out_modrm_offset(s, OPC_ADD_GvEv, r0, r1,
771 offsetof(CPUTLBEntry, addend) - which);
772}
c896fe29
FB
773#endif
774
be5a4eb7
RH
775static void tcg_out_qemu_ld_direct(TCGContext *s, int datalo, int datahi,
776 int base, tcg_target_long ofs, int sizeop)
777{
778#ifdef TARGET_WORDS_BIGENDIAN
779 const int bswap = 1;
780#else
781 const int bswap = 0;
379f6698 782#endif
be5a4eb7
RH
783 switch (sizeop) {
784 case 0:
785 /* movzbl */
786 tcg_out_modrm_offset(s, OPC_MOVZBL, datalo, base, ofs);
787 break;
788 case 0 | 4:
789 /* movsbl */
790 tcg_out_modrm_offset(s, OPC_MOVSBL, datalo, base, ofs);
791 break;
792 case 1:
793 /* movzwl */
794 tcg_out_modrm_offset(s, OPC_MOVZWL, datalo, base, ofs);
795 if (bswap) {
796 tcg_out_rolw_8(s, datalo);
797 }
798 break;
799 case 1 | 4:
800 /* movswl */
801 tcg_out_modrm_offset(s, OPC_MOVSWL, datalo, base, ofs);
802 if (bswap) {
803 tcg_out_rolw_8(s, datalo);
804 tcg_out_modrm(s, OPC_MOVSWL, datalo, datalo);
805 }
806 break;
807 case 2:
808 tcg_out_ld(s, TCG_TYPE_I32, datalo, base, ofs);
809 if (bswap) {
810 tcg_out_bswap32(s, datalo);
811 }
812 break;
813 case 3:
814 if (bswap) {
815 int t = datalo;
816 datalo = datahi;
817 datahi = t;
818 }
819 if (base != datalo) {
820 tcg_out_ld(s, TCG_TYPE_I32, datalo, base, ofs);
821 tcg_out_ld(s, TCG_TYPE_I32, datahi, base, ofs + 4);
822 } else {
823 tcg_out_ld(s, TCG_TYPE_I32, datahi, base, ofs + 4);
824 tcg_out_ld(s, TCG_TYPE_I32, datalo, base, ofs);
825 }
826 if (bswap) {
827 tcg_out_bswap32(s, datalo);
828 tcg_out_bswap32(s, datahi);
829 }
830 break;
831 default:
832 tcg_abort();
833 }
834}
379f6698 835
c896fe29
FB
836/* XXX: qemu_ld and qemu_st could be modified to clobber only EDX and
837 EAX. It will be useful once fixed registers globals are less
838 common. */
839static void tcg_out_qemu_ld(TCGContext *s, const TCGArg *args,
840 int opc)
841{
1a6dc1e4 842 int data_reg, data_reg2 = 0;
8516a044 843 int addrlo_idx;
c896fe29 844#if defined(CONFIG_SOFTMMU)
82bb07db 845 int mem_index, s_bits, arg_idx;
1a6dc1e4 846 uint8_t *label_ptr[3];
c896fe29
FB
847#endif
848
8516a044
RH
849 data_reg = args[0];
850 addrlo_idx = 1;
1a6dc1e4 851 if (opc == 3) {
8516a044
RH
852 data_reg2 = args[1];
853 addrlo_idx = 2;
1a6dc1e4 854 }
c896fe29
FB
855
856#if defined(CONFIG_SOFTMMU)
8516a044
RH
857 mem_index = args[addrlo_idx + (TARGET_LONG_BITS / 32)];
858 s_bits = opc & 3;
1a6dc1e4 859
8516a044
RH
860 tcg_out_tlb_load(s, addrlo_idx, mem_index, s_bits, args,
861 label_ptr, offsetof(CPUTLBEntry, addr_read));
1a6dc1e4
RH
862
863 /* TLB Hit. */
8516a044 864 tcg_out_qemu_ld_direct(s, data_reg, data_reg2, TCG_REG_EAX, 0, opc);
c896fe29 865
1a6dc1e4
RH
866 /* jmp label2 */
867 tcg_out8(s, OPC_JMP_short);
868 label_ptr[2] = s->code_ptr;
c896fe29 869 s->code_ptr++;
78686523 870
1a6dc1e4
RH
871 /* TLB Miss. */
872
873 /* label1: */
874 *label_ptr[0] = s->code_ptr - label_ptr[0] - 1;
875 if (TARGET_LONG_BITS == 64) {
876 *label_ptr[1] = s->code_ptr - label_ptr[1] - 1;
877 }
c896fe29
FB
878
879 /* XXX: move that code at the end of the TB */
82bb07db
RH
880 /* EAX is already loaded. */
881 arg_idx = 1;
882 if (TARGET_LONG_BITS == 64) {
883 tcg_out_mov(s, tcg_target_call_iarg_regs[arg_idx++],
884 args[addrlo_idx + 1]);
885 }
886 tcg_out_movi(s, TCG_TYPE_I32, tcg_target_call_iarg_regs[arg_idx],
887 mem_index);
aadb21a4 888 tcg_out_calli(s, (tcg_target_long)qemu_ld_helpers[s_bits]);
c896fe29
FB
889
890 switch(opc) {
891 case 0 | 4:
6817c355 892 tcg_out_ext8s(s, data_reg, TCG_REG_EAX);
c896fe29
FB
893 break;
894 case 1 | 4:
6817c355 895 tcg_out_ext16s(s, data_reg, TCG_REG_EAX);
c896fe29
FB
896 break;
897 case 0:
55e082a7 898 tcg_out_ext8u(s, data_reg, TCG_REG_EAX);
9db3ba4d 899 break;
c896fe29 900 case 1:
55e082a7 901 tcg_out_ext16u(s, data_reg, TCG_REG_EAX);
9db3ba4d 902 break;
c896fe29
FB
903 case 2:
904 default:
905 tcg_out_mov(s, data_reg, TCG_REG_EAX);
906 break;
907 case 3:
908 if (data_reg == TCG_REG_EDX) {
b3e66df7
RH
909 /* xchg %edx, %eax */
910 tcg_out_opc(s, OPC_XCHG_ax_r32 + TCG_REG_EDX);
c896fe29
FB
911 tcg_out_mov(s, data_reg2, TCG_REG_EAX);
912 } else {
913 tcg_out_mov(s, data_reg, TCG_REG_EAX);
914 tcg_out_mov(s, data_reg2, TCG_REG_EDX);
915 }
916 break;
917 }
918
be5a4eb7 919 /* label2: */
1a6dc1e4 920 *label_ptr[2] = s->code_ptr - label_ptr[2] - 1;
c896fe29 921#else
8516a044
RH
922 tcg_out_qemu_ld_direct(s, data_reg, data_reg2,
923 args[addrlo_idx], GUEST_BASE, opc);
c896fe29 924#endif
be5a4eb7 925}
c896fe29 926
be5a4eb7
RH
927static void tcg_out_qemu_st_direct(TCGContext *s, int datalo, int datahi,
928 int base, tcg_target_long ofs, int sizeop)
929{
c896fe29 930#ifdef TARGET_WORDS_BIGENDIAN
be5a4eb7 931 const int bswap = 1;
c896fe29 932#else
be5a4eb7 933 const int bswap = 0;
c896fe29 934#endif
be5a4eb7
RH
935 /* ??? Ideally we wouldn't need a scratch register. For user-only,
936 we could perform the bswap twice to restore the original value
937 instead of moving to the scratch. But as it is, the L constraint
938 means that EDX is definitely free here. */
939 int scratch = TCG_REG_EDX;
940
941 switch (sizeop) {
c896fe29 942 case 0:
be5a4eb7 943 tcg_out_modrm_offset(s, OPC_MOVB_EvGv, datalo, base, ofs);
c896fe29
FB
944 break;
945 case 1:
c896fe29 946 if (bswap) {
be5a4eb7
RH
947 tcg_out_mov(s, scratch, datalo);
948 tcg_out_rolw_8(s, scratch);
949 datalo = scratch;
c896fe29 950 }
be5a4eb7
RH
951 /* movw */
952 tcg_out_modrm_offset(s, OPC_MOVL_EvGv | P_DATA16,
953 datalo, base, ofs);
c896fe29
FB
954 break;
955 case 2:
c896fe29 956 if (bswap) {
be5a4eb7
RH
957 tcg_out_mov(s, scratch, datalo);
958 tcg_out_bswap32(s, scratch);
959 datalo = scratch;
c896fe29 960 }
be5a4eb7 961 tcg_out_st(s, TCG_TYPE_I32, datalo, base, ofs);
c896fe29
FB
962 break;
963 case 3:
a042ef94 964 if (bswap) {
be5a4eb7
RH
965 tcg_out_mov(s, scratch, datahi);
966 tcg_out_bswap32(s, scratch);
967 tcg_out_st(s, TCG_TYPE_I32, scratch, base, ofs);
968 tcg_out_mov(s, scratch, datalo);
969 tcg_out_bswap32(s, scratch);
970 tcg_out_st(s, TCG_TYPE_I32, scratch, base, ofs + 4);
c896fe29 971 } else {
be5a4eb7
RH
972 tcg_out_st(s, TCG_TYPE_I32, datalo, base, ofs);
973 tcg_out_st(s, TCG_TYPE_I32, datahi, base, ofs + 4);
c896fe29
FB
974 }
975 break;
976 default:
977 tcg_abort();
978 }
c896fe29
FB
979}
980
c896fe29
FB
981static void tcg_out_qemu_st(TCGContext *s, const TCGArg *args,
982 int opc)
983{
1a6dc1e4 984 int data_reg, data_reg2 = 0;
8516a044 985 int addrlo_idx;
c896fe29 986#if defined(CONFIG_SOFTMMU)
8516a044 987 int mem_index, s_bits;
aadb21a4 988 int stack_adjust;
1a6dc1e4 989 uint8_t *label_ptr[3];
c896fe29
FB
990#endif
991
8516a044
RH
992 data_reg = args[0];
993 addrlo_idx = 1;
1a6dc1e4 994 if (opc == 3) {
8516a044
RH
995 data_reg2 = args[1];
996 addrlo_idx = 2;
1a6dc1e4 997 }
c896fe29
FB
998
999#if defined(CONFIG_SOFTMMU)
8516a044
RH
1000 mem_index = args[addrlo_idx + (TARGET_LONG_BITS / 32)];
1001 s_bits = opc;
1a6dc1e4 1002
8516a044
RH
1003 tcg_out_tlb_load(s, addrlo_idx, mem_index, s_bits, args,
1004 label_ptr, offsetof(CPUTLBEntry, addr_write));
1a6dc1e4
RH
1005
1006 /* TLB Hit. */
8516a044 1007 tcg_out_qemu_st_direct(s, data_reg, data_reg2, TCG_REG_EAX, 0, opc);
c896fe29 1008
1a6dc1e4
RH
1009 /* jmp label2 */
1010 tcg_out8(s, OPC_JMP_short);
1011 label_ptr[2] = s->code_ptr;
c896fe29 1012 s->code_ptr++;
78686523 1013
1a6dc1e4
RH
1014 /* TLB Miss. */
1015
1016 /* label1: */
1017 *label_ptr[0] = s->code_ptr - label_ptr[0] - 1;
1018 if (TARGET_LONG_BITS == 64) {
1019 *label_ptr[1] = s->code_ptr - label_ptr[1] - 1;
1020 }
c896fe29
FB
1021
1022 /* XXX: move that code at the end of the TB */
82bb07db 1023 if (TARGET_LONG_BITS == 32) {
c896fe29 1024 tcg_out_mov(s, TCG_REG_EDX, data_reg);
82bb07db
RH
1025 if (opc == 3) {
1026 tcg_out_mov(s, TCG_REG_ECX, data_reg2);
1027 tcg_out_pushi(s, mem_index);
1028 stack_adjust = 4;
1029 } else {
1030 tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_ECX, mem_index);
1031 stack_adjust = 0;
c896fe29 1032 }
c896fe29 1033 } else {
82bb07db
RH
1034 if (opc == 3) {
1035 tcg_out_mov(s, TCG_REG_EDX, args[addrlo_idx + 1]);
1036 tcg_out_pushi(s, mem_index);
1037 tcg_out_push(s, data_reg2);
1038 tcg_out_push(s, data_reg);
1039 stack_adjust = 12;
1040 } else {
1041 tcg_out_mov(s, TCG_REG_EDX, args[addrlo_idx + 1]);
1042 switch(opc) {
1043 case 0:
1044 tcg_out_ext8u(s, TCG_REG_ECX, data_reg);
1045 break;
1046 case 1:
1047 tcg_out_ext16u(s, TCG_REG_ECX, data_reg);
1048 break;
1049 case 2:
1050 tcg_out_mov(s, TCG_REG_ECX, data_reg);
1051 break;
1052 }
1053 tcg_out_pushi(s, mem_index);
1054 stack_adjust = 4;
c896fe29 1055 }
c896fe29 1056 }
aadb21a4
RH
1057
1058 tcg_out_calli(s, (tcg_target_long)qemu_st_helpers[s_bits]);
1059
1060 if (stack_adjust == 4) {
1061 /* Pop and discard. This is 2 bytes smaller than the add. */
1062 tcg_out_pop(s, TCG_REG_ECX);
1063 } else if (stack_adjust != 0) {
1064 tcg_out_addi(s, TCG_REG_ESP, stack_adjust);
1065 }
1066
c896fe29 1067 /* label2: */
1a6dc1e4 1068 *label_ptr[2] = s->code_ptr - label_ptr[2] - 1;
be5a4eb7 1069#else
8516a044
RH
1070 tcg_out_qemu_st_direct(s, data_reg, data_reg2,
1071 args[addrlo_idx], GUEST_BASE, opc);
c896fe29
FB
1072#endif
1073}
1074
a9751609 1075static inline void tcg_out_op(TCGContext *s, TCGOpcode opc,
c896fe29
FB
1076 const TCGArg *args, const int *const_args)
1077{
1078 int c;
78686523 1079
c896fe29
FB
1080 switch(opc) {
1081 case INDEX_op_exit_tb:
1082 tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_EAX, args[0]);
da441cff 1083 tcg_out8(s, OPC_JMP_long); /* jmp tb_ret_addr */
b03cce8e 1084 tcg_out32(s, tb_ret_addr - s->code_ptr - 4);
c896fe29
FB
1085 break;
1086 case INDEX_op_goto_tb:
1087 if (s->tb_jmp_offset) {
1088 /* direct jump method */
da441cff 1089 tcg_out8(s, OPC_JMP_long); /* jmp im */
c896fe29
FB
1090 s->tb_jmp_offset[args[0]] = s->code_ptr - s->code_buf;
1091 tcg_out32(s, 0);
1092 } else {
1093 /* indirect jump method */
9363dedb 1094 tcg_out_modrm_offset(s, OPC_GRP5, EXT5_JMPN_Ev, -1,
c896fe29
FB
1095 (tcg_target_long)(s->tb_next + args[0]));
1096 }
1097 s->tb_next_offset[args[0]] = s->code_ptr - s->code_buf;
1098 break;
1099 case INDEX_op_call:
1100 if (const_args[0]) {
aadb21a4 1101 tcg_out_calli(s, args[0]);
c896fe29 1102 } else {
aadb21a4 1103 /* call *reg */
9363dedb 1104 tcg_out_modrm(s, OPC_GRP5, EXT5_CALLN_Ev, args[0]);
c896fe29
FB
1105 }
1106 break;
1107 case INDEX_op_jmp:
1108 if (const_args[0]) {
da441cff 1109 tcg_out8(s, OPC_JMP_long);
c896fe29
FB
1110 tcg_out32(s, args[0] - (tcg_target_long)s->code_ptr - 4);
1111 } else {
da441cff 1112 /* jmp *reg */
9363dedb 1113 tcg_out_modrm(s, OPC_GRP5, EXT5_JMPN_Ev, args[0]);
c896fe29
FB
1114 }
1115 break;
1116 case INDEX_op_br:
f75b56c1 1117 tcg_out_jxx(s, JCC_JMP, args[0], 0);
c896fe29
FB
1118 break;
1119 case INDEX_op_movi_i32:
1120 tcg_out_movi(s, TCG_TYPE_I32, args[0], args[1]);
1121 break;
1122 case INDEX_op_ld8u_i32:
1123 /* movzbl */
55e082a7 1124 tcg_out_modrm_offset(s, OPC_MOVZBL, args[0], args[1], args[2]);
c896fe29
FB
1125 break;
1126 case INDEX_op_ld8s_i32:
1127 /* movsbl */
6817c355 1128 tcg_out_modrm_offset(s, OPC_MOVSBL, args[0], args[1], args[2]);
c896fe29
FB
1129 break;
1130 case INDEX_op_ld16u_i32:
1131 /* movzwl */
55e082a7 1132 tcg_out_modrm_offset(s, OPC_MOVZWL, args[0], args[1], args[2]);
c896fe29
FB
1133 break;
1134 case INDEX_op_ld16s_i32:
1135 /* movswl */
6817c355 1136 tcg_out_modrm_offset(s, OPC_MOVSWL, args[0], args[1], args[2]);
c896fe29
FB
1137 break;
1138 case INDEX_op_ld_i32:
af266089 1139 tcg_out_ld(s, TCG_TYPE_I32, args[0], args[1], args[2]);
c896fe29
FB
1140 break;
1141 case INDEX_op_st8_i32:
1142 /* movb */
af266089 1143 tcg_out_modrm_offset(s, OPC_MOVB_EvGv, args[0], args[1], args[2]);
c896fe29
FB
1144 break;
1145 case INDEX_op_st16_i32:
1146 /* movw */
96b4cf38
RH
1147 tcg_out_modrm_offset(s, OPC_MOVL_EvGv | P_DATA16,
1148 args[0], args[1], args[2]);
c896fe29
FB
1149 break;
1150 case INDEX_op_st_i32:
af266089 1151 tcg_out_st(s, TCG_TYPE_I32, args[0], args[1], args[2]);
c896fe29 1152 break;
5d1e4e85
RH
1153 case INDEX_op_add_i32:
1154 /* For 3-operand addition, use LEA. */
1155 if (args[0] != args[1]) {
1156 TCGArg a0 = args[0], a1 = args[1], a2 = args[2], c3 = 0;
1157
1158 if (const_args[2]) {
1159 c3 = a2, a2 = -1;
1160 } else if (a0 == a2) {
1161 /* Watch out for dest = src + dest, since we've removed
1162 the matching constraint on the add. */
1163 tgen_arithr(s, ARITH_ADD, a0, a1);
1164 break;
1165 }
1166
1167 tcg_out_modrm_sib_offset(s, OPC_LEA, a0, a1, a2, 0, c3);
1168 break;
1169 }
1170 c = ARITH_ADD;
1171 goto gen_arith;
c896fe29
FB
1172 case INDEX_op_sub_i32:
1173 c = ARITH_SUB;
1174 goto gen_arith;
1175 case INDEX_op_and_i32:
1176 c = ARITH_AND;
1177 goto gen_arith;
1178 case INDEX_op_or_i32:
1179 c = ARITH_OR;
1180 goto gen_arith;
1181 case INDEX_op_xor_i32:
1182 c = ARITH_XOR;
1183 goto gen_arith;
c896fe29
FB
1184 gen_arith:
1185 if (const_args[2]) {
17cf428f 1186 tgen_arithi(s, c, args[0], args[2], 0);
c896fe29 1187 } else {
81570a70 1188 tgen_arithr(s, c, args[0], args[2]);
c896fe29
FB
1189 }
1190 break;
1191 case INDEX_op_mul_i32:
1192 if (const_args[2]) {
1193 int32_t val;
1194 val = args[2];
1195 if (val == (int8_t)val) {
0566d387 1196 tcg_out_modrm(s, OPC_IMUL_GvEvIb, args[0], args[0]);
c896fe29
FB
1197 tcg_out8(s, val);
1198 } else {
0566d387 1199 tcg_out_modrm(s, OPC_IMUL_GvEvIz, args[0], args[0]);
c896fe29
FB
1200 tcg_out32(s, val);
1201 }
1202 } else {
0566d387 1203 tcg_out_modrm(s, OPC_IMUL_GvEv, args[0], args[2]);
c896fe29
FB
1204 }
1205 break;
1206 case INDEX_op_mulu2_i32:
9363dedb 1207 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_MUL, args[3]);
c896fe29
FB
1208 break;
1209 case INDEX_op_div2_i32:
9363dedb 1210 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_IDIV, args[4]);
c896fe29
FB
1211 break;
1212 case INDEX_op_divu2_i32:
9363dedb 1213 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_DIV, args[4]);
c896fe29
FB
1214 break;
1215 case INDEX_op_shl_i32:
1216 c = SHIFT_SHL;
1217 gen_shift32:
1218 if (const_args[2]) {
f53dba01 1219 tcg_out_shifti(s, c, args[0], args[2]);
c896fe29 1220 } else {
f53dba01 1221 tcg_out_modrm(s, OPC_SHIFT_cl, c, args[0]);
c896fe29
FB
1222 }
1223 break;
1224 case INDEX_op_shr_i32:
1225 c = SHIFT_SHR;
1226 goto gen_shift32;
1227 case INDEX_op_sar_i32:
1228 c = SHIFT_SAR;
1229 goto gen_shift32;
9619376c
AJ
1230 case INDEX_op_rotl_i32:
1231 c = SHIFT_ROL;
1232 goto gen_shift32;
1233 case INDEX_op_rotr_i32:
1234 c = SHIFT_ROR;
1235 goto gen_shift32;
1236
c896fe29 1237 case INDEX_op_add2_i32:
81570a70 1238 if (const_args[4]) {
17cf428f 1239 tgen_arithi(s, ARITH_ADD, args[0], args[4], 1);
81570a70
RH
1240 } else {
1241 tgen_arithr(s, ARITH_ADD, args[0], args[4]);
1242 }
1243 if (const_args[5]) {
17cf428f 1244 tgen_arithi(s, ARITH_ADC, args[1], args[5], 1);
81570a70
RH
1245 } else {
1246 tgen_arithr(s, ARITH_ADC, args[1], args[5]);
1247 }
c896fe29
FB
1248 break;
1249 case INDEX_op_sub2_i32:
81570a70 1250 if (const_args[4]) {
17cf428f 1251 tgen_arithi(s, ARITH_SUB, args[0], args[4], 1);
81570a70
RH
1252 } else {
1253 tgen_arithr(s, ARITH_SUB, args[0], args[4]);
1254 }
1255 if (const_args[5]) {
17cf428f 1256 tgen_arithi(s, ARITH_SBB, args[1], args[5], 1);
81570a70
RH
1257 } else {
1258 tgen_arithr(s, ARITH_SBB, args[1], args[5]);
1259 }
c896fe29
FB
1260 break;
1261 case INDEX_op_brcond_i32:
f75b56c1
RH
1262 tcg_out_brcond(s, args[2], args[0], args[1], const_args[1],
1263 args[3], 0);
c896fe29
FB
1264 break;
1265 case INDEX_op_brcond2_i32:
f75b56c1 1266 tcg_out_brcond2(s, args, const_args, 0);
c896fe29
FB
1267 break;
1268
5d40cd63 1269 case INDEX_op_bswap16_i32:
fcb5dac1 1270 tcg_out_rolw_8(s, args[0]);
5d40cd63 1271 break;
66896cb8 1272 case INDEX_op_bswap32_i32:
fcb5dac1 1273 tcg_out_bswap32(s, args[0]);
9619376c
AJ
1274 break;
1275
1276 case INDEX_op_neg_i32:
9363dedb 1277 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_NEG, args[0]);
9619376c
AJ
1278 break;
1279
1280 case INDEX_op_not_i32:
9363dedb 1281 tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_NOT, args[0]);
9619376c
AJ
1282 break;
1283
1284 case INDEX_op_ext8s_i32:
6817c355 1285 tcg_out_ext8s(s, args[0], args[1]);
9619376c
AJ
1286 break;
1287 case INDEX_op_ext16s_i32:
6817c355 1288 tcg_out_ext16s(s, args[0], args[1]);
9619376c 1289 break;
5f0ce17f 1290 case INDEX_op_ext8u_i32:
55e082a7 1291 tcg_out_ext8u(s, args[0], args[1]);
5f0ce17f
AJ
1292 break;
1293 case INDEX_op_ext16u_i32:
55e082a7 1294 tcg_out_ext16u(s, args[0], args[1]);
5f0ce17f 1295 break;
9619376c 1296
1d2699ae
RH
1297 case INDEX_op_setcond_i32:
1298 tcg_out_setcond(s, args[3], args[0], args[1], args[2], const_args[2]);
1299 break;
1300 case INDEX_op_setcond2_i32:
1301 tcg_out_setcond2(s, args, const_args);
1302 break;
1303
c896fe29
FB
1304 case INDEX_op_qemu_ld8u:
1305 tcg_out_qemu_ld(s, args, 0);
1306 break;
1307 case INDEX_op_qemu_ld8s:
1308 tcg_out_qemu_ld(s, args, 0 | 4);
1309 break;
1310 case INDEX_op_qemu_ld16u:
1311 tcg_out_qemu_ld(s, args, 1);
1312 break;
1313 case INDEX_op_qemu_ld16s:
1314 tcg_out_qemu_ld(s, args, 1 | 4);
1315 break;
86feb1c8 1316 case INDEX_op_qemu_ld32:
c896fe29
FB
1317 tcg_out_qemu_ld(s, args, 2);
1318 break;
1319 case INDEX_op_qemu_ld64:
1320 tcg_out_qemu_ld(s, args, 3);
1321 break;
78686523 1322
c896fe29
FB
1323 case INDEX_op_qemu_st8:
1324 tcg_out_qemu_st(s, args, 0);
1325 break;
1326 case INDEX_op_qemu_st16:
1327 tcg_out_qemu_st(s, args, 1);
1328 break;
1329 case INDEX_op_qemu_st32:
1330 tcg_out_qemu_st(s, args, 2);
1331 break;
1332 case INDEX_op_qemu_st64:
1333 tcg_out_qemu_st(s, args, 3);
1334 break;
1335
1336 default:
1337 tcg_abort();
1338 }
1339}
1340
1341static const TCGTargetOpDef x86_op_defs[] = {
1342 { INDEX_op_exit_tb, { } },
1343 { INDEX_op_goto_tb, { } },
1344 { INDEX_op_call, { "ri" } },
1345 { INDEX_op_jmp, { "ri" } },
1346 { INDEX_op_br, { } },
1347 { INDEX_op_mov_i32, { "r", "r" } },
1348 { INDEX_op_movi_i32, { "r" } },
1349 { INDEX_op_ld8u_i32, { "r", "r" } },
1350 { INDEX_op_ld8s_i32, { "r", "r" } },
1351 { INDEX_op_ld16u_i32, { "r", "r" } },
1352 { INDEX_op_ld16s_i32, { "r", "r" } },
1353 { INDEX_op_ld_i32, { "r", "r" } },
1354 { INDEX_op_st8_i32, { "q", "r" } },
1355 { INDEX_op_st16_i32, { "r", "r" } },
1356 { INDEX_op_st_i32, { "r", "r" } },
1357
5d1e4e85 1358 { INDEX_op_add_i32, { "r", "r", "ri" } },
c896fe29
FB
1359 { INDEX_op_sub_i32, { "r", "0", "ri" } },
1360 { INDEX_op_mul_i32, { "r", "0", "ri" } },
1361 { INDEX_op_mulu2_i32, { "a", "d", "a", "r" } },
1362 { INDEX_op_div2_i32, { "a", "d", "0", "1", "r" } },
1363 { INDEX_op_divu2_i32, { "a", "d", "0", "1", "r" } },
1364 { INDEX_op_and_i32, { "r", "0", "ri" } },
1365 { INDEX_op_or_i32, { "r", "0", "ri" } },
1366 { INDEX_op_xor_i32, { "r", "0", "ri" } },
1367
1368 { INDEX_op_shl_i32, { "r", "0", "ci" } },
1369 { INDEX_op_shr_i32, { "r", "0", "ci" } },
1370 { INDEX_op_sar_i32, { "r", "0", "ci" } },
9619376c
AJ
1371 { INDEX_op_rotl_i32, { "r", "0", "ci" } },
1372 { INDEX_op_rotr_i32, { "r", "0", "ci" } },
c896fe29
FB
1373
1374 { INDEX_op_brcond_i32, { "r", "ri" } },
1375
1376 { INDEX_op_add2_i32, { "r", "r", "0", "1", "ri", "ri" } },
1377 { INDEX_op_sub2_i32, { "r", "r", "0", "1", "ri", "ri" } },
1378 { INDEX_op_brcond2_i32, { "r", "r", "ri", "ri" } },
1379
5d40cd63 1380 { INDEX_op_bswap16_i32, { "r", "0" } },
66896cb8 1381 { INDEX_op_bswap32_i32, { "r", "0" } },
9619376c
AJ
1382
1383 { INDEX_op_neg_i32, { "r", "0" } },
1384
1385 { INDEX_op_not_i32, { "r", "0" } },
1386
1387 { INDEX_op_ext8s_i32, { "r", "q" } },
1388 { INDEX_op_ext16s_i32, { "r", "r" } },
55e082a7
RH
1389 { INDEX_op_ext8u_i32, { "r", "q" } },
1390 { INDEX_op_ext16u_i32, { "r", "r" } },
9619376c 1391
1d2699ae
RH
1392 { INDEX_op_setcond_i32, { "q", "r", "ri" } },
1393 { INDEX_op_setcond2_i32, { "r", "r", "r", "ri", "ri" } },
1394
c896fe29
FB
1395#if TARGET_LONG_BITS == 32
1396 { INDEX_op_qemu_ld8u, { "r", "L" } },
1397 { INDEX_op_qemu_ld8s, { "r", "L" } },
1398 { INDEX_op_qemu_ld16u, { "r", "L" } },
1399 { INDEX_op_qemu_ld16s, { "r", "L" } },
86feb1c8 1400 { INDEX_op_qemu_ld32, { "r", "L" } },
c896fe29
FB
1401 { INDEX_op_qemu_ld64, { "r", "r", "L" } },
1402
1403 { INDEX_op_qemu_st8, { "cb", "L" } },
1404 { INDEX_op_qemu_st16, { "L", "L" } },
1405 { INDEX_op_qemu_st32, { "L", "L" } },
1406 { INDEX_op_qemu_st64, { "L", "L", "L" } },
1407#else
1408 { INDEX_op_qemu_ld8u, { "r", "L", "L" } },
1409 { INDEX_op_qemu_ld8s, { "r", "L", "L" } },
1410 { INDEX_op_qemu_ld16u, { "r", "L", "L" } },
1411 { INDEX_op_qemu_ld16s, { "r", "L", "L" } },
86feb1c8 1412 { INDEX_op_qemu_ld32, { "r", "L", "L" } },
c896fe29
FB
1413 { INDEX_op_qemu_ld64, { "r", "r", "L", "L" } },
1414
1415 { INDEX_op_qemu_st8, { "cb", "L", "L" } },
1416 { INDEX_op_qemu_st16, { "L", "L", "L" } },
1417 { INDEX_op_qemu_st32, { "L", "L", "L" } },
1418 { INDEX_op_qemu_st64, { "L", "L", "L", "L" } },
1419#endif
1420 { -1 },
1421};
1422
b03cce8e
FB
1423static int tcg_target_callee_save_regs[] = {
1424 /* TCG_REG_EBP, */ /* currently used for the global env, so no
1425 need to save */
1426 TCG_REG_EBX,
1427 TCG_REG_ESI,
1428 TCG_REG_EDI,
1429};
1430
b03cce8e
FB
1431/* Generate global QEMU prologue and epilogue code */
1432void tcg_target_qemu_prologue(TCGContext *s)
1433{
1434 int i, frame_size, push_size, stack_addend;
78686523 1435
b03cce8e
FB
1436 /* TB prologue */
1437 /* save all callee saved registers */
1438 for(i = 0; i < ARRAY_SIZE(tcg_target_callee_save_regs); i++) {
1439 tcg_out_push(s, tcg_target_callee_save_regs[i]);
1440 }
1441 /* reserve some stack space */
1442 push_size = 4 + ARRAY_SIZE(tcg_target_callee_save_regs) * 4;
1443 frame_size = push_size + TCG_STATIC_CALL_ARGS_SIZE;
78686523 1444 frame_size = (frame_size + TCG_TARGET_STACK_ALIGN - 1) &
b03cce8e
FB
1445 ~(TCG_TARGET_STACK_ALIGN - 1);
1446 stack_addend = frame_size - push_size;
1447 tcg_out_addi(s, TCG_REG_ESP, -stack_addend);
1448
9363dedb 1449 tcg_out_modrm(s, OPC_GRP5, EXT5_JMPN_Ev, TCG_REG_EAX); /* jmp *%eax */
78686523 1450
b03cce8e
FB
1451 /* TB epilogue */
1452 tb_ret_addr = s->code_ptr;
1453 tcg_out_addi(s, TCG_REG_ESP, stack_addend);
1454 for(i = ARRAY_SIZE(tcg_target_callee_save_regs) - 1; i >= 0; i--) {
1455 tcg_out_pop(s, tcg_target_callee_save_regs[i]);
1456 }
3c3accc6 1457 tcg_out_opc(s, OPC_RET);
b03cce8e
FB
1458}
1459
c896fe29
FB
1460void tcg_target_init(TCGContext *s)
1461{
20cb400d 1462#if !defined(CONFIG_USER_ONLY)
c896fe29
FB
1463 /* fail safe */
1464 if ((1 << CPU_TLB_ENTRY_BITS) != sizeof(CPUTLBEntry))
1465 tcg_abort();
20cb400d 1466#endif
c896fe29
FB
1467
1468 tcg_regset_set32(tcg_target_available_regs[TCG_TYPE_I32], 0, 0xff);
4ab50ccf
RH
1469
1470 tcg_regset_clear(tcg_target_call_clobber_regs);
1471 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_EAX);
1472 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_EDX);
1473 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_ECX);
1474
c896fe29
FB
1475 tcg_regset_clear(s->reserved_regs);
1476 tcg_regset_set_reg(s->reserved_regs, TCG_REG_ESP);
1477
1478 tcg_add_target_add_op_defs(x86_op_defs);
1479}