]> git.proxmox.com Git - qemu.git/blame - tcg/mips/tcg-target.h
Merge remote-tracking branch 'jliu/or32' into staging
[qemu.git] / tcg / mips / tcg-target.h
CommitLineData
afa05235
AJ
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008-2009 Arnaud Patard <arnaud.patard@rtp-net.org>
5 * Copyright (c) 2009 Aurelien Jarno <aurelien@aurel32.net>
6 * Based on i386/tcg-target.c - Copyright (c) 2008 Fabrice Bellard
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 */
cb9c377f 26#ifndef TCG_TARGET_MIPS
afa05235
AJ
27#define TCG_TARGET_MIPS 1
28
afa05235
AJ
29#ifdef __MIPSEB__
30# define TCG_TARGET_WORDS_BIGENDIAN
31#endif
32
33#define TCG_TARGET_NB_REGS 32
34
771142c2 35typedef enum {
afa05235
AJ
36 TCG_REG_ZERO = 0,
37 TCG_REG_AT,
38 TCG_REG_V0,
39 TCG_REG_V1,
40 TCG_REG_A0,
41 TCG_REG_A1,
42 TCG_REG_A2,
43 TCG_REG_A3,
44 TCG_REG_T0,
45 TCG_REG_T1,
46 TCG_REG_T2,
47 TCG_REG_T3,
48 TCG_REG_T4,
49 TCG_REG_T5,
50 TCG_REG_T6,
51 TCG_REG_T7,
52 TCG_REG_S0,
53 TCG_REG_S1,
54 TCG_REG_S2,
55 TCG_REG_S3,
56 TCG_REG_S4,
57 TCG_REG_S5,
58 TCG_REG_S6,
59 TCG_REG_S7,
60 TCG_REG_T8,
61 TCG_REG_T9,
62 TCG_REG_K0,
63 TCG_REG_K1,
64 TCG_REG_GP,
65 TCG_REG_SP,
66 TCG_REG_FP,
67 TCG_REG_RA,
771142c2 68} TCGReg;
afa05235
AJ
69
70#define TCG_CT_CONST_ZERO 0x100
71#define TCG_CT_CONST_U16 0x200
72#define TCG_CT_CONST_S16 0x400
73
74/* used for function call generation */
75#define TCG_REG_CALL_STACK TCG_REG_SP
76#define TCG_TARGET_STACK_ALIGN 8
77#define TCG_TARGET_CALL_STACK_OFFSET 16
78#define TCG_TARGET_CALL_ALIGN_ARGS 1
79
988902fc
AJ
80/* MOVN/MOVZ instructions detection */
81#if (defined(__mips_isa_rev) && (__mips_isa_rev >= 1)) || \
82 defined(_MIPS_ARCH_LOONGSON2E) || defined(_MIPS_ARCH_LOONGSON2F) || \
83 defined(_MIPS_ARCH_MIPS4)
84#define use_movnz_instructions 1
85#else
86extern bool use_movnz_instructions;
87#endif
88
89/* MIPS32 instruction set detection */
90#if defined(__mips_isa_rev) && (__mips_isa_rev >= 1)
91#define use_mips32_instructions 1
92#else
93extern bool use_mips32_instructions;
94#endif
95
96/* MIPS32R2 instruction set detection */
97#if defined(__mips_isa_rev) && (__mips_isa_rev >= 2)
98#define use_mips32r2_instructions 1
99#else
100extern bool use_mips32r2_instructions;
101#endif
102
afa05235 103/* optional instructions */
25c4d9cc 104#define TCG_TARGET_HAS_div_i32 1
ca675f46 105#define TCG_TARGET_HAS_rem_i32 1
25c4d9cc
RH
106#define TCG_TARGET_HAS_not_i32 1
107#define TCG_TARGET_HAS_nor_i32 1
25c4d9cc
RH
108#define TCG_TARGET_HAS_andc_i32 0
109#define TCG_TARGET_HAS_orc_i32 0
110#define TCG_TARGET_HAS_eqv_i32 0
111#define TCG_TARGET_HAS_nand_i32 0
174d4d21 112#define TCG_TARGET_HAS_muls2_i32 1
3c9a8f17
RH
113#define TCG_TARGET_HAS_muluh_i32 1
114#define TCG_TARGET_HAS_mulsh_i32 1
7d7c4930 115
988902fc
AJ
116/* optional instructions detected at runtime */
117#define TCG_TARGET_HAS_movcond_i32 use_movnz_instructions
118#define TCG_TARGET_HAS_bswap16_i32 use_mips32r2_instructions
119#define TCG_TARGET_HAS_bswap32_i32 use_mips32r2_instructions
120#define TCG_TARGET_HAS_deposit_i32 use_mips32r2_instructions
3207bf25
AJ
121#define TCG_TARGET_HAS_ext8s_i32 use_mips32r2_instructions
122#define TCG_TARGET_HAS_ext16s_i32 use_mips32r2_instructions
988902fc 123#define TCG_TARGET_HAS_rot_i32 use_mips32r2_instructions
c1cf85c9 124
f713d6ad
RH
125#define TCG_TARGET_HAS_new_ldst 0
126
afa05235 127/* optional instructions automatically implemented */
25c4d9cc
RH
128#define TCG_TARGET_HAS_neg_i32 0 /* sub rd, zero, rt */
129#define TCG_TARGET_HAS_ext8u_i32 0 /* andi rt, rs, 0xff */
130#define TCG_TARGET_HAS_ext16u_i32 0 /* andi rt, rs, 0xffff */
afa05235 131
60bf84cf 132#define TCG_AREG0 TCG_REG_S0
afa05235 133
03938c13
B
134#ifdef __OpenBSD__
135#include <machine/sysarch.h>
136#else
afa05235 137#include <sys/cachectl.h>
03938c13 138#endif
afa05235 139
b93949ef 140static inline void flush_icache_range(uintptr_t start, uintptr_t stop)
afa05235
AJ
141{
142 cacheflush ((void *)start, stop-start, ICACHE);
143}
cb9c377f
PB
144
145#endif