]> git.proxmox.com Git - qemu.git/blame - tcg/tcg-opc.h
Add missing static qualifier
[qemu.git] / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c896fe29
FB
24#ifndef DEF2
25#define DEF2(name, oargs, iargs, cargs, flags) DEF(name, oargs + iargs + cargs, 0)
26#endif
27
28/* predefined ops */
29DEF2(end, 0, 0, 0, 0) /* must be kept first */
30DEF2(nop, 0, 0, 0, 0)
31DEF2(nop1, 0, 0, 1, 0)
32DEF2(nop2, 0, 0, 2, 0)
33DEF2(nop3, 0, 0, 3, 0)
34DEF2(nopn, 0, 0, 1, 0) /* variable number of parameters */
c896fe29 35
5ff9d6a4
FB
36DEF2(discard, 1, 0, 0, 0)
37
c896fe29 38DEF2(set_label, 0, 0, 1, 0)
5ff9d6a4
FB
39DEF2(call, 0, 1, 2, TCG_OPF_SIDE_EFFECTS) /* variable number of parameters */
40DEF2(jmp, 0, 1, 0, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
41DEF2(br, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
42
43DEF2(mov_i32, 1, 1, 0, 0)
44DEF2(movi_i32, 1, 0, 1, 0)
45/* load/store */
46DEF2(ld8u_i32, 1, 1, 1, 0)
47DEF2(ld8s_i32, 1, 1, 1, 0)
48DEF2(ld16u_i32, 1, 1, 1, 0)
49DEF2(ld16s_i32, 1, 1, 1, 0)
50DEF2(ld_i32, 1, 1, 1, 0)
5ff9d6a4
FB
51DEF2(st8_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
52DEF2(st16_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
53DEF2(st_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
54/* arith */
55DEF2(add_i32, 1, 2, 0, 0)
56DEF2(sub_i32, 1, 2, 0, 0)
57DEF2(mul_i32, 1, 2, 0, 0)
58#ifdef TCG_TARGET_HAS_div_i32
59DEF2(div_i32, 1, 2, 0, 0)
60DEF2(divu_i32, 1, 2, 0, 0)
61DEF2(rem_i32, 1, 2, 0, 0)
62DEF2(remu_i32, 1, 2, 0, 0)
63#else
64DEF2(div2_i32, 2, 3, 0, 0)
65DEF2(divu2_i32, 2, 3, 0, 0)
66#endif
67DEF2(and_i32, 1, 2, 0, 0)
68DEF2(or_i32, 1, 2, 0, 0)
69DEF2(xor_i32, 1, 2, 0, 0)
70/* shifts */
71DEF2(shl_i32, 1, 2, 0, 0)
72DEF2(shr_i32, 1, 2, 0, 0)
73DEF2(sar_i32, 1, 2, 0, 0)
74
5ff9d6a4 75DEF2(brcond_i32, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
76#if TCG_TARGET_REG_BITS == 32
77DEF2(add2_i32, 2, 4, 0, 0)
78DEF2(sub2_i32, 2, 4, 0, 0)
5ff9d6a4 79DEF2(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
80DEF2(mulu2_i32, 2, 2, 0, 0)
81#endif
82#ifdef TCG_TARGET_HAS_ext8s_i32
83DEF2(ext8s_i32, 1, 1, 0, 0)
84#endif
85#ifdef TCG_TARGET_HAS_ext16s_i32
86DEF2(ext16s_i32, 1, 1, 0, 0)
87#endif
88#ifdef TCG_TARGET_HAS_bswap_i32
89DEF2(bswap_i32, 1, 1, 0, 0)
90#endif
91
92#if TCG_TARGET_REG_BITS == 64
93DEF2(mov_i64, 1, 1, 0, 0)
94DEF2(movi_i64, 1, 0, 1, 0)
95/* load/store */
96DEF2(ld8u_i64, 1, 1, 1, 0)
97DEF2(ld8s_i64, 1, 1, 1, 0)
98DEF2(ld16u_i64, 1, 1, 1, 0)
99DEF2(ld16s_i64, 1, 1, 1, 0)
100DEF2(ld32u_i64, 1, 1, 1, 0)
101DEF2(ld32s_i64, 1, 1, 1, 0)
102DEF2(ld_i64, 1, 1, 1, 0)
5ff9d6a4
FB
103DEF2(st8_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
104DEF2(st16_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
105DEF2(st32_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
106DEF2(st_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
107/* arith */
108DEF2(add_i64, 1, 2, 0, 0)
109DEF2(sub_i64, 1, 2, 0, 0)
110DEF2(mul_i64, 1, 2, 0, 0)
111#ifdef TCG_TARGET_HAS_div_i64
112DEF2(div_i64, 1, 2, 0, 0)
113DEF2(divu_i64, 1, 2, 0, 0)
114DEF2(rem_i64, 1, 2, 0, 0)
115DEF2(remu_i64, 1, 2, 0, 0)
116#else
117DEF2(div2_i64, 2, 3, 0, 0)
118DEF2(divu2_i64, 2, 3, 0, 0)
119#endif
120DEF2(and_i64, 1, 2, 0, 0)
121DEF2(or_i64, 1, 2, 0, 0)
122DEF2(xor_i64, 1, 2, 0, 0)
123/* shifts */
124DEF2(shl_i64, 1, 2, 0, 0)
125DEF2(shr_i64, 1, 2, 0, 0)
126DEF2(sar_i64, 1, 2, 0, 0)
127
5ff9d6a4 128DEF2(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
129#ifdef TCG_TARGET_HAS_ext8s_i64
130DEF2(ext8s_i64, 1, 1, 0, 0)
131#endif
132#ifdef TCG_TARGET_HAS_ext16s_i64
133DEF2(ext16s_i64, 1, 1, 0, 0)
134#endif
135#ifdef TCG_TARGET_HAS_ext32s_i64
136DEF2(ext32s_i64, 1, 1, 0, 0)
137#endif
138#ifdef TCG_TARGET_HAS_bswap_i64
139DEF2(bswap_i64, 1, 1, 0, 0)
140#endif
141#endif
390efc54
PB
142#ifdef TCG_TARGET_HAS_neg_i32
143DEF2(neg_i32, 1, 1, 0, 0)
144#endif
145#ifdef TCG_TARGET_HAS_neg_i64
146DEF2(neg_i64, 1, 1, 0, 0)
147#endif
c896fe29
FB
148
149/* QEMU specific */
7e4597d7
FB
150#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
151DEF2(debug_insn_start, 0, 0, 2, 0)
152#else
153DEF2(debug_insn_start, 0, 0, 1, 0)
154#endif
5ff9d6a4
FB
155DEF2(exit_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
156DEF2(goto_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
157/* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
158 constants must be defined */
159#if TCG_TARGET_REG_BITS == 32
160#if TARGET_LONG_BITS == 32
5ff9d6a4 161DEF2(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 162#else
5ff9d6a4 163DEF2(qemu_ld8u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
164#endif
165#if TARGET_LONG_BITS == 32
5ff9d6a4 166DEF2(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 167#else
5ff9d6a4 168DEF2(qemu_ld8s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
169#endif
170#if TARGET_LONG_BITS == 32
5ff9d6a4 171DEF2(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 172#else
5ff9d6a4 173DEF2(qemu_ld16u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
174#endif
175#if TARGET_LONG_BITS == 32
5ff9d6a4 176DEF2(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 177#else
5ff9d6a4 178DEF2(qemu_ld16s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
179#endif
180#if TARGET_LONG_BITS == 32
5ff9d6a4 181DEF2(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 182#else
5ff9d6a4 183DEF2(qemu_ld32u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
184#endif
185#if TARGET_LONG_BITS == 32
5ff9d6a4 186DEF2(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 187#else
5ff9d6a4 188DEF2(qemu_ld32s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
189#endif
190#if TARGET_LONG_BITS == 32
5ff9d6a4 191DEF2(qemu_ld64, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 192#else
5ff9d6a4 193DEF2(qemu_ld64, 2, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
194#endif
195
196#if TARGET_LONG_BITS == 32
5ff9d6a4 197DEF2(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 198#else
5ff9d6a4 199DEF2(qemu_st8, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
200#endif
201#if TARGET_LONG_BITS == 32
5ff9d6a4 202DEF2(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 203#else
5ff9d6a4 204DEF2(qemu_st16, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
205#endif
206#if TARGET_LONG_BITS == 32
5ff9d6a4 207DEF2(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 208#else
5ff9d6a4 209DEF2(qemu_st32, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
210#endif
211#if TARGET_LONG_BITS == 32
5ff9d6a4 212DEF2(qemu_st64, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 213#else
5ff9d6a4 214DEF2(qemu_st64, 0, 4, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
215#endif
216
217#else /* TCG_TARGET_REG_BITS == 32 */
218
5ff9d6a4
FB
219DEF2(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
220DEF2(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
221DEF2(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
222DEF2(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
223DEF2(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
224DEF2(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
225DEF2(qemu_ld64, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 226
5ff9d6a4
FB
227DEF2(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
228DEF2(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
229DEF2(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
230DEF2(qemu_st64, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
231
232#endif /* TCG_TARGET_REG_BITS != 32 */
233
234#undef DEF2