]> git.proxmox.com Git - qemu.git/blame - tcg/tcg-opc.h
tcg/ia64: remove an unnecessary stop bit
[qemu.git] / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c61aaf7a
AJ
24
25/*
26 * DEF(name, oargs, iargs, cargs, flags)
27 */
c896fe29
FB
28
29/* predefined ops */
c61aaf7a
AJ
30DEF(end, 0, 0, 0, 0) /* must be kept first */
31DEF(nop, 0, 0, 0, 0)
32DEF(nop1, 0, 0, 1, 0)
33DEF(nop2, 0, 0, 2, 0)
34DEF(nop3, 0, 0, 3, 0)
35DEF(nopn, 0, 0, 1, 0) /* variable number of parameters */
c896fe29 36
c61aaf7a 37DEF(discard, 1, 0, 0, 0)
5ff9d6a4 38
c61aaf7a
AJ
39DEF(set_label, 0, 0, 1, 0)
40DEF(call, 0, 1, 2, TCG_OPF_SIDE_EFFECTS) /* variable number of parameters */
41DEF(jmp, 0, 1, 0, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
42DEF(br, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29 43
c61aaf7a
AJ
44DEF(mov_i32, 1, 1, 0, 0)
45DEF(movi_i32, 1, 0, 1, 0)
46DEF(setcond_i32, 1, 2, 1, 0)
c896fe29 47/* load/store */
c61aaf7a
AJ
48DEF(ld8u_i32, 1, 1, 1, 0)
49DEF(ld8s_i32, 1, 1, 1, 0)
50DEF(ld16u_i32, 1, 1, 1, 0)
51DEF(ld16s_i32, 1, 1, 1, 0)
52DEF(ld_i32, 1, 1, 1, 0)
53DEF(st8_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
54DEF(st16_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
55DEF(st_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29 56/* arith */
c61aaf7a
AJ
57DEF(add_i32, 1, 2, 0, 0)
58DEF(sub_i32, 1, 2, 0, 0)
59DEF(mul_i32, 1, 2, 0, 0)
c896fe29 60#ifdef TCG_TARGET_HAS_div_i32
c61aaf7a
AJ
61DEF(div_i32, 1, 2, 0, 0)
62DEF(divu_i32, 1, 2, 0, 0)
63DEF(rem_i32, 1, 2, 0, 0)
64DEF(remu_i32, 1, 2, 0, 0)
30138f28
AJ
65#endif
66#ifdef TCG_TARGET_HAS_div2_i32
c61aaf7a
AJ
67DEF(div2_i32, 2, 3, 0, 0)
68DEF(divu2_i32, 2, 3, 0, 0)
c896fe29 69#endif
c61aaf7a
AJ
70DEF(and_i32, 1, 2, 0, 0)
71DEF(or_i32, 1, 2, 0, 0)
72DEF(xor_i32, 1, 2, 0, 0)
d42f183c 73/* shifts/rotates */
c61aaf7a
AJ
74DEF(shl_i32, 1, 2, 0, 0)
75DEF(shr_i32, 1, 2, 0, 0)
76DEF(sar_i32, 1, 2, 0, 0)
f31e9370 77#ifdef TCG_TARGET_HAS_rot_i32
c61aaf7a
AJ
78DEF(rotl_i32, 1, 2, 0, 0)
79DEF(rotr_i32, 1, 2, 0, 0)
f31e9370 80#endif
c896fe29 81
c61aaf7a 82DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29 83#if TCG_TARGET_REG_BITS == 32
c61aaf7a
AJ
84DEF(add2_i32, 2, 4, 0, 0)
85DEF(sub2_i32, 2, 4, 0, 0)
86DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
87DEF(mulu2_i32, 2, 2, 0, 0)
88DEF(setcond2_i32, 1, 4, 1, 0)
c896fe29
FB
89#endif
90#ifdef TCG_TARGET_HAS_ext8s_i32
c61aaf7a 91DEF(ext8s_i32, 1, 1, 0, 0)
c896fe29
FB
92#endif
93#ifdef TCG_TARGET_HAS_ext16s_i32
c61aaf7a 94DEF(ext16s_i32, 1, 1, 0, 0)
c896fe29 95#endif
cfc86988 96#ifdef TCG_TARGET_HAS_ext8u_i32
c61aaf7a 97DEF(ext8u_i32, 1, 1, 0, 0)
cfc86988
AJ
98#endif
99#ifdef TCG_TARGET_HAS_ext16u_i32
c61aaf7a 100DEF(ext16u_i32, 1, 1, 0, 0)
cfc86988 101#endif
84aafb06 102#ifdef TCG_TARGET_HAS_bswap16_i32
c61aaf7a 103DEF(bswap16_i32, 1, 1, 0, 0)
84aafb06 104#endif
66896cb8 105#ifdef TCG_TARGET_HAS_bswap32_i32
c61aaf7a 106DEF(bswap32_i32, 1, 1, 0, 0)
c896fe29 107#endif
0dd0dd55 108#ifdef TCG_TARGET_HAS_not_i32
c61aaf7a 109DEF(not_i32, 1, 1, 0, 0)
0dd0dd55
AJ
110#endif
111#ifdef TCG_TARGET_HAS_neg_i32
c61aaf7a 112DEF(neg_i32, 1, 1, 0, 0)
0dd0dd55 113#endif
241cbed4 114#ifdef TCG_TARGET_HAS_andc_i32
c61aaf7a 115DEF(andc_i32, 1, 2, 0, 0)
241cbed4 116#endif
791d1262 117#ifdef TCG_TARGET_HAS_orc_i32
c61aaf7a 118DEF(orc_i32, 1, 2, 0, 0)
791d1262 119#endif
8d625cf1 120#ifdef TCG_TARGET_HAS_eqv_i32
c61aaf7a 121DEF(eqv_i32, 1, 2, 0, 0)
8d625cf1 122#endif
9940a96b 123#ifdef TCG_TARGET_HAS_nand_i32
c61aaf7a 124DEF(nand_i32, 1, 2, 0, 0)
9940a96b 125#endif
32d98fbd 126#ifdef TCG_TARGET_HAS_nor_i32
c61aaf7a 127DEF(nor_i32, 1, 2, 0, 0)
32d98fbd 128#endif
c896fe29
FB
129
130#if TCG_TARGET_REG_BITS == 64
c61aaf7a
AJ
131DEF(mov_i64, 1, 1, 0, 0)
132DEF(movi_i64, 1, 0, 1, 0)
133DEF(setcond_i64, 1, 2, 1, 0)
c896fe29 134/* load/store */
c61aaf7a
AJ
135DEF(ld8u_i64, 1, 1, 1, 0)
136DEF(ld8s_i64, 1, 1, 1, 0)
137DEF(ld16u_i64, 1, 1, 1, 0)
138DEF(ld16s_i64, 1, 1, 1, 0)
139DEF(ld32u_i64, 1, 1, 1, 0)
140DEF(ld32s_i64, 1, 1, 1, 0)
141DEF(ld_i64, 1, 1, 1, 0)
142DEF(st8_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
143DEF(st16_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
144DEF(st32_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
145DEF(st_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29 146/* arith */
c61aaf7a
AJ
147DEF(add_i64, 1, 2, 0, 0)
148DEF(sub_i64, 1, 2, 0, 0)
149DEF(mul_i64, 1, 2, 0, 0)
c896fe29 150#ifdef TCG_TARGET_HAS_div_i64
c61aaf7a
AJ
151DEF(div_i64, 1, 2, 0, 0)
152DEF(divu_i64, 1, 2, 0, 0)
153DEF(rem_i64, 1, 2, 0, 0)
154DEF(remu_i64, 1, 2, 0, 0)
30138f28
AJ
155#endif
156#ifdef TCG_TARGET_HAS_div2_i64
c61aaf7a
AJ
157DEF(div2_i64, 2, 3, 0, 0)
158DEF(divu2_i64, 2, 3, 0, 0)
c896fe29 159#endif
c61aaf7a
AJ
160DEF(and_i64, 1, 2, 0, 0)
161DEF(or_i64, 1, 2, 0, 0)
162DEF(xor_i64, 1, 2, 0, 0)
d42f183c 163/* shifts/rotates */
c61aaf7a
AJ
164DEF(shl_i64, 1, 2, 0, 0)
165DEF(shr_i64, 1, 2, 0, 0)
166DEF(sar_i64, 1, 2, 0, 0)
f31e9370 167#ifdef TCG_TARGET_HAS_rot_i64
c61aaf7a
AJ
168DEF(rotl_i64, 1, 2, 0, 0)
169DEF(rotr_i64, 1, 2, 0, 0)
f31e9370 170#endif
c896fe29 171
c61aaf7a 172DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29 173#ifdef TCG_TARGET_HAS_ext8s_i64
c61aaf7a 174DEF(ext8s_i64, 1, 1, 0, 0)
c896fe29
FB
175#endif
176#ifdef TCG_TARGET_HAS_ext16s_i64
c61aaf7a 177DEF(ext16s_i64, 1, 1, 0, 0)
c896fe29
FB
178#endif
179#ifdef TCG_TARGET_HAS_ext32s_i64
c61aaf7a 180DEF(ext32s_i64, 1, 1, 0, 0)
c896fe29 181#endif
cfc86988 182#ifdef TCG_TARGET_HAS_ext8u_i64
c61aaf7a 183DEF(ext8u_i64, 1, 1, 0, 0)
cfc86988
AJ
184#endif
185#ifdef TCG_TARGET_HAS_ext16u_i64
c61aaf7a 186DEF(ext16u_i64, 1, 1, 0, 0)
cfc86988
AJ
187#endif
188#ifdef TCG_TARGET_HAS_ext32u_i64
c61aaf7a 189DEF(ext32u_i64, 1, 1, 0, 0)
cfc86988 190#endif
9a5c57fd 191#ifdef TCG_TARGET_HAS_bswap16_i64
c61aaf7a 192DEF(bswap16_i64, 1, 1, 0, 0)
9a5c57fd
AJ
193#endif
194#ifdef TCG_TARGET_HAS_bswap32_i64
c61aaf7a 195DEF(bswap32_i64, 1, 1, 0, 0)
9a5c57fd 196#endif
66896cb8 197#ifdef TCG_TARGET_HAS_bswap64_i64
c61aaf7a 198DEF(bswap64_i64, 1, 1, 0, 0)
c896fe29 199#endif
d2604285 200#ifdef TCG_TARGET_HAS_not_i64
c61aaf7a 201DEF(not_i64, 1, 1, 0, 0)
d2604285 202#endif
390efc54 203#ifdef TCG_TARGET_HAS_neg_i64
c61aaf7a 204DEF(neg_i64, 1, 1, 0, 0)
390efc54 205#endif
241cbed4 206#ifdef TCG_TARGET_HAS_andc_i64
c61aaf7a 207DEF(andc_i64, 1, 2, 0, 0)
241cbed4 208#endif
791d1262 209#ifdef TCG_TARGET_HAS_orc_i64
c61aaf7a 210DEF(orc_i64, 1, 2, 0, 0)
791d1262 211#endif
8d625cf1 212#ifdef TCG_TARGET_HAS_eqv_i64
c61aaf7a 213DEF(eqv_i64, 1, 2, 0, 0)
8d625cf1 214#endif
9940a96b 215#ifdef TCG_TARGET_HAS_nand_i64
c61aaf7a 216DEF(nand_i64, 1, 2, 0, 0)
9940a96b 217#endif
32d98fbd 218#ifdef TCG_TARGET_HAS_nor_i64
c61aaf7a 219DEF(nor_i64, 1, 2, 0, 0)
32d98fbd 220#endif
0dd0dd55 221#endif
c896fe29
FB
222
223/* QEMU specific */
7e4597d7 224#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
c61aaf7a 225DEF(debug_insn_start, 0, 0, 2, 0)
7e4597d7 226#else
c61aaf7a 227DEF(debug_insn_start, 0, 0, 1, 0)
7e4597d7 228#endif
c61aaf7a
AJ
229DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
230DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
231/* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
232 constants must be defined */
233#if TCG_TARGET_REG_BITS == 32
234#if TARGET_LONG_BITS == 32
c61aaf7a 235DEF(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 236#else
c61aaf7a 237DEF(qemu_ld8u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
238#endif
239#if TARGET_LONG_BITS == 32
c61aaf7a 240DEF(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 241#else
c61aaf7a 242DEF(qemu_ld8s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
243#endif
244#if TARGET_LONG_BITS == 32
c61aaf7a 245DEF(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 246#else
c61aaf7a 247DEF(qemu_ld16u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
248#endif
249#if TARGET_LONG_BITS == 32
c61aaf7a 250DEF(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 251#else
c61aaf7a 252DEF(qemu_ld16s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
253#endif
254#if TARGET_LONG_BITS == 32
c61aaf7a 255DEF(qemu_ld32, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 256#else
c61aaf7a 257DEF(qemu_ld32, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
258#endif
259#if TARGET_LONG_BITS == 32
c61aaf7a 260DEF(qemu_ld64, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 261#else
c61aaf7a 262DEF(qemu_ld64, 2, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
263#endif
264
265#if TARGET_LONG_BITS == 32
c61aaf7a 266DEF(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 267#else
c61aaf7a 268DEF(qemu_st8, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
269#endif
270#if TARGET_LONG_BITS == 32
c61aaf7a 271DEF(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 272#else
c61aaf7a 273DEF(qemu_st16, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
274#endif
275#if TARGET_LONG_BITS == 32
c61aaf7a 276DEF(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 277#else
c61aaf7a 278DEF(qemu_st32, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
279#endif
280#if TARGET_LONG_BITS == 32
c61aaf7a 281DEF(qemu_st64, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 282#else
c61aaf7a 283DEF(qemu_st64, 0, 4, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
284#endif
285
286#else /* TCG_TARGET_REG_BITS == 32 */
287
c61aaf7a
AJ
288DEF(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
289DEF(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
290DEF(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
291DEF(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
292DEF(qemu_ld32, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
293DEF(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
294DEF(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
295DEF(qemu_ld64, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 296
c61aaf7a
AJ
297DEF(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
298DEF(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
299DEF(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
300DEF(qemu_st64, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
301
302#endif /* TCG_TARGET_REG_BITS != 32 */
303
c61aaf7a 304#undef DEF