]> git.proxmox.com Git - qemu.git/blame - tcg/tcg-opc.h
qxl: Call spice_qxl_driver_unload from qxl_enter_vga_mode
[qemu.git] / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c61aaf7a
AJ
24
25/*
26 * DEF(name, oargs, iargs, cargs, flags)
27 */
c896fe29
FB
28
29/* predefined ops */
c61aaf7a
AJ
30DEF(end, 0, 0, 0, 0) /* must be kept first */
31DEF(nop, 0, 0, 0, 0)
32DEF(nop1, 0, 0, 1, 0)
33DEF(nop2, 0, 0, 2, 0)
34DEF(nop3, 0, 0, 3, 0)
35DEF(nopn, 0, 0, 1, 0) /* variable number of parameters */
c896fe29 36
c61aaf7a 37DEF(discard, 1, 0, 0, 0)
5ff9d6a4 38
332864bd 39DEF(set_label, 0, 0, 1, TCG_OPF_BB_END)
344028ba
AJ
40DEF(call, 0, 1, 2, TCG_OPF_CALL_CLOBBER) /* variable number of parameters */
41DEF(br, 0, 0, 1, TCG_OPF_BB_END)
c896fe29 42
25c4d9cc
RH
43#define IMPL(X) (X ? 0 : TCG_OPF_NOT_PRESENT)
44#if TCG_TARGET_REG_BITS == 32
45# define IMPL64 TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT
46#else
47# define IMPL64 TCG_OPF_64BIT
48#endif
49
c61aaf7a
AJ
50DEF(mov_i32, 1, 1, 0, 0)
51DEF(movi_i32, 1, 0, 1, 0)
52DEF(setcond_i32, 1, 2, 1, 0)
ffc5ea09 53DEF(movcond_i32, 1, 4, 1, IMPL(TCG_TARGET_HAS_movcond_i32))
c896fe29 54/* load/store */
c61aaf7a
AJ
55DEF(ld8u_i32, 1, 1, 1, 0)
56DEF(ld8s_i32, 1, 1, 1, 0)
57DEF(ld16u_i32, 1, 1, 1, 0)
58DEF(ld16s_i32, 1, 1, 1, 0)
59DEF(ld_i32, 1, 1, 1, 0)
b202d41e
AJ
60DEF(st8_i32, 0, 2, 1, 0)
61DEF(st16_i32, 0, 2, 1, 0)
62DEF(st_i32, 0, 2, 1, 0)
c896fe29 63/* arith */
c61aaf7a
AJ
64DEF(add_i32, 1, 2, 0, 0)
65DEF(sub_i32, 1, 2, 0, 0)
66DEF(mul_i32, 1, 2, 0, 0)
25c4d9cc
RH
67DEF(div_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
68DEF(divu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
69DEF(rem_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
70DEF(remu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
71DEF(div2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
72DEF(divu2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
c61aaf7a
AJ
73DEF(and_i32, 1, 2, 0, 0)
74DEF(or_i32, 1, 2, 0, 0)
75DEF(xor_i32, 1, 2, 0, 0)
d42f183c 76/* shifts/rotates */
c61aaf7a
AJ
77DEF(shl_i32, 1, 2, 0, 0)
78DEF(shr_i32, 1, 2, 0, 0)
79DEF(sar_i32, 1, 2, 0, 0)
25c4d9cc
RH
80DEF(rotl_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
81DEF(rotr_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
82DEF(deposit_i32, 1, 2, 2, IMPL(TCG_TARGET_HAS_deposit_i32))
c896fe29 83
344028ba 84DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END)
c896fe29 85
e6a72734
RH
86DEF(add2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_add2_i32))
87DEF(sub2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_sub2_i32))
88DEF(mulu2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_mulu2_i32))
4d3203fd 89DEF(muls2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_muls2_i32))
344028ba 90DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | IMPL(TCG_TARGET_REG_BITS == 32))
25c4d9cc
RH
91DEF(setcond2_i32, 1, 4, 1, IMPL(TCG_TARGET_REG_BITS == 32))
92
93DEF(ext8s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8s_i32))
94DEF(ext16s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16s_i32))
95DEF(ext8u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8u_i32))
96DEF(ext16u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16u_i32))
97DEF(bswap16_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap16_i32))
98DEF(bswap32_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap32_i32))
99DEF(not_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_not_i32))
100DEF(neg_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_neg_i32))
101DEF(andc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_andc_i32))
102DEF(orc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_orc_i32))
103DEF(eqv_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_eqv_i32))
104DEF(nand_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nand_i32))
105DEF(nor_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nor_i32))
106
107DEF(mov_i64, 1, 1, 0, IMPL64)
108DEF(movi_i64, 1, 0, 1, IMPL64)
109DEF(setcond_i64, 1, 2, 1, IMPL64)
ffc5ea09 110DEF(movcond_i64, 1, 4, 1, IMPL64 | IMPL(TCG_TARGET_HAS_movcond_i64))
c896fe29 111/* load/store */
25c4d9cc
RH
112DEF(ld8u_i64, 1, 1, 1, IMPL64)
113DEF(ld8s_i64, 1, 1, 1, IMPL64)
114DEF(ld16u_i64, 1, 1, 1, IMPL64)
115DEF(ld16s_i64, 1, 1, 1, IMPL64)
116DEF(ld32u_i64, 1, 1, 1, IMPL64)
117DEF(ld32s_i64, 1, 1, 1, IMPL64)
118DEF(ld_i64, 1, 1, 1, IMPL64)
b202d41e
AJ
119DEF(st8_i64, 0, 2, 1, IMPL64)
120DEF(st16_i64, 0, 2, 1, IMPL64)
121DEF(st32_i64, 0, 2, 1, IMPL64)
122DEF(st_i64, 0, 2, 1, IMPL64)
c896fe29 123/* arith */
25c4d9cc
RH
124DEF(add_i64, 1, 2, 0, IMPL64)
125DEF(sub_i64, 1, 2, 0, IMPL64)
126DEF(mul_i64, 1, 2, 0, IMPL64)
127DEF(div_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
128DEF(divu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
129DEF(rem_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
130DEF(remu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
131DEF(div2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
132DEF(divu2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
133DEF(and_i64, 1, 2, 0, IMPL64)
134DEF(or_i64, 1, 2, 0, IMPL64)
135DEF(xor_i64, 1, 2, 0, IMPL64)
d42f183c 136/* shifts/rotates */
25c4d9cc
RH
137DEF(shl_i64, 1, 2, 0, IMPL64)
138DEF(shr_i64, 1, 2, 0, IMPL64)
139DEF(sar_i64, 1, 2, 0, IMPL64)
140DEF(rotl_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
141DEF(rotr_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
142DEF(deposit_i64, 1, 2, 2, IMPL64 | IMPL(TCG_TARGET_HAS_deposit_i64))
c896fe29 143
344028ba 144DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | IMPL64)
25c4d9cc
RH
145DEF(ext8s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8s_i64))
146DEF(ext16s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16s_i64))
147DEF(ext32s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32s_i64))
148DEF(ext8u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8u_i64))
149DEF(ext16u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16u_i64))
150DEF(ext32u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32u_i64))
151DEF(bswap16_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap16_i64))
152DEF(bswap32_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap32_i64))
153DEF(bswap64_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap64_i64))
154DEF(not_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_not_i64))
155DEF(neg_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_neg_i64))
156DEF(andc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_andc_i64))
157DEF(orc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_orc_i64))
158DEF(eqv_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_eqv_i64))
159DEF(nand_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nand_i64))
160DEF(nor_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nor_i64))
c896fe29 161
d7156f7c
RH
162DEF(add2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_add2_i64))
163DEF(sub2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_sub2_i64))
164DEF(mulu2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulu2_i64))
4d3203fd 165DEF(muls2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muls2_i64))
d7156f7c 166
c896fe29 167/* QEMU specific */
7e4597d7 168#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
c61aaf7a 169DEF(debug_insn_start, 0, 0, 2, 0)
7e4597d7 170#else
c61aaf7a 171DEF(debug_insn_start, 0, 0, 1, 0)
7e4597d7 172#endif
344028ba
AJ
173DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_END)
174DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_END)
c896fe29
FB
175/* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
176 constants must be defined */
177#if TCG_TARGET_REG_BITS == 32
178#if TARGET_LONG_BITS == 32
c61aaf7a 179DEF(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 180#else
c61aaf7a 181DEF(qemu_ld8u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
182#endif
183#if TARGET_LONG_BITS == 32
c61aaf7a 184DEF(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 185#else
c61aaf7a 186DEF(qemu_ld8s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
187#endif
188#if TARGET_LONG_BITS == 32
c61aaf7a 189DEF(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 190#else
c61aaf7a 191DEF(qemu_ld16u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
192#endif
193#if TARGET_LONG_BITS == 32
c61aaf7a 194DEF(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 195#else
c61aaf7a 196DEF(qemu_ld16s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
197#endif
198#if TARGET_LONG_BITS == 32
c61aaf7a 199DEF(qemu_ld32, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 200#else
c61aaf7a 201DEF(qemu_ld32, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
202#endif
203#if TARGET_LONG_BITS == 32
c61aaf7a 204DEF(qemu_ld64, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 205#else
c61aaf7a 206DEF(qemu_ld64, 2, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
207#endif
208
209#if TARGET_LONG_BITS == 32
c61aaf7a 210DEF(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 211#else
c61aaf7a 212DEF(qemu_st8, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
213#endif
214#if TARGET_LONG_BITS == 32
c61aaf7a 215DEF(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 216#else
c61aaf7a 217DEF(qemu_st16, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
218#endif
219#if TARGET_LONG_BITS == 32
c61aaf7a 220DEF(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 221#else
c61aaf7a 222DEF(qemu_st32, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
223#endif
224#if TARGET_LONG_BITS == 32
c61aaf7a 225DEF(qemu_st64, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 226#else
c61aaf7a 227DEF(qemu_st64, 0, 4, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
228#endif
229
230#else /* TCG_TARGET_REG_BITS == 32 */
231
c61aaf7a
AJ
232DEF(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
233DEF(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
234DEF(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
235DEF(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
236DEF(qemu_ld32, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
237DEF(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
238DEF(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
239DEF(qemu_ld64, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 240
c61aaf7a
AJ
241DEF(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
242DEF(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
243DEF(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
244DEF(qemu_st64, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
245
246#endif /* TCG_TARGET_REG_BITS != 32 */
247
25c4d9cc
RH
248#undef IMPL
249#undef IMPL64
c61aaf7a 250#undef DEF