]> git.proxmox.com Git - qemu.git/blame - tcg/tcg-opc.h
tcg: protect div2 in tcg/tcg-opc.h
[qemu.git] / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c896fe29
FB
24#ifndef DEF2
25#define DEF2(name, oargs, iargs, cargs, flags) DEF(name, oargs + iargs + cargs, 0)
26#endif
27
28/* predefined ops */
29DEF2(end, 0, 0, 0, 0) /* must be kept first */
30DEF2(nop, 0, 0, 0, 0)
31DEF2(nop1, 0, 0, 1, 0)
32DEF2(nop2, 0, 0, 2, 0)
33DEF2(nop3, 0, 0, 3, 0)
34DEF2(nopn, 0, 0, 1, 0) /* variable number of parameters */
c896fe29 35
5ff9d6a4
FB
36DEF2(discard, 1, 0, 0, 0)
37
c896fe29 38DEF2(set_label, 0, 0, 1, 0)
5ff9d6a4
FB
39DEF2(call, 0, 1, 2, TCG_OPF_SIDE_EFFECTS) /* variable number of parameters */
40DEF2(jmp, 0, 1, 0, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
41DEF2(br, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
42
43DEF2(mov_i32, 1, 1, 0, 0)
44DEF2(movi_i32, 1, 0, 1, 0)
be210acb 45DEF2(setcond_i32, 1, 2, 1, 0)
c896fe29
FB
46/* load/store */
47DEF2(ld8u_i32, 1, 1, 1, 0)
48DEF2(ld8s_i32, 1, 1, 1, 0)
49DEF2(ld16u_i32, 1, 1, 1, 0)
50DEF2(ld16s_i32, 1, 1, 1, 0)
51DEF2(ld_i32, 1, 1, 1, 0)
5ff9d6a4
FB
52DEF2(st8_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
53DEF2(st16_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
54DEF2(st_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
55/* arith */
56DEF2(add_i32, 1, 2, 0, 0)
57DEF2(sub_i32, 1, 2, 0, 0)
58DEF2(mul_i32, 1, 2, 0, 0)
59#ifdef TCG_TARGET_HAS_div_i32
60DEF2(div_i32, 1, 2, 0, 0)
61DEF2(divu_i32, 1, 2, 0, 0)
62DEF2(rem_i32, 1, 2, 0, 0)
63DEF2(remu_i32, 1, 2, 0, 0)
30138f28
AJ
64#endif
65#ifdef TCG_TARGET_HAS_div2_i32
c896fe29
FB
66DEF2(div2_i32, 2, 3, 0, 0)
67DEF2(divu2_i32, 2, 3, 0, 0)
68#endif
69DEF2(and_i32, 1, 2, 0, 0)
70DEF2(or_i32, 1, 2, 0, 0)
71DEF2(xor_i32, 1, 2, 0, 0)
d42f183c 72/* shifts/rotates */
c896fe29
FB
73DEF2(shl_i32, 1, 2, 0, 0)
74DEF2(shr_i32, 1, 2, 0, 0)
75DEF2(sar_i32, 1, 2, 0, 0)
f31e9370 76#ifdef TCG_TARGET_HAS_rot_i32
d42f183c
AJ
77DEF2(rotl_i32, 1, 2, 0, 0)
78DEF2(rotr_i32, 1, 2, 0, 0)
f31e9370 79#endif
c896fe29 80
5ff9d6a4 81DEF2(brcond_i32, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
82#if TCG_TARGET_REG_BITS == 32
83DEF2(add2_i32, 2, 4, 0, 0)
84DEF2(sub2_i32, 2, 4, 0, 0)
5ff9d6a4 85DEF2(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29 86DEF2(mulu2_i32, 2, 2, 0, 0)
be210acb 87DEF2(setcond2_i32, 1, 4, 1, 0)
c896fe29
FB
88#endif
89#ifdef TCG_TARGET_HAS_ext8s_i32
90DEF2(ext8s_i32, 1, 1, 0, 0)
91#endif
92#ifdef TCG_TARGET_HAS_ext16s_i32
93DEF2(ext16s_i32, 1, 1, 0, 0)
94#endif
cfc86988
AJ
95#ifdef TCG_TARGET_HAS_ext8u_i32
96DEF2(ext8u_i32, 1, 1, 0, 0)
97#endif
98#ifdef TCG_TARGET_HAS_ext16u_i32
99DEF2(ext16u_i32, 1, 1, 0, 0)
100#endif
84aafb06
AJ
101#ifdef TCG_TARGET_HAS_bswap16_i32
102DEF2(bswap16_i32, 1, 1, 0, 0)
103#endif
66896cb8
AJ
104#ifdef TCG_TARGET_HAS_bswap32_i32
105DEF2(bswap32_i32, 1, 1, 0, 0)
c896fe29 106#endif
0dd0dd55
AJ
107#ifdef TCG_TARGET_HAS_not_i32
108DEF2(not_i32, 1, 1, 0, 0)
109#endif
110#ifdef TCG_TARGET_HAS_neg_i32
111DEF2(neg_i32, 1, 1, 0, 0)
112#endif
241cbed4
RH
113#ifdef TCG_TARGET_HAS_andc_i32
114DEF2(andc_i32, 1, 2, 0, 0)
115#endif
791d1262
RH
116#ifdef TCG_TARGET_HAS_orc_i32
117DEF2(orc_i32, 1, 2, 0, 0)
118#endif
c896fe29
FB
119
120#if TCG_TARGET_REG_BITS == 64
121DEF2(mov_i64, 1, 1, 0, 0)
122DEF2(movi_i64, 1, 0, 1, 0)
be210acb 123DEF2(setcond_i64, 1, 2, 1, 0)
c896fe29
FB
124/* load/store */
125DEF2(ld8u_i64, 1, 1, 1, 0)
126DEF2(ld8s_i64, 1, 1, 1, 0)
127DEF2(ld16u_i64, 1, 1, 1, 0)
128DEF2(ld16s_i64, 1, 1, 1, 0)
129DEF2(ld32u_i64, 1, 1, 1, 0)
130DEF2(ld32s_i64, 1, 1, 1, 0)
131DEF2(ld_i64, 1, 1, 1, 0)
5ff9d6a4
FB
132DEF2(st8_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
133DEF2(st16_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
134DEF2(st32_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
135DEF2(st_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
136/* arith */
137DEF2(add_i64, 1, 2, 0, 0)
138DEF2(sub_i64, 1, 2, 0, 0)
139DEF2(mul_i64, 1, 2, 0, 0)
140#ifdef TCG_TARGET_HAS_div_i64
141DEF2(div_i64, 1, 2, 0, 0)
142DEF2(divu_i64, 1, 2, 0, 0)
143DEF2(rem_i64, 1, 2, 0, 0)
144DEF2(remu_i64, 1, 2, 0, 0)
30138f28
AJ
145#endif
146#ifdef TCG_TARGET_HAS_div2_i64
c896fe29
FB
147DEF2(div2_i64, 2, 3, 0, 0)
148DEF2(divu2_i64, 2, 3, 0, 0)
149#endif
150DEF2(and_i64, 1, 2, 0, 0)
151DEF2(or_i64, 1, 2, 0, 0)
152DEF2(xor_i64, 1, 2, 0, 0)
d42f183c 153/* shifts/rotates */
c896fe29
FB
154DEF2(shl_i64, 1, 2, 0, 0)
155DEF2(shr_i64, 1, 2, 0, 0)
156DEF2(sar_i64, 1, 2, 0, 0)
f31e9370 157#ifdef TCG_TARGET_HAS_rot_i64
d42f183c
AJ
158DEF2(rotl_i64, 1, 2, 0, 0)
159DEF2(rotr_i64, 1, 2, 0, 0)
f31e9370 160#endif
c896fe29 161
5ff9d6a4 162DEF2(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
163#ifdef TCG_TARGET_HAS_ext8s_i64
164DEF2(ext8s_i64, 1, 1, 0, 0)
165#endif
166#ifdef TCG_TARGET_HAS_ext16s_i64
167DEF2(ext16s_i64, 1, 1, 0, 0)
168#endif
169#ifdef TCG_TARGET_HAS_ext32s_i64
170DEF2(ext32s_i64, 1, 1, 0, 0)
171#endif
cfc86988
AJ
172#ifdef TCG_TARGET_HAS_ext8u_i64
173DEF2(ext8u_i64, 1, 1, 0, 0)
174#endif
175#ifdef TCG_TARGET_HAS_ext16u_i64
176DEF2(ext16u_i64, 1, 1, 0, 0)
177#endif
178#ifdef TCG_TARGET_HAS_ext32u_i64
179DEF2(ext32u_i64, 1, 1, 0, 0)
180#endif
9a5c57fd
AJ
181#ifdef TCG_TARGET_HAS_bswap16_i64
182DEF2(bswap16_i64, 1, 1, 0, 0)
183#endif
184#ifdef TCG_TARGET_HAS_bswap32_i64
185DEF2(bswap32_i64, 1, 1, 0, 0)
186#endif
66896cb8
AJ
187#ifdef TCG_TARGET_HAS_bswap64_i64
188DEF2(bswap64_i64, 1, 1, 0, 0)
c896fe29 189#endif
d2604285
AJ
190#ifdef TCG_TARGET_HAS_not_i64
191DEF2(not_i64, 1, 1, 0, 0)
192#endif
390efc54
PB
193#ifdef TCG_TARGET_HAS_neg_i64
194DEF2(neg_i64, 1, 1, 0, 0)
195#endif
241cbed4
RH
196#ifdef TCG_TARGET_HAS_andc_i64
197DEF2(andc_i64, 1, 2, 0, 0)
198#endif
791d1262
RH
199#ifdef TCG_TARGET_HAS_orc_i64
200DEF2(orc_i64, 1, 2, 0, 0)
201#endif
0dd0dd55 202#endif
c896fe29
FB
203
204/* QEMU specific */
7e4597d7
FB
205#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
206DEF2(debug_insn_start, 0, 0, 2, 0)
207#else
208DEF2(debug_insn_start, 0, 0, 1, 0)
209#endif
5ff9d6a4
FB
210DEF2(exit_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
211DEF2(goto_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
212/* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
213 constants must be defined */
214#if TCG_TARGET_REG_BITS == 32
215#if TARGET_LONG_BITS == 32
5ff9d6a4 216DEF2(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 217#else
5ff9d6a4 218DEF2(qemu_ld8u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
219#endif
220#if TARGET_LONG_BITS == 32
5ff9d6a4 221DEF2(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 222#else
5ff9d6a4 223DEF2(qemu_ld8s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
224#endif
225#if TARGET_LONG_BITS == 32
5ff9d6a4 226DEF2(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 227#else
5ff9d6a4 228DEF2(qemu_ld16u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
229#endif
230#if TARGET_LONG_BITS == 32
5ff9d6a4 231DEF2(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 232#else
5ff9d6a4 233DEF2(qemu_ld16s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
234#endif
235#if TARGET_LONG_BITS == 32
5ff9d6a4 236DEF2(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 237#else
5ff9d6a4 238DEF2(qemu_ld32u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
239#endif
240#if TARGET_LONG_BITS == 32
5ff9d6a4 241DEF2(qemu_ld64, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 242#else
5ff9d6a4 243DEF2(qemu_ld64, 2, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
244#endif
245
246#if TARGET_LONG_BITS == 32
5ff9d6a4 247DEF2(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 248#else
5ff9d6a4 249DEF2(qemu_st8, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
250#endif
251#if TARGET_LONG_BITS == 32
5ff9d6a4 252DEF2(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 253#else
5ff9d6a4 254DEF2(qemu_st16, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
255#endif
256#if TARGET_LONG_BITS == 32
5ff9d6a4 257DEF2(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 258#else
5ff9d6a4 259DEF2(qemu_st32, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
260#endif
261#if TARGET_LONG_BITS == 32
5ff9d6a4 262DEF2(qemu_st64, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 263#else
5ff9d6a4 264DEF2(qemu_st64, 0, 4, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
265#endif
266
267#else /* TCG_TARGET_REG_BITS == 32 */
268
5ff9d6a4
FB
269DEF2(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
270DEF2(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
271DEF2(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
272DEF2(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
273DEF2(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
274DEF2(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
275DEF2(qemu_ld64, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 276
5ff9d6a4
FB
277DEF2(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
278DEF2(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
279DEF2(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
280DEF2(qemu_st64, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
281
282#endif /* TCG_TARGET_REG_BITS != 32 */
283
284#undef DEF2