]> git.proxmox.com Git - qemu.git/blame - tcg/tcg-opc.h
CRIS: Add support for the pseudo randomized set that the mmu provides with TLB refill...
[qemu.git] / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
bf6247fb 24#ifdef CONFIG_DYNGEN_OP
c896fe29 25#include "dyngen-opc.h"
cf2be984 26#endif
c896fe29
FB
27
28#ifndef DEF2
29#define DEF2(name, oargs, iargs, cargs, flags) DEF(name, oargs + iargs + cargs, 0)
30#endif
31
32/* predefined ops */
33DEF2(end, 0, 0, 0, 0) /* must be kept first */
34DEF2(nop, 0, 0, 0, 0)
35DEF2(nop1, 0, 0, 1, 0)
36DEF2(nop2, 0, 0, 2, 0)
37DEF2(nop3, 0, 0, 3, 0)
38DEF2(nopn, 0, 0, 1, 0) /* variable number of parameters */
39/* macro handling */
40DEF2(macro_2, 2, 0, 1, 0)
41DEF2(macro_start, 0, 0, 2, 0)
42DEF2(macro_end, 0, 0, 2, 0)
43DEF2(macro_goto, 0, 0, 3, 0)
44
5ff9d6a4
FB
45DEF2(discard, 1, 0, 0, 0)
46
c896fe29 47DEF2(set_label, 0, 0, 1, 0)
5ff9d6a4
FB
48DEF2(call, 0, 1, 2, TCG_OPF_SIDE_EFFECTS) /* variable number of parameters */
49DEF2(jmp, 0, 1, 0, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
50DEF2(br, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
51
52DEF2(mov_i32, 1, 1, 0, 0)
53DEF2(movi_i32, 1, 0, 1, 0)
54/* load/store */
55DEF2(ld8u_i32, 1, 1, 1, 0)
56DEF2(ld8s_i32, 1, 1, 1, 0)
57DEF2(ld16u_i32, 1, 1, 1, 0)
58DEF2(ld16s_i32, 1, 1, 1, 0)
59DEF2(ld_i32, 1, 1, 1, 0)
5ff9d6a4
FB
60DEF2(st8_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
61DEF2(st16_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
62DEF2(st_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
63/* arith */
64DEF2(add_i32, 1, 2, 0, 0)
65DEF2(sub_i32, 1, 2, 0, 0)
66DEF2(mul_i32, 1, 2, 0, 0)
67#ifdef TCG_TARGET_HAS_div_i32
68DEF2(div_i32, 1, 2, 0, 0)
69DEF2(divu_i32, 1, 2, 0, 0)
70DEF2(rem_i32, 1, 2, 0, 0)
71DEF2(remu_i32, 1, 2, 0, 0)
72#else
73DEF2(div2_i32, 2, 3, 0, 0)
74DEF2(divu2_i32, 2, 3, 0, 0)
75#endif
76DEF2(and_i32, 1, 2, 0, 0)
77DEF2(or_i32, 1, 2, 0, 0)
78DEF2(xor_i32, 1, 2, 0, 0)
79/* shifts */
80DEF2(shl_i32, 1, 2, 0, 0)
81DEF2(shr_i32, 1, 2, 0, 0)
82DEF2(sar_i32, 1, 2, 0, 0)
83
5ff9d6a4 84DEF2(brcond_i32, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
85#if TCG_TARGET_REG_BITS == 32
86DEF2(add2_i32, 2, 4, 0, 0)
87DEF2(sub2_i32, 2, 4, 0, 0)
5ff9d6a4 88DEF2(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
89DEF2(mulu2_i32, 2, 2, 0, 0)
90#endif
91#ifdef TCG_TARGET_HAS_ext8s_i32
92DEF2(ext8s_i32, 1, 1, 0, 0)
93#endif
94#ifdef TCG_TARGET_HAS_ext16s_i32
95DEF2(ext16s_i32, 1, 1, 0, 0)
96#endif
97#ifdef TCG_TARGET_HAS_bswap_i32
98DEF2(bswap_i32, 1, 1, 0, 0)
99#endif
100
101#if TCG_TARGET_REG_BITS == 64
102DEF2(mov_i64, 1, 1, 0, 0)
103DEF2(movi_i64, 1, 0, 1, 0)
104/* load/store */
105DEF2(ld8u_i64, 1, 1, 1, 0)
106DEF2(ld8s_i64, 1, 1, 1, 0)
107DEF2(ld16u_i64, 1, 1, 1, 0)
108DEF2(ld16s_i64, 1, 1, 1, 0)
109DEF2(ld32u_i64, 1, 1, 1, 0)
110DEF2(ld32s_i64, 1, 1, 1, 0)
111DEF2(ld_i64, 1, 1, 1, 0)
5ff9d6a4
FB
112DEF2(st8_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
113DEF2(st16_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
114DEF2(st32_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
115DEF2(st_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
116/* arith */
117DEF2(add_i64, 1, 2, 0, 0)
118DEF2(sub_i64, 1, 2, 0, 0)
119DEF2(mul_i64, 1, 2, 0, 0)
120#ifdef TCG_TARGET_HAS_div_i64
121DEF2(div_i64, 1, 2, 0, 0)
122DEF2(divu_i64, 1, 2, 0, 0)
123DEF2(rem_i64, 1, 2, 0, 0)
124DEF2(remu_i64, 1, 2, 0, 0)
125#else
126DEF2(div2_i64, 2, 3, 0, 0)
127DEF2(divu2_i64, 2, 3, 0, 0)
128#endif
129DEF2(and_i64, 1, 2, 0, 0)
130DEF2(or_i64, 1, 2, 0, 0)
131DEF2(xor_i64, 1, 2, 0, 0)
132/* shifts */
133DEF2(shl_i64, 1, 2, 0, 0)
134DEF2(shr_i64, 1, 2, 0, 0)
135DEF2(sar_i64, 1, 2, 0, 0)
136
5ff9d6a4 137DEF2(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
138#ifdef TCG_TARGET_HAS_ext8s_i64
139DEF2(ext8s_i64, 1, 1, 0, 0)
140#endif
141#ifdef TCG_TARGET_HAS_ext16s_i64
142DEF2(ext16s_i64, 1, 1, 0, 0)
143#endif
144#ifdef TCG_TARGET_HAS_ext32s_i64
145DEF2(ext32s_i64, 1, 1, 0, 0)
146#endif
147#ifdef TCG_TARGET_HAS_bswap_i64
148DEF2(bswap_i64, 1, 1, 0, 0)
149#endif
150#endif
151
152/* QEMU specific */
5ff9d6a4
FB
153DEF2(exit_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
154DEF2(goto_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
155/* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
156 constants must be defined */
157#if TCG_TARGET_REG_BITS == 32
158#if TARGET_LONG_BITS == 32
5ff9d6a4 159DEF2(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 160#else
5ff9d6a4 161DEF2(qemu_ld8u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
162#endif
163#if TARGET_LONG_BITS == 32
5ff9d6a4 164DEF2(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 165#else
5ff9d6a4 166DEF2(qemu_ld8s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
167#endif
168#if TARGET_LONG_BITS == 32
5ff9d6a4 169DEF2(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 170#else
5ff9d6a4 171DEF2(qemu_ld16u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
172#endif
173#if TARGET_LONG_BITS == 32
5ff9d6a4 174DEF2(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 175#else
5ff9d6a4 176DEF2(qemu_ld16s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
177#endif
178#if TARGET_LONG_BITS == 32
5ff9d6a4 179DEF2(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 180#else
5ff9d6a4 181DEF2(qemu_ld32u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
182#endif
183#if TARGET_LONG_BITS == 32
5ff9d6a4 184DEF2(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 185#else
5ff9d6a4 186DEF2(qemu_ld32s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
187#endif
188#if TARGET_LONG_BITS == 32
5ff9d6a4 189DEF2(qemu_ld64, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 190#else
5ff9d6a4 191DEF2(qemu_ld64, 2, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
192#endif
193
194#if TARGET_LONG_BITS == 32
5ff9d6a4 195DEF2(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 196#else
5ff9d6a4 197DEF2(qemu_st8, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
198#endif
199#if TARGET_LONG_BITS == 32
5ff9d6a4 200DEF2(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 201#else
5ff9d6a4 202DEF2(qemu_st16, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
203#endif
204#if TARGET_LONG_BITS == 32
5ff9d6a4 205DEF2(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 206#else
5ff9d6a4 207DEF2(qemu_st32, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
208#endif
209#if TARGET_LONG_BITS == 32
5ff9d6a4 210DEF2(qemu_st64, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 211#else
5ff9d6a4 212DEF2(qemu_st64, 0, 4, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
213#endif
214
215#else /* TCG_TARGET_REG_BITS == 32 */
216
5ff9d6a4
FB
217DEF2(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
218DEF2(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
219DEF2(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
220DEF2(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
221DEF2(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
222DEF2(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
223DEF2(qemu_ld64, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 224
5ff9d6a4
FB
225DEF2(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
226DEF2(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
227DEF2(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
228DEF2(qemu_st64, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
229
230#endif /* TCG_TARGET_REG_BITS != 32 */
231
232#undef DEF2