]> git.proxmox.com Git - qemu.git/blame - tcg/tcg-opc.h
tcg: rename bswap_i32/i64 functions
[qemu.git] / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c896fe29
FB
24#ifndef DEF2
25#define DEF2(name, oargs, iargs, cargs, flags) DEF(name, oargs + iargs + cargs, 0)
26#endif
27
28/* predefined ops */
29DEF2(end, 0, 0, 0, 0) /* must be kept first */
30DEF2(nop, 0, 0, 0, 0)
31DEF2(nop1, 0, 0, 1, 0)
32DEF2(nop2, 0, 0, 2, 0)
33DEF2(nop3, 0, 0, 3, 0)
34DEF2(nopn, 0, 0, 1, 0) /* variable number of parameters */
c896fe29 35
5ff9d6a4
FB
36DEF2(discard, 1, 0, 0, 0)
37
c896fe29 38DEF2(set_label, 0, 0, 1, 0)
5ff9d6a4
FB
39DEF2(call, 0, 1, 2, TCG_OPF_SIDE_EFFECTS) /* variable number of parameters */
40DEF2(jmp, 0, 1, 0, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
41DEF2(br, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
42
43DEF2(mov_i32, 1, 1, 0, 0)
44DEF2(movi_i32, 1, 0, 1, 0)
45/* load/store */
46DEF2(ld8u_i32, 1, 1, 1, 0)
47DEF2(ld8s_i32, 1, 1, 1, 0)
48DEF2(ld16u_i32, 1, 1, 1, 0)
49DEF2(ld16s_i32, 1, 1, 1, 0)
50DEF2(ld_i32, 1, 1, 1, 0)
5ff9d6a4
FB
51DEF2(st8_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
52DEF2(st16_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
53DEF2(st_i32, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
54/* arith */
55DEF2(add_i32, 1, 2, 0, 0)
56DEF2(sub_i32, 1, 2, 0, 0)
57DEF2(mul_i32, 1, 2, 0, 0)
58#ifdef TCG_TARGET_HAS_div_i32
59DEF2(div_i32, 1, 2, 0, 0)
60DEF2(divu_i32, 1, 2, 0, 0)
61DEF2(rem_i32, 1, 2, 0, 0)
62DEF2(remu_i32, 1, 2, 0, 0)
63#else
64DEF2(div2_i32, 2, 3, 0, 0)
65DEF2(divu2_i32, 2, 3, 0, 0)
66#endif
67DEF2(and_i32, 1, 2, 0, 0)
68DEF2(or_i32, 1, 2, 0, 0)
69DEF2(xor_i32, 1, 2, 0, 0)
d42f183c 70/* shifts/rotates */
c896fe29
FB
71DEF2(shl_i32, 1, 2, 0, 0)
72DEF2(shr_i32, 1, 2, 0, 0)
73DEF2(sar_i32, 1, 2, 0, 0)
f31e9370 74#ifdef TCG_TARGET_HAS_rot_i32
d42f183c
AJ
75DEF2(rotl_i32, 1, 2, 0, 0)
76DEF2(rotr_i32, 1, 2, 0, 0)
f31e9370 77#endif
c896fe29 78
5ff9d6a4 79DEF2(brcond_i32, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
80#if TCG_TARGET_REG_BITS == 32
81DEF2(add2_i32, 2, 4, 0, 0)
82DEF2(sub2_i32, 2, 4, 0, 0)
5ff9d6a4 83DEF2(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
84DEF2(mulu2_i32, 2, 2, 0, 0)
85#endif
86#ifdef TCG_TARGET_HAS_ext8s_i32
87DEF2(ext8s_i32, 1, 1, 0, 0)
88#endif
89#ifdef TCG_TARGET_HAS_ext16s_i32
90DEF2(ext16s_i32, 1, 1, 0, 0)
91#endif
66896cb8
AJ
92#ifdef TCG_TARGET_HAS_bswap32_i32
93DEF2(bswap32_i32, 1, 1, 0, 0)
c896fe29 94#endif
0dd0dd55
AJ
95#ifdef TCG_TARGET_HAS_not_i32
96DEF2(not_i32, 1, 1, 0, 0)
97#endif
98#ifdef TCG_TARGET_HAS_neg_i32
99DEF2(neg_i32, 1, 1, 0, 0)
100#endif
c896fe29
FB
101
102#if TCG_TARGET_REG_BITS == 64
103DEF2(mov_i64, 1, 1, 0, 0)
104DEF2(movi_i64, 1, 0, 1, 0)
105/* load/store */
106DEF2(ld8u_i64, 1, 1, 1, 0)
107DEF2(ld8s_i64, 1, 1, 1, 0)
108DEF2(ld16u_i64, 1, 1, 1, 0)
109DEF2(ld16s_i64, 1, 1, 1, 0)
110DEF2(ld32u_i64, 1, 1, 1, 0)
111DEF2(ld32s_i64, 1, 1, 1, 0)
112DEF2(ld_i64, 1, 1, 1, 0)
5ff9d6a4
FB
113DEF2(st8_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
114DEF2(st16_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
115DEF2(st32_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
116DEF2(st_i64, 0, 2, 1, TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
117/* arith */
118DEF2(add_i64, 1, 2, 0, 0)
119DEF2(sub_i64, 1, 2, 0, 0)
120DEF2(mul_i64, 1, 2, 0, 0)
121#ifdef TCG_TARGET_HAS_div_i64
122DEF2(div_i64, 1, 2, 0, 0)
123DEF2(divu_i64, 1, 2, 0, 0)
124DEF2(rem_i64, 1, 2, 0, 0)
125DEF2(remu_i64, 1, 2, 0, 0)
126#else
127DEF2(div2_i64, 2, 3, 0, 0)
128DEF2(divu2_i64, 2, 3, 0, 0)
129#endif
130DEF2(and_i64, 1, 2, 0, 0)
131DEF2(or_i64, 1, 2, 0, 0)
132DEF2(xor_i64, 1, 2, 0, 0)
d42f183c 133/* shifts/rotates */
c896fe29
FB
134DEF2(shl_i64, 1, 2, 0, 0)
135DEF2(shr_i64, 1, 2, 0, 0)
136DEF2(sar_i64, 1, 2, 0, 0)
f31e9370 137#ifdef TCG_TARGET_HAS_rot_i64
d42f183c
AJ
138DEF2(rotl_i64, 1, 2, 0, 0)
139DEF2(rotr_i64, 1, 2, 0, 0)
f31e9370 140#endif
c896fe29 141
5ff9d6a4 142DEF2(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
143#ifdef TCG_TARGET_HAS_ext8s_i64
144DEF2(ext8s_i64, 1, 1, 0, 0)
145#endif
146#ifdef TCG_TARGET_HAS_ext16s_i64
147DEF2(ext16s_i64, 1, 1, 0, 0)
148#endif
149#ifdef TCG_TARGET_HAS_ext32s_i64
150DEF2(ext32s_i64, 1, 1, 0, 0)
151#endif
66896cb8
AJ
152#ifdef TCG_TARGET_HAS_bswap64_i64
153DEF2(bswap64_i64, 1, 1, 0, 0)
c896fe29 154#endif
d2604285
AJ
155#ifdef TCG_TARGET_HAS_not_i64
156DEF2(not_i64, 1, 1, 0, 0)
157#endif
390efc54
PB
158#ifdef TCG_TARGET_HAS_neg_i64
159DEF2(neg_i64, 1, 1, 0, 0)
160#endif
0dd0dd55 161#endif
c896fe29
FB
162
163/* QEMU specific */
7e4597d7
FB
164#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
165DEF2(debug_insn_start, 0, 0, 2, 0)
166#else
167DEF2(debug_insn_start, 0, 0, 1, 0)
168#endif
5ff9d6a4
FB
169DEF2(exit_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
170DEF2(goto_tb, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
171/* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
172 constants must be defined */
173#if TCG_TARGET_REG_BITS == 32
174#if TARGET_LONG_BITS == 32
5ff9d6a4 175DEF2(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 176#else
5ff9d6a4 177DEF2(qemu_ld8u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
178#endif
179#if TARGET_LONG_BITS == 32
5ff9d6a4 180DEF2(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 181#else
5ff9d6a4 182DEF2(qemu_ld8s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
183#endif
184#if TARGET_LONG_BITS == 32
5ff9d6a4 185DEF2(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 186#else
5ff9d6a4 187DEF2(qemu_ld16u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
188#endif
189#if TARGET_LONG_BITS == 32
5ff9d6a4 190DEF2(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 191#else
5ff9d6a4 192DEF2(qemu_ld16s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
193#endif
194#if TARGET_LONG_BITS == 32
5ff9d6a4 195DEF2(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 196#else
5ff9d6a4 197DEF2(qemu_ld32u, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
198#endif
199#if TARGET_LONG_BITS == 32
5ff9d6a4 200DEF2(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 201#else
5ff9d6a4 202DEF2(qemu_ld32s, 1, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
203#endif
204#if TARGET_LONG_BITS == 32
5ff9d6a4 205DEF2(qemu_ld64, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 206#else
5ff9d6a4 207DEF2(qemu_ld64, 2, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
208#endif
209
210#if TARGET_LONG_BITS == 32
5ff9d6a4 211DEF2(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 212#else
5ff9d6a4 213DEF2(qemu_st8, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
214#endif
215#if TARGET_LONG_BITS == 32
5ff9d6a4 216DEF2(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 217#else
5ff9d6a4 218DEF2(qemu_st16, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
219#endif
220#if TARGET_LONG_BITS == 32
5ff9d6a4 221DEF2(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 222#else
5ff9d6a4 223DEF2(qemu_st32, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
224#endif
225#if TARGET_LONG_BITS == 32
5ff9d6a4 226DEF2(qemu_st64, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 227#else
5ff9d6a4 228DEF2(qemu_st64, 0, 4, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
229#endif
230
231#else /* TCG_TARGET_REG_BITS == 32 */
232
5ff9d6a4
FB
233DEF2(qemu_ld8u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
234DEF2(qemu_ld8s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
235DEF2(qemu_ld16u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
236DEF2(qemu_ld16s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
237DEF2(qemu_ld32u, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
238DEF2(qemu_ld32s, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
239DEF2(qemu_ld64, 1, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29 240
5ff9d6a4
FB
241DEF2(qemu_st8, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
242DEF2(qemu_st16, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
243DEF2(qemu_st32, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
244DEF2(qemu_st64, 0, 2, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
c896fe29
FB
245
246#endif /* TCG_TARGET_REG_BITS != 32 */
247
248#undef DEF2