]> git.proxmox.com Git - qemu.git/blame - tcg/tcg.h
update VERSION for 1.4.1
[qemu.git] / tcg / tcg.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
f8393946 24#include "qemu-common.h"
817b838e
SW
25
26/* Target word size (must be identical to pointer size). */
27#if UINTPTR_MAX == UINT32_MAX
28# define TCG_TARGET_REG_BITS 32
29#elif UINTPTR_MAX == UINT64_MAX
30# define TCG_TARGET_REG_BITS 64
31#else
32# error Unknown pointer size for tcg target
33#endif
34
c896fe29
FB
35#if TCG_TARGET_REG_BITS == 32
36typedef int32_t tcg_target_long;
37typedef uint32_t tcg_target_ulong;
38#define TCG_PRIlx PRIx32
39#define TCG_PRIld PRId32
40#elif TCG_TARGET_REG_BITS == 64
41typedef int64_t tcg_target_long;
42typedef uint64_t tcg_target_ulong;
43#define TCG_PRIlx PRIx64
44#define TCG_PRIld PRId64
45#else
46#error unsupported
47#endif
48
c38bb94a
SW
49#include "tcg-target.h"
50#include "tcg-runtime.h"
51
c896fe29
FB
52#if TCG_TARGET_NB_REGS <= 32
53typedef uint32_t TCGRegSet;
54#elif TCG_TARGET_NB_REGS <= 64
55typedef uint64_t TCGRegSet;
56#else
57#error unsupported
58#endif
59
25c4d9cc
RH
60/* Turn some undef macros into false macros. */
61#if TCG_TARGET_REG_BITS == 32
62#define TCG_TARGET_HAS_div_i64 0
63#define TCG_TARGET_HAS_div2_i64 0
64#define TCG_TARGET_HAS_rot_i64 0
65#define TCG_TARGET_HAS_ext8s_i64 0
66#define TCG_TARGET_HAS_ext16s_i64 0
67#define TCG_TARGET_HAS_ext32s_i64 0
68#define TCG_TARGET_HAS_ext8u_i64 0
69#define TCG_TARGET_HAS_ext16u_i64 0
70#define TCG_TARGET_HAS_ext32u_i64 0
71#define TCG_TARGET_HAS_bswap16_i64 0
72#define TCG_TARGET_HAS_bswap32_i64 0
73#define TCG_TARGET_HAS_bswap64_i64 0
74#define TCG_TARGET_HAS_neg_i64 0
75#define TCG_TARGET_HAS_not_i64 0
76#define TCG_TARGET_HAS_andc_i64 0
77#define TCG_TARGET_HAS_orc_i64 0
78#define TCG_TARGET_HAS_eqv_i64 0
79#define TCG_TARGET_HAS_nand_i64 0
80#define TCG_TARGET_HAS_nor_i64 0
81#define TCG_TARGET_HAS_deposit_i64 0
ffc5ea09 82#define TCG_TARGET_HAS_movcond_i64 0
25c4d9cc
RH
83#endif
84
a4773324
JK
85#ifndef TCG_TARGET_deposit_i32_valid
86#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
87#endif
88#ifndef TCG_TARGET_deposit_i64_valid
89#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
90#endif
91
25c4d9cc
RH
92/* Only one of DIV or DIV2 should be defined. */
93#if defined(TCG_TARGET_HAS_div_i32)
94#define TCG_TARGET_HAS_div2_i32 0
95#elif defined(TCG_TARGET_HAS_div2_i32)
96#define TCG_TARGET_HAS_div_i32 0
97#endif
98#if defined(TCG_TARGET_HAS_div_i64)
99#define TCG_TARGET_HAS_div2_i64 0
100#elif defined(TCG_TARGET_HAS_div2_i64)
101#define TCG_TARGET_HAS_div_i64 0
102#endif
103
a9751609 104typedef enum TCGOpcode {
c61aaf7a 105#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
c896fe29
FB
106#include "tcg-opc.h"
107#undef DEF
108 NB_OPS,
a9751609 109} TCGOpcode;
c896fe29
FB
110
111#define tcg_regset_clear(d) (d) = 0
112#define tcg_regset_set(d, s) (d) = (s)
113#define tcg_regset_set32(d, reg, val32) (d) |= (val32) << (reg)
7d301752
AJ
114#define tcg_regset_set_reg(d, r) (d) |= 1L << (r)
115#define tcg_regset_reset_reg(d, r) (d) &= ~(1L << (r))
c896fe29
FB
116#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
117#define tcg_regset_or(d, a, b) (d) = (a) | (b)
118#define tcg_regset_and(d, a, b) (d) = (a) & (b)
119#define tcg_regset_andnot(d, a, b) (d) = (a) & ~(b)
120#define tcg_regset_not(d, a) (d) = ~(a)
121
122typedef struct TCGRelocation {
123 struct TCGRelocation *next;
124 int type;
125 uint8_t *ptr;
126 tcg_target_long addend;
127} TCGRelocation;
128
129typedef struct TCGLabel {
c44f945a 130 int has_value;
c896fe29
FB
131 union {
132 tcg_target_ulong value;
133 TCGRelocation *first_reloc;
134 } u;
135} TCGLabel;
136
137typedef struct TCGPool {
138 struct TCGPool *next;
c44f945a
BS
139 int size;
140 uint8_t data[0] __attribute__ ((aligned));
c896fe29
FB
141} TCGPool;
142
143#define TCG_POOL_CHUNK_SIZE 32768
144
145#define TCG_MAX_LABELS 512
146
c4071c90 147#define TCG_MAX_TEMPS 512
c896fe29 148
b03cce8e
FB
149/* when the size of the arguments of a called function is smaller than
150 this value, they are statically allocated in the TB stack frame */
151#define TCG_STATIC_CALL_ARGS_SIZE 128
152
c02244a5
RH
153typedef enum TCGType {
154 TCG_TYPE_I32,
155 TCG_TYPE_I64,
156 TCG_TYPE_COUNT, /* number of different types */
c896fe29 157
3b6dac34 158 /* An alias for the size of the host register. */
c896fe29 159#if TCG_TARGET_REG_BITS == 32
3b6dac34 160 TCG_TYPE_REG = TCG_TYPE_I32,
c02244a5 161#else
3b6dac34 162 TCG_TYPE_REG = TCG_TYPE_I64,
c02244a5 163#endif
3b6dac34
RH
164
165 /* An alias for the size of the native pointer. We don't currently
166 support any hosts with 64-bit registers and 32-bit pointers. */
167 TCG_TYPE_PTR = TCG_TYPE_REG,
168
169 /* An alias for the size of the target "long", aka register. */
c02244a5
RH
170#if TARGET_LONG_BITS == 64
171 TCG_TYPE_TL = TCG_TYPE_I64,
c896fe29 172#else
c02244a5 173 TCG_TYPE_TL = TCG_TYPE_I32,
c896fe29 174#endif
c02244a5 175} TCGType;
c896fe29
FB
176
177typedef tcg_target_ulong TCGArg;
178
8ef935b2 179/* Define a type and accessor macros for variables. Using a struct is
ac56dd48
PB
180 nice because it gives some level of type safely. Ideally the compiler
181 be able to see through all this. However in practice this is not true,
9814dd27 182 especially on targets with braindamaged ABIs (e.g. i386).
ac56dd48
PB
183 We use plain int by default to avoid this runtime overhead.
184 Users of tcg_gen_* don't need to know about any of this, and should
a7812ae4 185 treat TCGv as an opaque type.
06ea77bc 186 In addition we do typechecking for different types of variables. TCGv_i32
a7812ae4
PB
187 and TCGv_i64 are 32/64-bit variables respectively. TCGv and TCGv_ptr
188 are aliases for target_ulong and host pointer sized values respectively.
189 */
ac56dd48 190
b76f0d8c
YL
191#if defined(CONFIG_QEMU_LDST_OPTIMIZATION) && defined(CONFIG_SOFTMMU)
192/* Macros/structures for qemu_ld/st IR code optimization:
193 TCG_MAX_HELPER_LABELS is defined as same as OPC_BUF_SIZE in exec-all.h. */
194#define TCG_MAX_QEMU_LDST 640
195
196typedef struct TCGLabelQemuLdst {
197 int is_ld:1; /* qemu_ld: 1, qemu_st: 0 */
198 int opc:4;
199 int addrlo_reg; /* reg index for low word of guest virtual addr */
200 int addrhi_reg; /* reg index for high word of guest virtual addr */
201 int datalo_reg; /* reg index for low word to be loaded or stored */
202 int datahi_reg; /* reg index for high word to be loaded or stored */
203 int mem_index; /* soft MMU memory index */
204 uint8_t *raddr; /* gen code addr of the next IR of qemu_ld/st IR */
205 uint8_t *label_ptr[2]; /* label pointers to be updated */
206} TCGLabelQemuLdst;
207#endif
208
092c73ee 209#ifdef CONFIG_DEBUG_TCG
f8393946
AJ
210#define DEBUG_TCGV 1
211#endif
ac56dd48
PB
212
213#ifdef DEBUG_TCGV
214
215typedef struct
216{
a810a2de 217 int i32;
a7812ae4 218} TCGv_i32;
ac56dd48 219
a7812ae4
PB
220typedef struct
221{
a810a2de 222 int i64;
a7812ae4
PB
223} TCGv_i64;
224
ebecf363
PM
225typedef struct {
226 int iptr;
227} TCGv_ptr;
228
a7812ae4
PB
229#define MAKE_TCGV_I32(i) __extension__ \
230 ({ TCGv_i32 make_tcgv_tmp = {i}; make_tcgv_tmp;})
231#define MAKE_TCGV_I64(i) __extension__ \
232 ({ TCGv_i64 make_tcgv_tmp = {i}; make_tcgv_tmp;})
ebecf363
PM
233#define MAKE_TCGV_PTR(i) __extension__ \
234 ({ TCGv_ptr make_tcgv_tmp = {i}; make_tcgv_tmp; })
a810a2de
BS
235#define GET_TCGV_I32(t) ((t).i32)
236#define GET_TCGV_I64(t) ((t).i64)
ebecf363 237#define GET_TCGV_PTR(t) ((t).iptr)
ac56dd48 238#if TCG_TARGET_REG_BITS == 32
a7812ae4
PB
239#define TCGV_LOW(t) MAKE_TCGV_I32(GET_TCGV_I64(t))
240#define TCGV_HIGH(t) MAKE_TCGV_I32(GET_TCGV_I64(t) + 1)
ac56dd48
PB
241#endif
242
243#else /* !DEBUG_TCGV */
244
a7812ae4
PB
245typedef int TCGv_i32;
246typedef int TCGv_i64;
ebecf363
PM
247#if TCG_TARGET_REG_BITS == 32
248#define TCGv_ptr TCGv_i32
249#else
250#define TCGv_ptr TCGv_i64
251#endif
a7812ae4
PB
252#define MAKE_TCGV_I32(x) (x)
253#define MAKE_TCGV_I64(x) (x)
ebecf363 254#define MAKE_TCGV_PTR(x) (x)
a7812ae4
PB
255#define GET_TCGV_I32(t) (t)
256#define GET_TCGV_I64(t) (t)
ebecf363 257#define GET_TCGV_PTR(t) (t)
44e6acb0 258
ac56dd48 259#if TCG_TARGET_REG_BITS == 32
a7812ae4 260#define TCGV_LOW(t) (t)
ac56dd48
PB
261#define TCGV_HIGH(t) ((t) + 1)
262#endif
263
264#endif /* DEBUG_TCGV */
265
43e860ef
AJ
266#define TCGV_EQUAL_I32(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b))
267#define TCGV_EQUAL_I64(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b))
268
a50f5b91 269/* Dummy definition to avoid compiler warnings. */
a7812ae4
PB
270#define TCGV_UNUSED_I32(x) x = MAKE_TCGV_I32(-1)
271#define TCGV_UNUSED_I64(x) x = MAKE_TCGV_I64(-1)
a50f5b91 272
afcb92be
RH
273#define TCGV_IS_UNUSED_I32(x) (GET_TCGV_I32(x) == -1)
274#define TCGV_IS_UNUSED_I64(x) (GET_TCGV_I64(x) == -1)
275
c896fe29 276/* call flags */
78505279
AJ
277/* Helper does not read globals (either directly or through an exception). It
278 implies TCG_CALL_NO_WRITE_GLOBALS. */
279#define TCG_CALL_NO_READ_GLOBALS 0x0010
280/* Helper does not write globals */
281#define TCG_CALL_NO_WRITE_GLOBALS 0x0020
282/* Helper can be safely suppressed if the return value is not used. */
283#define TCG_CALL_NO_SIDE_EFFECTS 0x0040
284
285/* convenience version of most used call flags */
286#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
287#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
288#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
289#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
290#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
291
39cf05d3 292/* used to align parameters */
a7812ae4 293#define TCG_CALL_DUMMY_TCGV MAKE_TCGV_I32(-1)
39cf05d3
FB
294#define TCG_CALL_DUMMY_ARG ((TCGArg)(-1))
295
a93cf9df
SW
296/* Conditions. Note that these are laid out for easy manipulation by
297 the functions below:
0aed257f
RH
298 bit 0 is used for inverting;
299 bit 1 is signed,
300 bit 2 is unsigned,
301 bit 3 is used with bit 0 for swapping signed/unsigned. */
c896fe29 302typedef enum {
0aed257f
RH
303 /* non-signed */
304 TCG_COND_NEVER = 0 | 0 | 0 | 0,
305 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
306 TCG_COND_EQ = 8 | 0 | 0 | 0,
307 TCG_COND_NE = 8 | 0 | 0 | 1,
308 /* signed */
309 TCG_COND_LT = 0 | 0 | 2 | 0,
310 TCG_COND_GE = 0 | 0 | 2 | 1,
311 TCG_COND_LE = 8 | 0 | 2 | 0,
312 TCG_COND_GT = 8 | 0 | 2 | 1,
c896fe29 313 /* unsigned */
0aed257f
RH
314 TCG_COND_LTU = 0 | 4 | 0 | 0,
315 TCG_COND_GEU = 0 | 4 | 0 | 1,
316 TCG_COND_LEU = 8 | 4 | 0 | 0,
317 TCG_COND_GTU = 8 | 4 | 0 | 1,
c896fe29
FB
318} TCGCond;
319
1c086220 320/* Invert the sense of the comparison. */
401d466d
RH
321static inline TCGCond tcg_invert_cond(TCGCond c)
322{
323 return (TCGCond)(c ^ 1);
324}
325
1c086220
RH
326/* Swap the operands in a comparison. */
327static inline TCGCond tcg_swap_cond(TCGCond c)
328{
0aed257f 329 return c & 6 ? (TCGCond)(c ^ 9) : c;
1c086220
RH
330}
331
d1e321b8 332/* Create an "unsigned" version of a "signed" comparison. */
ff44c2f3
RH
333static inline TCGCond tcg_unsigned_cond(TCGCond c)
334{
0aed257f 335 return c & 2 ? (TCGCond)(c ^ 6) : c;
ff44c2f3
RH
336}
337
d1e321b8 338/* Must a comparison be considered unsigned? */
bcc66562
RH
339static inline bool is_unsigned_cond(TCGCond c)
340{
0aed257f 341 return (c & 4) != 0;
bcc66562
RH
342}
343
d1e321b8
RH
344/* Create a "high" version of a double-word comparison.
345 This removes equality from a LTE or GTE comparison. */
346static inline TCGCond tcg_high_cond(TCGCond c)
347{
348 switch (c) {
349 case TCG_COND_GE:
350 case TCG_COND_LE:
351 case TCG_COND_GEU:
352 case TCG_COND_LEU:
353 return (TCGCond)(c ^ 8);
354 default:
355 return c;
356 }
357}
358
c896fe29
FB
359#define TEMP_VAL_DEAD 0
360#define TEMP_VAL_REG 1
361#define TEMP_VAL_MEM 2
362#define TEMP_VAL_CONST 3
363
364/* XXX: optimize memory layout */
365typedef struct TCGTemp {
366 TCGType base_type;
367 TCGType type;
368 int val_type;
369 int reg;
370 tcg_target_long val;
371 int mem_reg;
372 tcg_target_long mem_offset;
373 unsigned int fixed_reg:1;
374 unsigned int mem_coherent:1;
375 unsigned int mem_allocated:1;
5225d669 376 unsigned int temp_local:1; /* If true, the temp is saved across
641d5fbe 377 basic blocks. Otherwise, it is not
5225d669 378 preserved across basic blocks. */
e8996ee0
FB
379 unsigned int temp_allocated:1; /* never used for code gen */
380 /* index of next free temp of same base type, -1 if end */
381 int next_free_temp;
c896fe29
FB
382 const char *name;
383} TCGTemp;
384
385typedef struct TCGHelperInfo {
4dc81f28 386 tcg_target_ulong func;
c896fe29
FB
387 const char *name;
388} TCGHelperInfo;
389
390typedef struct TCGContext TCGContext;
391
c896fe29
FB
392struct TCGContext {
393 uint8_t *pool_cur, *pool_end;
4055299e 394 TCGPool *pool_first, *pool_current, *pool_first_large;
c896fe29
FB
395 TCGLabel *labels;
396 int nb_labels;
c896fe29
FB
397 int nb_globals;
398 int nb_temps;
641d5fbe
FB
399 /* index of free temps, -1 if none */
400 int first_free_temp[TCG_TYPE_COUNT * 2];
c896fe29
FB
401
402 /* goto_tb support */
403 uint8_t *code_buf;
fe7e1d3e 404 uintptr_t *tb_next;
c896fe29
FB
405 uint16_t *tb_next_offset;
406 uint16_t *tb_jmp_offset; /* != NULL if USE_DIRECT_JUMP */
407
641d5fbe 408 /* liveness analysis */
866cb6cb
AJ
409 uint16_t *op_dead_args; /* for each operation, each bit tells if the
410 corresponding argument is dead */
ec7a869d
AJ
411 uint8_t *op_sync_args; /* for each operation, each bit tells if the
412 corresponding output argument needs to be
413 sync to memory. */
641d5fbe 414
c896fe29
FB
415 /* tells in which temporary a given register is. It does not take
416 into account fixed registers */
417 int reg_to_temp[TCG_TARGET_NB_REGS];
418 TCGRegSet reserved_regs;
419 tcg_target_long current_frame_offset;
420 tcg_target_long frame_start;
421 tcg_target_long frame_end;
422 int frame_reg;
423
424 uint8_t *code_ptr;
d8382011 425 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
c896fe29 426
c896fe29
FB
427 TCGHelperInfo *helpers;
428 int nb_helpers;
429 int allocated_helpers;
e8996ee0 430 int helpers_sorted;
a23a9ec6
FB
431
432#ifdef CONFIG_PROFILER
433 /* profiling info */
434 int64_t tb_count1;
435 int64_t tb_count;
436 int64_t op_count; /* total insn count */
437 int op_count_max; /* max insn per TB */
438 int64_t temp_count;
439 int temp_count_max;
a23a9ec6
FB
440 int64_t del_op_count;
441 int64_t code_in_len;
442 int64_t code_out_len;
443 int64_t interm_time;
444 int64_t code_time;
445 int64_t la_time;
c5cc28ff 446 int64_t opt_time;
a23a9ec6
FB
447 int64_t restore_count;
448 int64_t restore_time;
449#endif
27bfd83c
PM
450
451#ifdef CONFIG_DEBUG_TCG
452 int temps_in_use;
0a209d4b 453 int goto_tb_issue_mask;
27bfd83c 454#endif
b76f0d8c 455
8232a46a
EV
456 uint16_t gen_opc_buf[OPC_BUF_SIZE];
457 TCGArg gen_opparam_buf[OPPARAM_BUF_SIZE];
458
459 uint16_t *gen_opc_ptr;
460 TCGArg *gen_opparam_ptr;
c3a43607
EV
461 target_ulong gen_opc_pc[OPC_BUF_SIZE];
462 uint16_t gen_opc_icount[OPC_BUF_SIZE];
463 uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
8232a46a 464
b76f0d8c
YL
465#if defined(CONFIG_QEMU_LDST_OPTIMIZATION) && defined(CONFIG_SOFTMMU)
466 /* labels info for qemu_ld/st IRs
467 The labels help to generate TLB miss case codes at the end of TB */
468 TCGLabelQemuLdst *qemu_ldst_labels;
469 int nb_qemu_ldst_labels;
470#endif
c896fe29
FB
471};
472
473extern TCGContext tcg_ctx;
c896fe29
FB
474
475/* pool based memory allocation */
476
477void *tcg_malloc_internal(TCGContext *s, int size);
478void tcg_pool_reset(TCGContext *s);
479void tcg_pool_delete(TCGContext *s);
480
481static inline void *tcg_malloc(int size)
482{
483 TCGContext *s = &tcg_ctx;
484 uint8_t *ptr, *ptr_end;
485 size = (size + sizeof(long) - 1) & ~(sizeof(long) - 1);
486 ptr = s->pool_cur;
487 ptr_end = ptr + size;
488 if (unlikely(ptr_end > s->pool_end)) {
489 return tcg_malloc_internal(&tcg_ctx, size);
490 } else {
491 s->pool_cur = ptr_end;
492 return ptr;
493 }
494}
495
496void tcg_context_init(TCGContext *s);
9002ec79 497void tcg_prologue_init(TCGContext *s);
c896fe29
FB
498void tcg_func_start(TCGContext *s);
499
54604f74
AJ
500int tcg_gen_code(TCGContext *s, uint8_t *gen_code_buf);
501int tcg_gen_code_search_pc(TCGContext *s, uint8_t *gen_code_buf, long offset);
c896fe29
FB
502
503void tcg_set_frame(TCGContext *s, int reg,
504 tcg_target_long start, tcg_target_long size);
a7812ae4
PB
505
506TCGv_i32 tcg_global_reg_new_i32(int reg, const char *name);
507TCGv_i32 tcg_global_mem_new_i32(int reg, tcg_target_long offset,
508 const char *name);
509TCGv_i32 tcg_temp_new_internal_i32(int temp_local);
510static inline TCGv_i32 tcg_temp_new_i32(void)
511{
512 return tcg_temp_new_internal_i32(0);
513}
514static inline TCGv_i32 tcg_temp_local_new_i32(void)
515{
516 return tcg_temp_new_internal_i32(1);
517}
518void tcg_temp_free_i32(TCGv_i32 arg);
519char *tcg_get_arg_str_i32(TCGContext *s, char *buf, int buf_size, TCGv_i32 arg);
520
521TCGv_i64 tcg_global_reg_new_i64(int reg, const char *name);
522TCGv_i64 tcg_global_mem_new_i64(int reg, tcg_target_long offset,
523 const char *name);
524TCGv_i64 tcg_temp_new_internal_i64(int temp_local);
525static inline TCGv_i64 tcg_temp_new_i64(void)
641d5fbe 526{
a7812ae4 527 return tcg_temp_new_internal_i64(0);
641d5fbe 528}
a7812ae4 529static inline TCGv_i64 tcg_temp_local_new_i64(void)
641d5fbe 530{
a7812ae4 531 return tcg_temp_new_internal_i64(1);
641d5fbe 532}
a7812ae4
PB
533void tcg_temp_free_i64(TCGv_i64 arg);
534char *tcg_get_arg_str_i64(TCGContext *s, char *buf, int buf_size, TCGv_i64 arg);
535
27bfd83c
PM
536#if defined(CONFIG_DEBUG_TCG)
537/* If you call tcg_clear_temp_count() at the start of a section of
538 * code which is not supposed to leak any TCG temporaries, then
539 * calling tcg_check_temp_count() at the end of the section will
540 * return 1 if the section did in fact leak a temporary.
541 */
542void tcg_clear_temp_count(void);
543int tcg_check_temp_count(void);
544#else
545#define tcg_clear_temp_count() do { } while (0)
546#define tcg_check_temp_count() 0
547#endif
548
405cf9ff 549void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf);
c896fe29
FB
550
551#define TCG_CT_ALIAS 0x80
552#define TCG_CT_IALIAS 0x40
553#define TCG_CT_REG 0x01
554#define TCG_CT_CONST 0x02 /* any constant of register size */
555
556typedef struct TCGArgConstraint {
5ff9d6a4
FB
557 uint16_t ct;
558 uint8_t alias_index;
c896fe29
FB
559 union {
560 TCGRegSet regs;
561 } u;
562} TCGArgConstraint;
563
564#define TCG_MAX_OP_ARGS 16
565
8399ad59
RH
566/* Bits for TCGOpDef->flags, 8 bits available. */
567enum {
568 /* Instruction defines the end of a basic block. */
569 TCG_OPF_BB_END = 0x01,
570 /* Instruction clobbers call registers and potentially update globals. */
571 TCG_OPF_CALL_CLOBBER = 0x02,
3d5c5f87
AJ
572 /* Instruction has side effects: it cannot be removed if its outputs
573 are not used, and might trigger exceptions. */
8399ad59
RH
574 TCG_OPF_SIDE_EFFECTS = 0x04,
575 /* Instruction operands are 64-bits (otherwise 32-bits). */
576 TCG_OPF_64BIT = 0x08,
25c4d9cc
RH
577 /* Instruction is optional and not implemented by the host. */
578 TCG_OPF_NOT_PRESENT = 0x10,
8399ad59 579};
c896fe29
FB
580
581typedef struct TCGOpDef {
582 const char *name;
583 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
584 uint8_t flags;
c896fe29
FB
585 TCGArgConstraint *args_ct;
586 int *sorted_args;
c68aaa18
SW
587#if defined(CONFIG_DEBUG_TCG)
588 int used;
589#endif
c896fe29 590} TCGOpDef;
8399ad59
RH
591
592extern TCGOpDef tcg_op_defs[];
2a24374a
SW
593extern const size_t tcg_op_defs_max;
594
c896fe29 595typedef struct TCGTargetOpDef {
a9751609 596 TCGOpcode op;
c896fe29
FB
597 const char *args_ct_str[TCG_MAX_OP_ARGS];
598} TCGTargetOpDef;
599
c896fe29
FB
600#define tcg_abort() \
601do {\
602 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
603 abort();\
604} while (0)
605
c552d6c0
RH
606#ifdef CONFIG_DEBUG_TCG
607# define tcg_debug_assert(X) do { assert(X); } while (0)
608#elif QEMU_GNUC_PREREQ(4, 5)
609# define tcg_debug_assert(X) \
610 do { if (!(X)) { __builtin_unreachable(); } } while (0)
611#else
612# define tcg_debug_assert(X) do { (void)(X); } while (0)
613#endif
614
c896fe29
FB
615void tcg_add_target_add_op_defs(const TCGTargetOpDef *tdefs);
616
c896fe29 617#if TCG_TARGET_REG_BITS == 32
ebecf363
PM
618#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I32(n))
619#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I32(GET_TCGV_PTR(n))
620
73f5e313 621#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i32((tcg_target_long)(V)))
ebecf363
PM
622#define tcg_global_reg_new_ptr(R, N) \
623 TCGV_NAT_TO_PTR(tcg_global_reg_new_i32((R), (N)))
624#define tcg_global_mem_new_ptr(R, O, N) \
625 TCGV_NAT_TO_PTR(tcg_global_mem_new_i32((R), (O), (N)))
626#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i32())
627#define tcg_temp_free_ptr(T) tcg_temp_free_i32(TCGV_PTR_TO_NAT(T))
c896fe29 628#else
ebecf363
PM
629#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I64(n))
630#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I64(GET_TCGV_PTR(n))
631
73f5e313 632#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i64((tcg_target_long)(V)))
ebecf363
PM
633#define tcg_global_reg_new_ptr(R, N) \
634 TCGV_NAT_TO_PTR(tcg_global_reg_new_i64((R), (N)))
635#define tcg_global_mem_new_ptr(R, O, N) \
636 TCGV_NAT_TO_PTR(tcg_global_mem_new_i64((R), (O), (N)))
637#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i64())
638#define tcg_temp_free_ptr(T) tcg_temp_free_i64(TCGV_PTR_TO_NAT(T))
c896fe29
FB
639#endif
640
a7812ae4
PB
641void tcg_gen_callN(TCGContext *s, TCGv_ptr func, unsigned int flags,
642 int sizemask, TCGArg ret, int nargs, TCGArg *args);
643
644void tcg_gen_shifti_i64(TCGv_i64 ret, TCGv_i64 arg1,
645 int c, int right, int arith);
646
8f2e8c07
KB
647TCGArg *tcg_optimize(TCGContext *s, uint16_t *tcg_opc_ptr, TCGArg *args,
648 TCGOpDef *tcg_op_def);
649
a7812ae4
PB
650/* only used for debugging purposes */
651void tcg_register_helper(void *func, const char *name);
652const char *tcg_helper_get_name(TCGContext *s, void *func);
eeacee4d 653void tcg_dump_ops(TCGContext *s);
a7812ae4
PB
654
655void dump_ops(const uint16_t *opc_buf, const TCGArg *opparam_buf);
656TCGv_i32 tcg_const_i32(int32_t val);
657TCGv_i64 tcg_const_i64(int64_t val);
658TCGv_i32 tcg_const_local_i32(int32_t val);
659TCGv_i64 tcg_const_local_i64(int64_t val);
660
4438c8a9 661extern uint8_t *code_gen_prologue;
ce285b17
SW
662
663/* TCG targets may use a different definition of tcg_qemu_tb_exec. */
664#if !defined(tcg_qemu_tb_exec)
665# define tcg_qemu_tb_exec(env, tb_ptr) \
6a18ae2d 666 ((tcg_target_ulong (*)(void *, void *))code_gen_prologue)(env, tb_ptr)
932a6909 667#endif
813da627
RH
668
669void tcg_register_jit(void *buf, size_t buf_size);
b76f0d8c
YL
670
671#if defined(CONFIG_QEMU_LDST_OPTIMIZATION) && defined(CONFIG_SOFTMMU)
672/* Generate TB finalization at the end of block */
673void tcg_out_tb_finalize(TCGContext *s);
674#endif