]> git.proxmox.com Git - qemu.git/blame - tcg/tcg.h
tcg: Use uintptr_t in TCGHelperInfo
[qemu.git] / tcg / tcg.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
f8393946 24#include "qemu-common.h"
817b838e 25
78cd7b83
RH
26#include "tcg-target.h"
27
28/* Default target word size to pointer size. */
29#ifndef TCG_TARGET_REG_BITS
30# if UINTPTR_MAX == UINT32_MAX
31# define TCG_TARGET_REG_BITS 32
32# elif UINTPTR_MAX == UINT64_MAX
33# define TCG_TARGET_REG_BITS 64
34# else
35# error Unknown pointer size for tcg target
36# endif
817b838e
SW
37#endif
38
c896fe29
FB
39#if TCG_TARGET_REG_BITS == 32
40typedef int32_t tcg_target_long;
41typedef uint32_t tcg_target_ulong;
42#define TCG_PRIlx PRIx32
43#define TCG_PRIld PRId32
44#elif TCG_TARGET_REG_BITS == 64
45typedef int64_t tcg_target_long;
46typedef uint64_t tcg_target_ulong;
47#define TCG_PRIlx PRIx64
48#define TCG_PRIld PRId64
49#else
50#error unsupported
51#endif
52
c38bb94a
SW
53#include "tcg-runtime.h"
54
c896fe29
FB
55#if TCG_TARGET_NB_REGS <= 32
56typedef uint32_t TCGRegSet;
57#elif TCG_TARGET_NB_REGS <= 64
58typedef uint64_t TCGRegSet;
59#else
60#error unsupported
61#endif
62
25c4d9cc 63#if TCG_TARGET_REG_BITS == 32
e6a72734 64/* Turn some undef macros into false macros. */
25c4d9cc 65#define TCG_TARGET_HAS_div_i64 0
ca675f46 66#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
67#define TCG_TARGET_HAS_div2_i64 0
68#define TCG_TARGET_HAS_rot_i64 0
69#define TCG_TARGET_HAS_ext8s_i64 0
70#define TCG_TARGET_HAS_ext16s_i64 0
71#define TCG_TARGET_HAS_ext32s_i64 0
72#define TCG_TARGET_HAS_ext8u_i64 0
73#define TCG_TARGET_HAS_ext16u_i64 0
74#define TCG_TARGET_HAS_ext32u_i64 0
75#define TCG_TARGET_HAS_bswap16_i64 0
76#define TCG_TARGET_HAS_bswap32_i64 0
77#define TCG_TARGET_HAS_bswap64_i64 0
78#define TCG_TARGET_HAS_neg_i64 0
79#define TCG_TARGET_HAS_not_i64 0
80#define TCG_TARGET_HAS_andc_i64 0
81#define TCG_TARGET_HAS_orc_i64 0
82#define TCG_TARGET_HAS_eqv_i64 0
83#define TCG_TARGET_HAS_nand_i64 0
84#define TCG_TARGET_HAS_nor_i64 0
85#define TCG_TARGET_HAS_deposit_i64 0
ffc5ea09 86#define TCG_TARGET_HAS_movcond_i64 0
d7156f7c
RH
87#define TCG_TARGET_HAS_add2_i64 0
88#define TCG_TARGET_HAS_sub2_i64 0
89#define TCG_TARGET_HAS_mulu2_i64 0
4d3203fd 90#define TCG_TARGET_HAS_muls2_i64 0
03271524
RH
91#define TCG_TARGET_HAS_muluh_i64 0
92#define TCG_TARGET_HAS_mulsh_i64 0
e6a72734
RH
93/* Turn some undef macros into true macros. */
94#define TCG_TARGET_HAS_add2_i32 1
95#define TCG_TARGET_HAS_sub2_i32 1
96#define TCG_TARGET_HAS_mulu2_i32 1
25c4d9cc
RH
97#endif
98
a4773324
JK
99#ifndef TCG_TARGET_deposit_i32_valid
100#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
101#endif
102#ifndef TCG_TARGET_deposit_i64_valid
103#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
104#endif
105
25c4d9cc
RH
106/* Only one of DIV or DIV2 should be defined. */
107#if defined(TCG_TARGET_HAS_div_i32)
108#define TCG_TARGET_HAS_div2_i32 0
109#elif defined(TCG_TARGET_HAS_div2_i32)
110#define TCG_TARGET_HAS_div_i32 0
ca675f46 111#define TCG_TARGET_HAS_rem_i32 0
25c4d9cc
RH
112#endif
113#if defined(TCG_TARGET_HAS_div_i64)
114#define TCG_TARGET_HAS_div2_i64 0
115#elif defined(TCG_TARGET_HAS_div2_i64)
116#define TCG_TARGET_HAS_div_i64 0
ca675f46 117#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
118#endif
119
a9751609 120typedef enum TCGOpcode {
c61aaf7a 121#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
c896fe29
FB
122#include "tcg-opc.h"
123#undef DEF
124 NB_OPS,
a9751609 125} TCGOpcode;
c896fe29
FB
126
127#define tcg_regset_clear(d) (d) = 0
128#define tcg_regset_set(d, s) (d) = (s)
129#define tcg_regset_set32(d, reg, val32) (d) |= (val32) << (reg)
7d301752
AJ
130#define tcg_regset_set_reg(d, r) (d) |= 1L << (r)
131#define tcg_regset_reset_reg(d, r) (d) &= ~(1L << (r))
c896fe29
FB
132#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
133#define tcg_regset_or(d, a, b) (d) = (a) | (b)
134#define tcg_regset_and(d, a, b) (d) = (a) & (b)
135#define tcg_regset_andnot(d, a, b) (d) = (a) & ~(b)
136#define tcg_regset_not(d, a) (d) = ~(a)
137
138typedef struct TCGRelocation {
139 struct TCGRelocation *next;
140 int type;
141 uint8_t *ptr;
2ba7fae2 142 intptr_t addend;
c896fe29
FB
143} TCGRelocation;
144
145typedef struct TCGLabel {
c44f945a 146 int has_value;
c896fe29 147 union {
2ba7fae2 148 uintptr_t value;
c896fe29
FB
149 TCGRelocation *first_reloc;
150 } u;
151} TCGLabel;
152
153typedef struct TCGPool {
154 struct TCGPool *next;
c44f945a
BS
155 int size;
156 uint8_t data[0] __attribute__ ((aligned));
c896fe29
FB
157} TCGPool;
158
159#define TCG_POOL_CHUNK_SIZE 32768
160
161#define TCG_MAX_LABELS 512
162
c4071c90 163#define TCG_MAX_TEMPS 512
c896fe29 164
b03cce8e
FB
165/* when the size of the arguments of a called function is smaller than
166 this value, they are statically allocated in the TB stack frame */
167#define TCG_STATIC_CALL_ARGS_SIZE 128
168
c02244a5
RH
169typedef enum TCGType {
170 TCG_TYPE_I32,
171 TCG_TYPE_I64,
172 TCG_TYPE_COUNT, /* number of different types */
c896fe29 173
3b6dac34 174 /* An alias for the size of the host register. */
c896fe29 175#if TCG_TARGET_REG_BITS == 32
3b6dac34 176 TCG_TYPE_REG = TCG_TYPE_I32,
c02244a5 177#else
3b6dac34 178 TCG_TYPE_REG = TCG_TYPE_I64,
c02244a5 179#endif
3b6dac34 180
d289837e
RH
181 /* An alias for the size of the native pointer. */
182#if UINTPTR_MAX == UINT32_MAX
183 TCG_TYPE_PTR = TCG_TYPE_I32,
184#else
185 TCG_TYPE_PTR = TCG_TYPE_I64,
186#endif
3b6dac34
RH
187
188 /* An alias for the size of the target "long", aka register. */
c02244a5
RH
189#if TARGET_LONG_BITS == 64
190 TCG_TYPE_TL = TCG_TYPE_I64,
c896fe29 191#else
c02244a5 192 TCG_TYPE_TL = TCG_TYPE_I32,
c896fe29 193#endif
c02244a5 194} TCGType;
c896fe29
FB
195
196typedef tcg_target_ulong TCGArg;
197
8ef935b2 198/* Define a type and accessor macros for variables. Using a struct is
ac56dd48
PB
199 nice because it gives some level of type safely. Ideally the compiler
200 be able to see through all this. However in practice this is not true,
9814dd27 201 especially on targets with braindamaged ABIs (e.g. i386).
ac56dd48
PB
202 We use plain int by default to avoid this runtime overhead.
203 Users of tcg_gen_* don't need to know about any of this, and should
a7812ae4 204 treat TCGv as an opaque type.
06ea77bc 205 In addition we do typechecking for different types of variables. TCGv_i32
a7812ae4
PB
206 and TCGv_i64 are 32/64-bit variables respectively. TCGv and TCGv_ptr
207 are aliases for target_ulong and host pointer sized values respectively.
208 */
ac56dd48 209
b76f0d8c
YL
210#if defined(CONFIG_QEMU_LDST_OPTIMIZATION) && defined(CONFIG_SOFTMMU)
211/* Macros/structures for qemu_ld/st IR code optimization:
212 TCG_MAX_HELPER_LABELS is defined as same as OPC_BUF_SIZE in exec-all.h. */
213#define TCG_MAX_QEMU_LDST 640
214
215typedef struct TCGLabelQemuLdst {
216 int is_ld:1; /* qemu_ld: 1, qemu_st: 0 */
217 int opc:4;
218 int addrlo_reg; /* reg index for low word of guest virtual addr */
219 int addrhi_reg; /* reg index for high word of guest virtual addr */
220 int datalo_reg; /* reg index for low word to be loaded or stored */
221 int datahi_reg; /* reg index for high word to be loaded or stored */
222 int mem_index; /* soft MMU memory index */
223 uint8_t *raddr; /* gen code addr of the next IR of qemu_ld/st IR */
224 uint8_t *label_ptr[2]; /* label pointers to be updated */
225} TCGLabelQemuLdst;
226#endif
227
092c73ee 228#ifdef CONFIG_DEBUG_TCG
f8393946
AJ
229#define DEBUG_TCGV 1
230#endif
ac56dd48
PB
231
232#ifdef DEBUG_TCGV
233
234typedef struct
235{
a810a2de 236 int i32;
a7812ae4 237} TCGv_i32;
ac56dd48 238
a7812ae4
PB
239typedef struct
240{
a810a2de 241 int i64;
a7812ae4
PB
242} TCGv_i64;
243
ebecf363
PM
244typedef struct {
245 int iptr;
246} TCGv_ptr;
247
a7812ae4
PB
248#define MAKE_TCGV_I32(i) __extension__ \
249 ({ TCGv_i32 make_tcgv_tmp = {i}; make_tcgv_tmp;})
250#define MAKE_TCGV_I64(i) __extension__ \
251 ({ TCGv_i64 make_tcgv_tmp = {i}; make_tcgv_tmp;})
ebecf363
PM
252#define MAKE_TCGV_PTR(i) __extension__ \
253 ({ TCGv_ptr make_tcgv_tmp = {i}; make_tcgv_tmp; })
a810a2de
BS
254#define GET_TCGV_I32(t) ((t).i32)
255#define GET_TCGV_I64(t) ((t).i64)
ebecf363 256#define GET_TCGV_PTR(t) ((t).iptr)
ac56dd48 257#if TCG_TARGET_REG_BITS == 32
a7812ae4
PB
258#define TCGV_LOW(t) MAKE_TCGV_I32(GET_TCGV_I64(t))
259#define TCGV_HIGH(t) MAKE_TCGV_I32(GET_TCGV_I64(t) + 1)
ac56dd48
PB
260#endif
261
262#else /* !DEBUG_TCGV */
263
a7812ae4
PB
264typedef int TCGv_i32;
265typedef int TCGv_i64;
ebecf363
PM
266#if TCG_TARGET_REG_BITS == 32
267#define TCGv_ptr TCGv_i32
268#else
269#define TCGv_ptr TCGv_i64
270#endif
a7812ae4
PB
271#define MAKE_TCGV_I32(x) (x)
272#define MAKE_TCGV_I64(x) (x)
ebecf363 273#define MAKE_TCGV_PTR(x) (x)
a7812ae4
PB
274#define GET_TCGV_I32(t) (t)
275#define GET_TCGV_I64(t) (t)
ebecf363 276#define GET_TCGV_PTR(t) (t)
44e6acb0 277
ac56dd48 278#if TCG_TARGET_REG_BITS == 32
a7812ae4 279#define TCGV_LOW(t) (t)
ac56dd48
PB
280#define TCGV_HIGH(t) ((t) + 1)
281#endif
282
283#endif /* DEBUG_TCGV */
284
43e860ef
AJ
285#define TCGV_EQUAL_I32(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b))
286#define TCGV_EQUAL_I64(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b))
287
a50f5b91 288/* Dummy definition to avoid compiler warnings. */
a7812ae4
PB
289#define TCGV_UNUSED_I32(x) x = MAKE_TCGV_I32(-1)
290#define TCGV_UNUSED_I64(x) x = MAKE_TCGV_I64(-1)
a50f5b91 291
afcb92be
RH
292#define TCGV_IS_UNUSED_I32(x) (GET_TCGV_I32(x) == -1)
293#define TCGV_IS_UNUSED_I64(x) (GET_TCGV_I64(x) == -1)
294
c896fe29 295/* call flags */
78505279
AJ
296/* Helper does not read globals (either directly or through an exception). It
297 implies TCG_CALL_NO_WRITE_GLOBALS. */
298#define TCG_CALL_NO_READ_GLOBALS 0x0010
299/* Helper does not write globals */
300#define TCG_CALL_NO_WRITE_GLOBALS 0x0020
301/* Helper can be safely suppressed if the return value is not used. */
302#define TCG_CALL_NO_SIDE_EFFECTS 0x0040
303
304/* convenience version of most used call flags */
305#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
306#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
307#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
308#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
309#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
310
39cf05d3 311/* used to align parameters */
a7812ae4 312#define TCG_CALL_DUMMY_TCGV MAKE_TCGV_I32(-1)
39cf05d3
FB
313#define TCG_CALL_DUMMY_ARG ((TCGArg)(-1))
314
a93cf9df
SW
315/* Conditions. Note that these are laid out for easy manipulation by
316 the functions below:
0aed257f
RH
317 bit 0 is used for inverting;
318 bit 1 is signed,
319 bit 2 is unsigned,
320 bit 3 is used with bit 0 for swapping signed/unsigned. */
c896fe29 321typedef enum {
0aed257f
RH
322 /* non-signed */
323 TCG_COND_NEVER = 0 | 0 | 0 | 0,
324 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
325 TCG_COND_EQ = 8 | 0 | 0 | 0,
326 TCG_COND_NE = 8 | 0 | 0 | 1,
327 /* signed */
328 TCG_COND_LT = 0 | 0 | 2 | 0,
329 TCG_COND_GE = 0 | 0 | 2 | 1,
330 TCG_COND_LE = 8 | 0 | 2 | 0,
331 TCG_COND_GT = 8 | 0 | 2 | 1,
c896fe29 332 /* unsigned */
0aed257f
RH
333 TCG_COND_LTU = 0 | 4 | 0 | 0,
334 TCG_COND_GEU = 0 | 4 | 0 | 1,
335 TCG_COND_LEU = 8 | 4 | 0 | 0,
336 TCG_COND_GTU = 8 | 4 | 0 | 1,
c896fe29
FB
337} TCGCond;
338
1c086220 339/* Invert the sense of the comparison. */
401d466d
RH
340static inline TCGCond tcg_invert_cond(TCGCond c)
341{
342 return (TCGCond)(c ^ 1);
343}
344
1c086220
RH
345/* Swap the operands in a comparison. */
346static inline TCGCond tcg_swap_cond(TCGCond c)
347{
0aed257f 348 return c & 6 ? (TCGCond)(c ^ 9) : c;
1c086220
RH
349}
350
d1e321b8 351/* Create an "unsigned" version of a "signed" comparison. */
ff44c2f3
RH
352static inline TCGCond tcg_unsigned_cond(TCGCond c)
353{
0aed257f 354 return c & 2 ? (TCGCond)(c ^ 6) : c;
ff44c2f3
RH
355}
356
d1e321b8 357/* Must a comparison be considered unsigned? */
bcc66562
RH
358static inline bool is_unsigned_cond(TCGCond c)
359{
0aed257f 360 return (c & 4) != 0;
bcc66562
RH
361}
362
d1e321b8
RH
363/* Create a "high" version of a double-word comparison.
364 This removes equality from a LTE or GTE comparison. */
365static inline TCGCond tcg_high_cond(TCGCond c)
366{
367 switch (c) {
368 case TCG_COND_GE:
369 case TCG_COND_LE:
370 case TCG_COND_GEU:
371 case TCG_COND_LEU:
372 return (TCGCond)(c ^ 8);
373 default:
374 return c;
375 }
376}
377
c896fe29
FB
378#define TEMP_VAL_DEAD 0
379#define TEMP_VAL_REG 1
380#define TEMP_VAL_MEM 2
381#define TEMP_VAL_CONST 3
382
383/* XXX: optimize memory layout */
384typedef struct TCGTemp {
385 TCGType base_type;
386 TCGType type;
387 int val_type;
388 int reg;
389 tcg_target_long val;
390 int mem_reg;
2f2f244d 391 intptr_t mem_offset;
c896fe29
FB
392 unsigned int fixed_reg:1;
393 unsigned int mem_coherent:1;
394 unsigned int mem_allocated:1;
5225d669 395 unsigned int temp_local:1; /* If true, the temp is saved across
641d5fbe 396 basic blocks. Otherwise, it is not
5225d669 397 preserved across basic blocks. */
e8996ee0
FB
398 unsigned int temp_allocated:1; /* never used for code gen */
399 /* index of next free temp of same base type, -1 if end */
400 int next_free_temp;
c896fe29
FB
401 const char *name;
402} TCGTemp;
403
404typedef struct TCGHelperInfo {
48bc6bab 405 uintptr_t func;
c896fe29
FB
406 const char *name;
407} TCGHelperInfo;
408
409typedef struct TCGContext TCGContext;
410
c896fe29
FB
411struct TCGContext {
412 uint8_t *pool_cur, *pool_end;
4055299e 413 TCGPool *pool_first, *pool_current, *pool_first_large;
c896fe29
FB
414 TCGLabel *labels;
415 int nb_labels;
c896fe29
FB
416 int nb_globals;
417 int nb_temps;
641d5fbe
FB
418 /* index of free temps, -1 if none */
419 int first_free_temp[TCG_TYPE_COUNT * 2];
c896fe29
FB
420
421 /* goto_tb support */
422 uint8_t *code_buf;
fe7e1d3e 423 uintptr_t *tb_next;
c896fe29
FB
424 uint16_t *tb_next_offset;
425 uint16_t *tb_jmp_offset; /* != NULL if USE_DIRECT_JUMP */
426
641d5fbe 427 /* liveness analysis */
866cb6cb
AJ
428 uint16_t *op_dead_args; /* for each operation, each bit tells if the
429 corresponding argument is dead */
ec7a869d
AJ
430 uint8_t *op_sync_args; /* for each operation, each bit tells if the
431 corresponding output argument needs to be
432 sync to memory. */
641d5fbe 433
c896fe29
FB
434 /* tells in which temporary a given register is. It does not take
435 into account fixed registers */
436 int reg_to_temp[TCG_TARGET_NB_REGS];
437 TCGRegSet reserved_regs;
e2c6d1b4
RH
438 intptr_t current_frame_offset;
439 intptr_t frame_start;
440 intptr_t frame_end;
c896fe29
FB
441 int frame_reg;
442
443 uint8_t *code_ptr;
d8382011 444 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
c896fe29 445
c896fe29
FB
446 TCGHelperInfo *helpers;
447 int nb_helpers;
448 int allocated_helpers;
e8996ee0 449 int helpers_sorted;
a23a9ec6
FB
450
451#ifdef CONFIG_PROFILER
452 /* profiling info */
453 int64_t tb_count1;
454 int64_t tb_count;
455 int64_t op_count; /* total insn count */
456 int op_count_max; /* max insn per TB */
457 int64_t temp_count;
458 int temp_count_max;
a23a9ec6
FB
459 int64_t del_op_count;
460 int64_t code_in_len;
461 int64_t code_out_len;
462 int64_t interm_time;
463 int64_t code_time;
464 int64_t la_time;
c5cc28ff 465 int64_t opt_time;
a23a9ec6
FB
466 int64_t restore_count;
467 int64_t restore_time;
468#endif
27bfd83c
PM
469
470#ifdef CONFIG_DEBUG_TCG
471 int temps_in_use;
0a209d4b 472 int goto_tb_issue_mask;
27bfd83c 473#endif
b76f0d8c 474
8232a46a
EV
475 uint16_t gen_opc_buf[OPC_BUF_SIZE];
476 TCGArg gen_opparam_buf[OPPARAM_BUF_SIZE];
477
478 uint16_t *gen_opc_ptr;
479 TCGArg *gen_opparam_ptr;
c3a43607
EV
480 target_ulong gen_opc_pc[OPC_BUF_SIZE];
481 uint16_t gen_opc_icount[OPC_BUF_SIZE];
482 uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
8232a46a 483
0b0d3320
EV
484 /* Code generation */
485 int code_gen_max_blocks;
486 uint8_t *code_gen_prologue;
487 uint8_t *code_gen_buffer;
488 size_t code_gen_buffer_size;
489 /* threshold to flush the translated code buffer */
490 size_t code_gen_buffer_max_size;
491 uint8_t *code_gen_ptr;
492
5e5f07e0
EV
493 TBContext tb_ctx;
494
b76f0d8c
YL
495#if defined(CONFIG_QEMU_LDST_OPTIMIZATION) && defined(CONFIG_SOFTMMU)
496 /* labels info for qemu_ld/st IRs
497 The labels help to generate TLB miss case codes at the end of TB */
498 TCGLabelQemuLdst *qemu_ldst_labels;
499 int nb_qemu_ldst_labels;
500#endif
c896fe29
FB
501};
502
503extern TCGContext tcg_ctx;
c896fe29
FB
504
505/* pool based memory allocation */
506
507void *tcg_malloc_internal(TCGContext *s, int size);
508void tcg_pool_reset(TCGContext *s);
509void tcg_pool_delete(TCGContext *s);
510
511static inline void *tcg_malloc(int size)
512{
513 TCGContext *s = &tcg_ctx;
514 uint8_t *ptr, *ptr_end;
515 size = (size + sizeof(long) - 1) & ~(sizeof(long) - 1);
516 ptr = s->pool_cur;
517 ptr_end = ptr + size;
518 if (unlikely(ptr_end > s->pool_end)) {
519 return tcg_malloc_internal(&tcg_ctx, size);
520 } else {
521 s->pool_cur = ptr_end;
522 return ptr;
523 }
524}
525
526void tcg_context_init(TCGContext *s);
9002ec79 527void tcg_prologue_init(TCGContext *s);
c896fe29
FB
528void tcg_func_start(TCGContext *s);
529
54604f74
AJ
530int tcg_gen_code(TCGContext *s, uint8_t *gen_code_buf);
531int tcg_gen_code_search_pc(TCGContext *s, uint8_t *gen_code_buf, long offset);
c896fe29 532
e2c6d1b4 533void tcg_set_frame(TCGContext *s, int reg, intptr_t start, intptr_t size);
a7812ae4
PB
534
535TCGv_i32 tcg_global_reg_new_i32(int reg, const char *name);
2f2f244d 536TCGv_i32 tcg_global_mem_new_i32(int reg, intptr_t offset, const char *name);
a7812ae4
PB
537TCGv_i32 tcg_temp_new_internal_i32(int temp_local);
538static inline TCGv_i32 tcg_temp_new_i32(void)
539{
540 return tcg_temp_new_internal_i32(0);
541}
542static inline TCGv_i32 tcg_temp_local_new_i32(void)
543{
544 return tcg_temp_new_internal_i32(1);
545}
546void tcg_temp_free_i32(TCGv_i32 arg);
547char *tcg_get_arg_str_i32(TCGContext *s, char *buf, int buf_size, TCGv_i32 arg);
548
549TCGv_i64 tcg_global_reg_new_i64(int reg, const char *name);
2f2f244d 550TCGv_i64 tcg_global_mem_new_i64(int reg, intptr_t offset, const char *name);
a7812ae4
PB
551TCGv_i64 tcg_temp_new_internal_i64(int temp_local);
552static inline TCGv_i64 tcg_temp_new_i64(void)
641d5fbe 553{
a7812ae4 554 return tcg_temp_new_internal_i64(0);
641d5fbe 555}
a7812ae4 556static inline TCGv_i64 tcg_temp_local_new_i64(void)
641d5fbe 557{
a7812ae4 558 return tcg_temp_new_internal_i64(1);
641d5fbe 559}
a7812ae4
PB
560void tcg_temp_free_i64(TCGv_i64 arg);
561char *tcg_get_arg_str_i64(TCGContext *s, char *buf, int buf_size, TCGv_i64 arg);
562
27bfd83c
PM
563#if defined(CONFIG_DEBUG_TCG)
564/* If you call tcg_clear_temp_count() at the start of a section of
565 * code which is not supposed to leak any TCG temporaries, then
566 * calling tcg_check_temp_count() at the end of the section will
567 * return 1 if the section did in fact leak a temporary.
568 */
569void tcg_clear_temp_count(void);
570int tcg_check_temp_count(void);
571#else
572#define tcg_clear_temp_count() do { } while (0)
573#define tcg_check_temp_count() 0
574#endif
575
405cf9ff 576void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf);
c896fe29
FB
577
578#define TCG_CT_ALIAS 0x80
579#define TCG_CT_IALIAS 0x40
580#define TCG_CT_REG 0x01
581#define TCG_CT_CONST 0x02 /* any constant of register size */
582
583typedef struct TCGArgConstraint {
5ff9d6a4
FB
584 uint16_t ct;
585 uint8_t alias_index;
c896fe29
FB
586 union {
587 TCGRegSet regs;
588 } u;
589} TCGArgConstraint;
590
591#define TCG_MAX_OP_ARGS 16
592
8399ad59
RH
593/* Bits for TCGOpDef->flags, 8 bits available. */
594enum {
595 /* Instruction defines the end of a basic block. */
596 TCG_OPF_BB_END = 0x01,
597 /* Instruction clobbers call registers and potentially update globals. */
598 TCG_OPF_CALL_CLOBBER = 0x02,
3d5c5f87
AJ
599 /* Instruction has side effects: it cannot be removed if its outputs
600 are not used, and might trigger exceptions. */
8399ad59
RH
601 TCG_OPF_SIDE_EFFECTS = 0x04,
602 /* Instruction operands are 64-bits (otherwise 32-bits). */
603 TCG_OPF_64BIT = 0x08,
c1a61f6c
RH
604 /* Instruction is optional and not implemented by the host, or insn
605 is generic and should not be implemened by the host. */
25c4d9cc 606 TCG_OPF_NOT_PRESENT = 0x10,
8399ad59 607};
c896fe29
FB
608
609typedef struct TCGOpDef {
610 const char *name;
611 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
612 uint8_t flags;
c896fe29
FB
613 TCGArgConstraint *args_ct;
614 int *sorted_args;
c68aaa18
SW
615#if defined(CONFIG_DEBUG_TCG)
616 int used;
617#endif
c896fe29 618} TCGOpDef;
8399ad59
RH
619
620extern TCGOpDef tcg_op_defs[];
2a24374a
SW
621extern const size_t tcg_op_defs_max;
622
c896fe29 623typedef struct TCGTargetOpDef {
a9751609 624 TCGOpcode op;
c896fe29
FB
625 const char *args_ct_str[TCG_MAX_OP_ARGS];
626} TCGTargetOpDef;
627
c896fe29
FB
628#define tcg_abort() \
629do {\
630 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
631 abort();\
632} while (0)
633
c552d6c0
RH
634#ifdef CONFIG_DEBUG_TCG
635# define tcg_debug_assert(X) do { assert(X); } while (0)
636#elif QEMU_GNUC_PREREQ(4, 5)
637# define tcg_debug_assert(X) \
638 do { if (!(X)) { __builtin_unreachable(); } } while (0)
639#else
640# define tcg_debug_assert(X) do { (void)(X); } while (0)
641#endif
642
c896fe29
FB
643void tcg_add_target_add_op_defs(const TCGTargetOpDef *tdefs);
644
8b73d49f 645#if UINTPTR_MAX == UINT32_MAX
ebecf363
PM
646#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I32(n))
647#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I32(GET_TCGV_PTR(n))
648
8b73d49f 649#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i32((intptr_t)(V)))
ebecf363
PM
650#define tcg_global_reg_new_ptr(R, N) \
651 TCGV_NAT_TO_PTR(tcg_global_reg_new_i32((R), (N)))
652#define tcg_global_mem_new_ptr(R, O, N) \
653 TCGV_NAT_TO_PTR(tcg_global_mem_new_i32((R), (O), (N)))
654#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i32())
655#define tcg_temp_free_ptr(T) tcg_temp_free_i32(TCGV_PTR_TO_NAT(T))
c896fe29 656#else
ebecf363
PM
657#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I64(n))
658#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I64(GET_TCGV_PTR(n))
659
8b73d49f 660#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i64((intptr_t)(V)))
ebecf363
PM
661#define tcg_global_reg_new_ptr(R, N) \
662 TCGV_NAT_TO_PTR(tcg_global_reg_new_i64((R), (N)))
663#define tcg_global_mem_new_ptr(R, O, N) \
664 TCGV_NAT_TO_PTR(tcg_global_mem_new_i64((R), (O), (N)))
665#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i64())
666#define tcg_temp_free_ptr(T) tcg_temp_free_i64(TCGV_PTR_TO_NAT(T))
c896fe29
FB
667#endif
668
a7812ae4
PB
669void tcg_gen_callN(TCGContext *s, TCGv_ptr func, unsigned int flags,
670 int sizemask, TCGArg ret, int nargs, TCGArg *args);
671
672void tcg_gen_shifti_i64(TCGv_i64 ret, TCGv_i64 arg1,
673 int c, int right, int arith);
674
8f2e8c07
KB
675TCGArg *tcg_optimize(TCGContext *s, uint16_t *tcg_opc_ptr, TCGArg *args,
676 TCGOpDef *tcg_op_def);
677
a7812ae4
PB
678/* only used for debugging purposes */
679void tcg_register_helper(void *func, const char *name);
680const char *tcg_helper_get_name(TCGContext *s, void *func);
eeacee4d 681void tcg_dump_ops(TCGContext *s);
a7812ae4
PB
682
683void dump_ops(const uint16_t *opc_buf, const TCGArg *opparam_buf);
684TCGv_i32 tcg_const_i32(int32_t val);
685TCGv_i64 tcg_const_i64(int64_t val);
686TCGv_i32 tcg_const_local_i32(int32_t val);
687TCGv_i64 tcg_const_local_i64(int64_t val);
688
0980011b
PM
689/**
690 * tcg_qemu_tb_exec:
691 * @env: CPUArchState * for the CPU
692 * @tb_ptr: address of generated code for the TB to execute
693 *
694 * Start executing code from a given translation block.
695 * Where translation blocks have been linked, execution
696 * may proceed from the given TB into successive ones.
697 * Control eventually returns only when some action is needed
698 * from the top-level loop: either control must pass to a TB
699 * which has not yet been directly linked, or an asynchronous
700 * event such as an interrupt needs handling.
701 *
702 * The return value is a pointer to the next TB to execute
703 * (if known; otherwise zero). This pointer is assumed to be
704 * 4-aligned, and the bottom two bits are used to return further
705 * information:
706 * 0, 1: the link between this TB and the next is via the specified
707 * TB index (0 or 1). That is, we left the TB via (the equivalent
708 * of) "goto_tb <index>". The main loop uses this to determine
709 * how to link the TB just executed to the next.
710 * 2: we are using instruction counting code generation, and we
711 * did not start executing this TB because the instruction counter
712 * would hit zero midway through it. In this case the next-TB pointer
713 * returned is the TB we were about to execute, and the caller must
714 * arrange to execute the remaining count of instructions.
378df4b2
PM
715 * 3: we stopped because the CPU's exit_request flag was set
716 * (usually meaning that there is an interrupt that needs to be
717 * handled). The next-TB pointer returned is the TB we were
718 * about to execute when we noticed the pending exit request.
0980011b
PM
719 *
720 * If the bottom two bits indicate an exit-via-index then the CPU
721 * state is correctly synchronised and ready for execution of the next
722 * TB (and in particular the guest PC is the address to execute next).
723 * Otherwise, we gave up on execution of this TB before it started, and
724 * the caller must fix up the CPU state by calling cpu_pc_from_tb()
725 * with the next-TB pointer we return.
726 *
727 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
728 * to this default (which just calls the prologue.code emitted by
729 * tcg_target_qemu_prologue()).
730 */
731#define TB_EXIT_MASK 3
732#define TB_EXIT_IDX0 0
733#define TB_EXIT_IDX1 1
734#define TB_EXIT_ICOUNT_EXPIRED 2
378df4b2 735#define TB_EXIT_REQUESTED 3
0980011b 736
ce285b17
SW
737#if !defined(tcg_qemu_tb_exec)
738# define tcg_qemu_tb_exec(env, tb_ptr) \
04d5a1da 739 ((uintptr_t (*)(void *, void *))tcg_ctx.code_gen_prologue)(env, tb_ptr)
932a6909 740#endif
813da627
RH
741
742void tcg_register_jit(void *buf, size_t buf_size);
b76f0d8c
YL
743
744#if defined(CONFIG_QEMU_LDST_OPTIMIZATION) && defined(CONFIG_SOFTMMU)
745/* Generate TB finalization at the end of block */
746void tcg_out_tb_finalize(TCGContext *s);
747#endif