]> git.proxmox.com Git - qemu.git/blame - translate-all.c
full system SPARC emulation (Blue Swirl)
[qemu.git] / translate-all.c
CommitLineData
d19893da
FB
1/*
2 * Host code generation
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#include <stdarg.h>
21#include <stdlib.h>
22#include <stdio.h>
23#include <string.h>
24#include <inttypes.h>
25
26#include "config.h"
2054396a 27
af5ad107 28#define NO_CPU_IO_DEFS
d3eead2e
FB
29#include "cpu.h"
30#include "exec-all.h"
d19893da
FB
31#include "disas.h"
32
33enum {
34#define DEF(s, n, copy_size) INDEX_op_ ## s,
d3eead2e 35#include "opc.h"
d19893da
FB
36#undef DEF
37 NB_OPS,
38};
39
40#include "dyngen.h"
d3eead2e 41#include "op.h"
d19893da
FB
42
43uint16_t gen_opc_buf[OPC_BUF_SIZE];
44uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE];
45uint32_t gen_opc_pc[OPC_BUF_SIZE];
46uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
f76af4b3
FB
47#if defined(TARGET_I386)
48uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
49#endif
d19893da 50
58fe2f10
FB
51int code_copy_enabled = 1;
52
d19893da
FB
53#ifdef DEBUG_DISAS
54static const char *op_str[] = {
55#define DEF(s, n, copy_size) #s,
d3eead2e 56#include "opc.h"
d19893da
FB
57#undef DEF
58};
59
60static uint8_t op_nb_args[] = {
61#define DEF(s, n, copy_size) n,
d3eead2e 62#include "opc.h"
d19893da
FB
63#undef DEF
64};
65
66void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf)
67{
68 const uint16_t *opc_ptr;
69 const uint32_t *opparam_ptr;
70 int c, n, i;
71
72 opc_ptr = opc_buf;
73 opparam_ptr = opparam_buf;
74 for(;;) {
75 c = *opc_ptr++;
76 n = op_nb_args[c];
77 fprintf(logfile, "0x%04x: %s",
78 (int)(opc_ptr - opc_buf - 1), op_str[c]);
79 for(i = 0; i < n; i++) {
80 fprintf(logfile, " 0x%x", opparam_ptr[i]);
81 }
82 fprintf(logfile, "\n");
83 if (c == INDEX_op_end)
84 break;
85 opparam_ptr += n;
86 }
87}
88
89#endif
90
91/* return non zero if the very first instruction is invalid so that
92 the virtual CPU can trigger an exception.
93
94 '*gen_code_size_ptr' contains the size of the generated code (host
95 code).
96*/
4c3a88a2 97int cpu_gen_code(CPUState *env, TranslationBlock *tb,
d19893da
FB
98 int max_code_size, int *gen_code_size_ptr)
99{
100 uint8_t *gen_code_buf;
101 int gen_code_size;
102
58fe2f10
FB
103#ifdef USE_CODE_COPY
104 if (code_copy_enabled &&
105 cpu_gen_code_copy(env, tb, max_code_size, &gen_code_size) == 0) {
106 /* nothing more to do */
107 } else
108#endif
109 {
110 if (gen_intermediate_code(env, tb) < 0)
111 return -1;
d19893da 112
58fe2f10
FB
113 /* generate machine code */
114 tb->tb_next_offset[0] = 0xffff;
115 tb->tb_next_offset[1] = 0xffff;
116 gen_code_buf = tb->tc_ptr;
4cbb86e1 117#ifdef USE_DIRECT_JUMP
58fe2f10
FB
118 /* the following two entries are optional (only used for string ops) */
119 tb->tb_jmp_offset[2] = 0xffff;
120 tb->tb_jmp_offset[3] = 0xffff;
4cbb86e1 121#endif
58fe2f10 122 gen_code_size = dyngen_code(gen_code_buf, tb->tb_next_offset,
d19893da 123#ifdef USE_DIRECT_JUMP
58fe2f10 124 tb->tb_jmp_offset,
d19893da 125#else
58fe2f10 126 NULL,
d19893da 127#endif
58fe2f10
FB
128 gen_opc_buf, gen_opparam_buf);
129 }
d19893da
FB
130 *gen_code_size_ptr = gen_code_size;
131#ifdef DEBUG_DISAS
f193c797 132 if (loglevel & CPU_LOG_TB_OUT_ASM) {
d19893da 133 fprintf(logfile, "OUT: [size=%d]\n", *gen_code_size_ptr);
58fe2f10 134 disas(logfile, tb->tc_ptr, *gen_code_size_ptr, 1, 0);
d19893da
FB
135 fprintf(logfile, "\n");
136 fflush(logfile);
137 }
138#endif
139 return 0;
140}
141
142static const unsigned short opc_copy_size[] = {
143#define DEF(s, n, copy_size) copy_size,
d3eead2e 144#include "opc.h"
d19893da
FB
145#undef DEF
146};
147
f76af4b3 148/* The cpu state corresponding to 'searched_pc' is restored.
d19893da 149 */
f76af4b3 150int cpu_restore_state(TranslationBlock *tb,
58fe2f10
FB
151 CPUState *env, unsigned long searched_pc,
152 void *puc)
d19893da
FB
153{
154 int j, c;
155 unsigned long tc_ptr;
156 uint16_t *opc_ptr;
157
58fe2f10
FB
158#ifdef USE_CODE_COPY
159 if (tb->cflags & CF_CODE_COPY) {
160 return cpu_restore_state_copy(tb, env, searched_pc, puc);
161 }
162#endif
4c3a88a2 163 if (gen_intermediate_code_pc(env, tb) < 0)
d19893da
FB
164 return -1;
165
166 /* find opc index corresponding to search_pc */
167 tc_ptr = (unsigned long)tb->tc_ptr;
168 if (searched_pc < tc_ptr)
169 return -1;
170 j = 0;
171 opc_ptr = gen_opc_buf;
172 for(;;) {
173 c = *opc_ptr;
174 if (c == INDEX_op_end)
175 return -1;
176 tc_ptr += opc_copy_size[c];
177 if (searched_pc < tc_ptr)
178 break;
179 opc_ptr++;
180 }
181 j = opc_ptr - gen_opc_buf;
182 /* now find start of instruction before */
183 while (gen_opc_instr_start[j] == 0)
184 j--;
f76af4b3
FB
185#if defined(TARGET_I386)
186 {
187 int cc_op;
3c1cf9fa 188#ifdef DEBUG_DISAS
f193c797 189 if (loglevel & CPU_LOG_TB_OP) {
3c1cf9fa 190 int i;
6e0374f6 191 fprintf(logfile, "RESTORE:\n");
3c1cf9fa
FB
192 for(i=0;i<=j; i++) {
193 if (gen_opc_instr_start[i]) {
6e0374f6 194 fprintf(logfile, "0x%04x: 0x%08x\n", i, gen_opc_pc[i]);
3c1cf9fa
FB
195 }
196 }
4f2ac237 197 fprintf(logfile, "spc=0x%08lx j=0x%x eip=0x%x cs_base=%x\n",
6e0374f6 198 searched_pc, j, gen_opc_pc[j] - tb->cs_base, tb->cs_base);
3c1cf9fa
FB
199 }
200#endif
f76af4b3
FB
201 env->eip = gen_opc_pc[j] - tb->cs_base;
202 cc_op = gen_opc_cc_op[j];
203 if (cc_op != CC_OP_DYNAMIC)
204 env->cc_op = cc_op;
205 }
206#elif defined(TARGET_ARM)
207 env->regs[15] = gen_opc_pc[j];
d3eead2e 208#elif defined(TARGET_SPARC)
58fe2f10 209 /* XXX: restore npc too */
6dca2016
FB
210 env->pc = gen_opc_pc[j];
211#elif defined(TARGET_PPC)
af5ad107
FB
212 {
213 int type;
214 /* for PPC, we need to look at the micro operation to get the
215 access type */
216 env->nip = gen_opc_pc[j];
217 switch(c) {
218#if defined(CONFIG_USER_ONLY)
219#define CASE3(op)\
220 case INDEX_op_ ## op ## _raw
221#else
222#define CASE3(op)\
af5ad107
FB
223 case INDEX_op_ ## op ## _user:\
224 case INDEX_op_ ## op ## _kernel
225#endif
226
227 CASE3(stfd):
228 CASE3(stfs):
229 CASE3(lfd):
230 CASE3(lfs):
231 type = ACCESS_FLOAT;
232 break;
a541f297
FB
233 CASE3(lwarx):
234 type = ACCESS_RES;
235 break;
af5ad107
FB
236 CASE3(stwcx):
237 type = ACCESS_RES;
238 break;
239 CASE3(eciwx):
240 CASE3(ecowx):
241 type = ACCESS_EXT;
242 break;
243 default:
244 type = ACCESS_INT;
245 break;
246 }
247 env->access_type = type;
248 }
f76af4b3 249#endif
d19893da
FB
250 return 0;
251}