]> git.proxmox.com Git - qemu.git/blame - vl.h
Fix statfs(64) syscall wrapper, by Andreas Schwab.
[qemu.git] / vl.h
CommitLineData
fc01f7e7
FB
1/*
2 * QEMU System Emulator header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24#ifndef VL_H
25#define VL_H
26
67b915a5
FB
27/* we put basic includes here to avoid repeating them in device drivers */
28#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <inttypes.h>
85571bc7 33#include <limits.h>
8a7ddc38 34#include <time.h>
67b915a5
FB
35#include <ctype.h>
36#include <errno.h>
37#include <unistd.h>
38#include <fcntl.h>
7d3505c5 39#include <sys/stat.h>
67b915a5
FB
40
41#ifndef O_LARGEFILE
42#define O_LARGEFILE 0
43#endif
40c3bac3
FB
44#ifndef O_BINARY
45#define O_BINARY 0
46#endif
67b915a5 47
71c2fd5c
TS
48#ifndef ENOMEDIUM
49#define ENOMEDIUM ENODEV
50#endif
2e9671da 51
67b915a5 52#ifdef _WIN32
a18e524a 53#include <windows.h>
ac62f715 54#define fsync _commit
57d1a2b6
FB
55#define lseek _lseeki64
56#define ENOTSUP 4096
beac80cd
FB
57extern int qemu_ftruncate64(int, int64_t);
58#define ftruncate qemu_ftruncate64
59
57d1a2b6
FB
60
61static inline char *realpath(const char *path, char *resolved_path)
62{
63 _fullpath(resolved_path, path, _MAX_PATH);
64 return resolved_path;
65}
ec3757de
FB
66
67#define PRId64 "I64d"
26a76461
FB
68#define PRIx64 "I64x"
69#define PRIu64 "I64u"
70#define PRIo64 "I64o"
67b915a5 71#endif
8a7ddc38 72
ea2384d3
FB
73#ifdef QEMU_TOOL
74
75/* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77#include "config-host.h"
78#include <setjmp.h>
79#include "osdep.h"
80#include "bswap.h"
81
82#else
83
4f209290 84#include "audio/audio.h"
16f62432
FB
85#include "cpu.h"
86
ea2384d3
FB
87#endif /* !defined(QEMU_TOOL) */
88
67b915a5
FB
89#ifndef glue
90#define xglue(x, y) x ## y
91#define glue(x, y) xglue(x, y)
92#define stringify(s) tostring(s)
93#define tostring(s) #s
94#endif
95
24236869
FB
96#ifndef MIN
97#define MIN(a, b) (((a) < (b)) ? (a) : (b))
98#endif
99#ifndef MAX
100#define MAX(a, b) (((a) > (b)) ? (a) : (b))
101#endif
102
18607dcb
FB
103/* cutils.c */
104void pstrcpy(char *buf, int buf_size, const char *str);
105char *pstrcat(char *buf, int buf_size, const char *s);
106int strstart(const char *str, const char *val, const char **ptr);
107int stristart(const char *str, const char *val, const char **ptr);
108
33e3963e 109/* vl.c */
80cabfad 110uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
313aa567 111
80cabfad
FB
112void hw_error(const char *fmt, ...);
113
80cabfad
FB
114extern const char *bios_dir;
115
8a7ddc38 116extern int vm_running;
c35734b2 117extern const char *qemu_name;
8a7ddc38 118
0bd48850
FB
119typedef struct vm_change_state_entry VMChangeStateEntry;
120typedef void VMChangeStateHandler(void *opaque, int running);
8a7ddc38
FB
121typedef void VMStopHandler(void *opaque, int reason);
122
0bd48850
FB
123VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
124 void *opaque);
125void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
126
8a7ddc38
FB
127int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
128void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
129
130void vm_start(void);
131void vm_stop(int reason);
132
bb0c6722
FB
133typedef void QEMUResetHandler(void *opaque);
134
135void qemu_register_reset(QEMUResetHandler *func, void *opaque);
136void qemu_system_reset_request(void);
137void qemu_system_shutdown_request(void);
3475187d
FB
138void qemu_system_powerdown_request(void);
139#if !defined(TARGET_SPARC)
140// Please implement a power failure function to signal the OS
141#define qemu_system_powerdown() do{}while(0)
142#else
143void qemu_system_powerdown(void);
144#endif
bb0c6722 145
ea2384d3
FB
146void main_loop_wait(int timeout);
147
0ced6589
FB
148extern int ram_size;
149extern int bios_size;
ee22c2f7 150extern int rtc_utc;
1f04275e 151extern int cirrus_vga_enabled;
d34cab9f 152extern int vmsvga_enabled;
28b9b5af
FB
153extern int graphic_width;
154extern int graphic_height;
155extern int graphic_depth;
3d11d0eb 156extern const char *keyboard_layout;
d993e026 157extern int kqemu_allowed;
a09db21f 158extern int win2k_install_hack;
3780e197 159extern int alt_grab;
bb36d470 160extern int usb_enabled;
6a00d601 161extern int smp_cpus;
9467cd46 162extern int cursor_hide;
a171fe39 163extern int graphic_rotate;
667accab 164extern int no_quit;
8e71621f 165extern int semihosting_enabled;
3c07f8e8 166extern int autostart;
47d5d01a 167extern const char *bootp_filename;
0ced6589 168
9ae02555
TS
169#define MAX_OPTION_ROMS 16
170extern const char *option_rom[MAX_OPTION_ROMS];
171extern int nb_option_roms;
172
66508601
BS
173#ifdef TARGET_SPARC
174#define MAX_PROM_ENVS 128
175extern const char *prom_envs[MAX_PROM_ENVS];
176extern unsigned int nb_prom_envs;
177#endif
178
0ced6589 179/* XXX: make it dynamic */
970ac5a3 180#define MAX_BIOS_SIZE (4 * 1024 * 1024)
75956cf0 181#if defined (TARGET_PPC) || defined (TARGET_SPARC64)
d5295253 182#define BIOS_SIZE ((512 + 32) * 1024)
6af0bf9c 183#elif defined(TARGET_MIPS)
567daa49 184#define BIOS_SIZE (4 * 1024 * 1024)
0ced6589 185#endif
aaaa7df6 186
63066f4f
FB
187/* keyboard/mouse support */
188
189#define MOUSE_EVENT_LBUTTON 0x01
190#define MOUSE_EVENT_RBUTTON 0x02
191#define MOUSE_EVENT_MBUTTON 0x04
192
193typedef void QEMUPutKBDEvent(void *opaque, int keycode);
194typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
195
455204eb
TS
196typedef struct QEMUPutMouseEntry {
197 QEMUPutMouseEvent *qemu_put_mouse_event;
198 void *qemu_put_mouse_event_opaque;
199 int qemu_put_mouse_event_absolute;
200 char *qemu_put_mouse_event_name;
201
202 /* used internally by qemu for handling mice */
203 struct QEMUPutMouseEntry *next;
204} QEMUPutMouseEntry;
205
63066f4f 206void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
455204eb
TS
207QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
208 void *opaque, int absolute,
209 const char *name);
210void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
63066f4f
FB
211
212void kbd_put_keycode(int keycode);
213void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
09b26c5e 214int kbd_mouse_is_absolute(void);
63066f4f 215
455204eb
TS
216void do_info_mice(void);
217void do_mouse_set(int index);
218
82c643ff
FB
219/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
220 constants) */
221#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
222#define QEMU_KEY_BACKSPACE 0x007f
223#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
224#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
225#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
226#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
227#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
228#define QEMU_KEY_END QEMU_KEY_ESC1(4)
229#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
230#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
231#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
232
233#define QEMU_KEY_CTRL_UP 0xe400
234#define QEMU_KEY_CTRL_DOWN 0xe401
235#define QEMU_KEY_CTRL_LEFT 0xe402
236#define QEMU_KEY_CTRL_RIGHT 0xe403
237#define QEMU_KEY_CTRL_HOME 0xe404
238#define QEMU_KEY_CTRL_END 0xe405
239#define QEMU_KEY_CTRL_PAGEUP 0xe406
240#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
241
242void kbd_put_keysym(int keysym);
243
c20709aa
FB
244/* async I/O support */
245
246typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
247typedef int IOCanRWHandler(void *opaque);
7c9d8e07 248typedef void IOHandler(void *opaque);
c20709aa 249
7c9d8e07
FB
250int qemu_set_fd_handler2(int fd,
251 IOCanRWHandler *fd_read_poll,
252 IOHandler *fd_read,
253 IOHandler *fd_write,
254 void *opaque);
255int qemu_set_fd_handler(int fd,
256 IOHandler *fd_read,
257 IOHandler *fd_write,
258 void *opaque);
c20709aa 259
f331110f
FB
260/* Polling handling */
261
262/* return TRUE if no sleep should be done afterwards */
263typedef int PollingFunc(void *opaque);
264
265int qemu_add_polling_cb(PollingFunc *func, void *opaque);
266void qemu_del_polling_cb(PollingFunc *func, void *opaque);
267
a18e524a
FB
268#ifdef _WIN32
269/* Wait objects handling */
270typedef void WaitObjectFunc(void *opaque);
271
272int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
273void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
274#endif
275
86e94dea
TS
276typedef struct QEMUBH QEMUBH;
277
82c643ff
FB
278/* character device */
279
280#define CHR_EVENT_BREAK 0 /* serial break char */
ea2384d3 281#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
86e94dea 282#define CHR_EVENT_RESET 2 /* new connection established */
2122c51a
FB
283
284
285#define CHR_IOCTL_SERIAL_SET_PARAMS 1
286typedef struct {
287 int speed;
288 int parity;
289 int data_bits;
290 int stop_bits;
291} QEMUSerialSetParams;
292
293#define CHR_IOCTL_SERIAL_SET_BREAK 2
294
295#define CHR_IOCTL_PP_READ_DATA 3
296#define CHR_IOCTL_PP_WRITE_DATA 4
297#define CHR_IOCTL_PP_READ_CONTROL 5
298#define CHR_IOCTL_PP_WRITE_CONTROL 6
299#define CHR_IOCTL_PP_READ_STATUS 7
5867c88a
TS
300#define CHR_IOCTL_PP_EPP_READ_ADDR 8
301#define CHR_IOCTL_PP_EPP_READ 9
302#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
303#define CHR_IOCTL_PP_EPP_WRITE 11
2122c51a 304
82c643ff
FB
305typedef void IOEventHandler(void *opaque, int event);
306
307typedef struct CharDriverState {
308 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
e5b0bc44 309 void (*chr_update_read_handler)(struct CharDriverState *s);
2122c51a 310 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
82c643ff 311 IOEventHandler *chr_event;
e5b0bc44
PB
312 IOCanRWHandler *chr_can_read;
313 IOReadHandler *chr_read;
314 void *handler_opaque;
eb45f5fe 315 void (*chr_send_event)(struct CharDriverState *chr, int event);
f331110f 316 void (*chr_close)(struct CharDriverState *chr);
82c643ff 317 void *opaque;
20d8a3ed 318 int focus;
86e94dea 319 QEMUBH *bh;
82c643ff
FB
320} CharDriverState;
321
5856de80 322CharDriverState *qemu_chr_open(const char *filename);
82c643ff
FB
323void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
324int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
ea2384d3 325void qemu_chr_send_event(CharDriverState *s, int event);
e5b0bc44
PB
326void qemu_chr_add_handlers(CharDriverState *s,
327 IOCanRWHandler *fd_can_read,
328 IOReadHandler *fd_read,
329 IOEventHandler *fd_event,
330 void *opaque);
2122c51a 331int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
86e94dea 332void qemu_chr_reset(CharDriverState *s);
e5b0bc44
PB
333int qemu_chr_can_read(CharDriverState *s);
334void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
f8d179e3 335
82c643ff
FB
336/* consoles */
337
338typedef struct DisplayState DisplayState;
339typedef struct TextConsole TextConsole;
340
95219897
PB
341typedef void (*vga_hw_update_ptr)(void *);
342typedef void (*vga_hw_invalidate_ptr)(void *);
343typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
344
345TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
346 vga_hw_invalidate_ptr invalidate,
347 vga_hw_screen_dump_ptr screen_dump,
348 void *opaque);
349void vga_hw_update(void);
350void vga_hw_invalidate(void);
351void vga_hw_screen_dump(const char *filename);
352
353int is_graphic_console(void);
af3a9031 354CharDriverState *text_console_init(DisplayState *ds, const char *p);
82c643ff
FB
355void console_select(unsigned int index);
356
8d11df9e
FB
357/* serial ports */
358
359#define MAX_SERIAL_PORTS 4
360
361extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
362
6508fe59
FB
363/* parallel ports */
364
365#define MAX_PARALLEL_PORTS 3
366
367extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
368
5867c88a
TS
369struct ParallelIOArg {
370 void *buffer;
371 int count;
372};
373
7c9d8e07
FB
374/* VLANs support */
375
376typedef struct VLANClientState VLANClientState;
377
378struct VLANClientState {
379 IOReadHandler *fd_read;
d861b05e
PB
380 /* Packets may still be sent if this returns zero. It's used to
381 rate-limit the slirp code. */
382 IOCanRWHandler *fd_can_read;
7c9d8e07
FB
383 void *opaque;
384 struct VLANClientState *next;
385 struct VLANState *vlan;
386 char info_str[256];
387};
388
389typedef struct VLANState {
390 int id;
391 VLANClientState *first_client;
392 struct VLANState *next;
833c7174 393 unsigned int nb_guest_devs, nb_host_devs;
7c9d8e07
FB
394} VLANState;
395
396VLANState *qemu_find_vlan(int id);
397VLANClientState *qemu_new_vlan_client(VLANState *vlan,
d861b05e
PB
398 IOReadHandler *fd_read,
399 IOCanRWHandler *fd_can_read,
400 void *opaque);
401int qemu_can_send_packet(VLANClientState *vc);
7c9d8e07 402void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
d861b05e 403void qemu_handler_true(void *opaque);
7c9d8e07
FB
404
405void do_info_network(void);
406
7fb843f8
FB
407/* TAP win32 */
408int tap_win32_init(VLANState *vlan, const char *ifname);
7fb843f8 409
7c9d8e07 410/* NIC info */
c4b1fcc0
FB
411
412#define MAX_NICS 8
413
7c9d8e07 414typedef struct NICInfo {
c4b1fcc0 415 uint8_t macaddr[6];
a41b2ff2 416 const char *model;
7c9d8e07
FB
417 VLANState *vlan;
418} NICInfo;
c4b1fcc0
FB
419
420extern int nb_nics;
7c9d8e07 421extern NICInfo nd_table[MAX_NICS];
8a7ddc38
FB
422
423/* timers */
424
425typedef struct QEMUClock QEMUClock;
426typedef struct QEMUTimer QEMUTimer;
427typedef void QEMUTimerCB(void *opaque);
428
429/* The real time clock should be used only for stuff which does not
430 change the virtual machine state, as it is run even if the virtual
69b91039 431 machine is stopped. The real time clock has a frequency of 1000
8a7ddc38
FB
432 Hz. */
433extern QEMUClock *rt_clock;
434
e80cfcfc 435/* The virtual clock is only run during the emulation. It is stopped
8a7ddc38
FB
436 when the virtual machine is stopped. Virtual timers use a high
437 precision clock, usually cpu cycles (use ticks_per_sec). */
438extern QEMUClock *vm_clock;
439
440int64_t qemu_get_clock(QEMUClock *clock);
441
442QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
443void qemu_free_timer(QEMUTimer *ts);
444void qemu_del_timer(QEMUTimer *ts);
445void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
446int qemu_timer_pending(QEMUTimer *ts);
447
448extern int64_t ticks_per_sec;
449extern int pit_min_timer_count;
450
1dce7c3c 451int64_t cpu_get_ticks(void);
8a7ddc38
FB
452void cpu_enable_ticks(void);
453void cpu_disable_ticks(void);
454
455/* VM Load/Save */
456
faea38e7 457typedef struct QEMUFile QEMUFile;
8a7ddc38 458
faea38e7
FB
459QEMUFile *qemu_fopen(const char *filename, const char *mode);
460void qemu_fflush(QEMUFile *f);
461void qemu_fclose(QEMUFile *f);
8a7ddc38
FB
462void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
463void qemu_put_byte(QEMUFile *f, int v);
464void qemu_put_be16(QEMUFile *f, unsigned int v);
465void qemu_put_be32(QEMUFile *f, unsigned int v);
466void qemu_put_be64(QEMUFile *f, uint64_t v);
467int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
468int qemu_get_byte(QEMUFile *f);
469unsigned int qemu_get_be16(QEMUFile *f);
470unsigned int qemu_get_be32(QEMUFile *f);
471uint64_t qemu_get_be64(QEMUFile *f);
472
473static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
474{
475 qemu_put_be64(f, *pv);
476}
477
478static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
479{
480 qemu_put_be32(f, *pv);
481}
482
483static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
484{
485 qemu_put_be16(f, *pv);
486}
487
488static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
489{
490 qemu_put_byte(f, *pv);
491}
492
493static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
494{
495 *pv = qemu_get_be64(f);
496}
497
498static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
499{
500 *pv = qemu_get_be32(f);
501}
502
503static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
504{
505 *pv = qemu_get_be16(f);
506}
507
508static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
509{
510 *pv = qemu_get_byte(f);
511}
512
c27004ec
FB
513#if TARGET_LONG_BITS == 64
514#define qemu_put_betl qemu_put_be64
515#define qemu_get_betl qemu_get_be64
516#define qemu_put_betls qemu_put_be64s
517#define qemu_get_betls qemu_get_be64s
518#else
519#define qemu_put_betl qemu_put_be32
520#define qemu_get_betl qemu_get_be32
521#define qemu_put_betls qemu_put_be32s
522#define qemu_get_betls qemu_get_be32s
523#endif
524
8a7ddc38
FB
525int64_t qemu_ftell(QEMUFile *f);
526int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
527
528typedef void SaveStateHandler(QEMUFile *f, void *opaque);
529typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
530
8a7ddc38
FB
531int register_savevm(const char *idstr,
532 int instance_id,
533 int version_id,
534 SaveStateHandler *save_state,
535 LoadStateHandler *load_state,
536 void *opaque);
537void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
538void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
c4b1fcc0 539
6a00d601
FB
540void cpu_save(QEMUFile *f, void *opaque);
541int cpu_load(QEMUFile *f, void *opaque, int version_id);
542
faea38e7
FB
543void do_savevm(const char *name);
544void do_loadvm(const char *name);
545void do_delvm(const char *name);
546void do_info_snapshots(void);
547
83f64091 548/* bottom halves */
83f64091
FB
549typedef void QEMUBHFunc(void *opaque);
550
551QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
552void qemu_bh_schedule(QEMUBH *bh);
553void qemu_bh_cancel(QEMUBH *bh);
554void qemu_bh_delete(QEMUBH *bh);
6eb5733a 555int qemu_bh_poll(void);
83f64091 556
fc01f7e7
FB
557/* block.c */
558typedef struct BlockDriverState BlockDriverState;
ea2384d3
FB
559typedef struct BlockDriver BlockDriver;
560
561extern BlockDriver bdrv_raw;
19cb3738 562extern BlockDriver bdrv_host_device;
ea2384d3
FB
563extern BlockDriver bdrv_cow;
564extern BlockDriver bdrv_qcow;
565extern BlockDriver bdrv_vmdk;
3c56521b 566extern BlockDriver bdrv_cloop;
585d0ed9 567extern BlockDriver bdrv_dmg;
a8753c34 568extern BlockDriver bdrv_bochs;
6a0f9e82 569extern BlockDriver bdrv_vpc;
de167e41 570extern BlockDriver bdrv_vvfat;
faea38e7
FB
571extern BlockDriver bdrv_qcow2;
572
573typedef struct BlockDriverInfo {
574 /* in bytes, 0 if irrelevant */
575 int cluster_size;
576 /* offset at which the VM state can be saved (0 if not possible) */
577 int64_t vm_state_offset;
578} BlockDriverInfo;
579
580typedef struct QEMUSnapshotInfo {
581 char id_str[128]; /* unique snapshot id */
582 /* the following fields are informative. They are not needed for
583 the consistency of the snapshot */
584 char name[256]; /* user choosen name */
585 uint32_t vm_state_size; /* VM state info size */
586 uint32_t date_sec; /* UTC date of the snapshot */
587 uint32_t date_nsec;
588 uint64_t vm_clock_nsec; /* VM clock relative to boot */
589} QEMUSnapshotInfo;
ea2384d3 590
83f64091
FB
591#define BDRV_O_RDONLY 0x0000
592#define BDRV_O_RDWR 0x0002
593#define BDRV_O_ACCESS 0x0003
594#define BDRV_O_CREAT 0x0004 /* create an empty file */
595#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
596#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
597 use a disk image format on top of
598 it (default for
599 bdrv_file_open()) */
600
ea2384d3
FB
601void bdrv_init(void);
602BlockDriver *bdrv_find_format(const char *format_name);
603int bdrv_create(BlockDriver *drv,
604 const char *filename, int64_t size_in_sectors,
605 const char *backing_file, int flags);
c4b1fcc0
FB
606BlockDriverState *bdrv_new(const char *device_name);
607void bdrv_delete(BlockDriverState *bs);
83f64091
FB
608int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
609int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
610int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
ea2384d3 611 BlockDriver *drv);
fc01f7e7
FB
612void bdrv_close(BlockDriverState *bs);
613int bdrv_read(BlockDriverState *bs, int64_t sector_num,
614 uint8_t *buf, int nb_sectors);
615int bdrv_write(BlockDriverState *bs, int64_t sector_num,
616 const uint8_t *buf, int nb_sectors);
83f64091
FB
617int bdrv_pread(BlockDriverState *bs, int64_t offset,
618 void *buf, int count);
619int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
620 const void *buf, int count);
621int bdrv_truncate(BlockDriverState *bs, int64_t offset);
622int64_t bdrv_getlength(BlockDriverState *bs);
fc01f7e7 623void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
33e3963e 624int bdrv_commit(BlockDriverState *bs);
77fef8c1 625void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
83f64091
FB
626/* async block I/O */
627typedef struct BlockDriverAIOCB BlockDriverAIOCB;
628typedef void BlockDriverCompletionFunc(void *opaque, int ret);
629
ce1a14dc
PB
630BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
631 uint8_t *buf, int nb_sectors,
632 BlockDriverCompletionFunc *cb, void *opaque);
633BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
634 const uint8_t *buf, int nb_sectors,
635 BlockDriverCompletionFunc *cb, void *opaque);
83f64091 636void bdrv_aio_cancel(BlockDriverAIOCB *acb);
83f64091
FB
637
638void qemu_aio_init(void);
639void qemu_aio_poll(void);
6192bc37 640void qemu_aio_flush(void);
83f64091
FB
641void qemu_aio_wait_start(void);
642void qemu_aio_wait(void);
643void qemu_aio_wait_end(void);
644
2bac6019
AZ
645int qemu_key_check(BlockDriverState *bs, const char *name);
646
7a6cba61
PB
647/* Ensure contents are flushed to disk. */
648void bdrv_flush(BlockDriverState *bs);
33e3963e 649
c4b1fcc0
FB
650#define BDRV_TYPE_HD 0
651#define BDRV_TYPE_CDROM 1
652#define BDRV_TYPE_FLOPPY 2
4dbb0f50
TS
653#define BIOS_ATA_TRANSLATION_AUTO 0
654#define BIOS_ATA_TRANSLATION_NONE 1
655#define BIOS_ATA_TRANSLATION_LBA 2
656#define BIOS_ATA_TRANSLATION_LARGE 3
657#define BIOS_ATA_TRANSLATION_RECHS 4
c4b1fcc0
FB
658
659void bdrv_set_geometry_hint(BlockDriverState *bs,
660 int cyls, int heads, int secs);
661void bdrv_set_type_hint(BlockDriverState *bs, int type);
46d4767d 662void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
c4b1fcc0
FB
663void bdrv_get_geometry_hint(BlockDriverState *bs,
664 int *pcyls, int *pheads, int *psecs);
665int bdrv_get_type_hint(BlockDriverState *bs);
46d4767d 666int bdrv_get_translation_hint(BlockDriverState *bs);
c4b1fcc0
FB
667int bdrv_is_removable(BlockDriverState *bs);
668int bdrv_is_read_only(BlockDriverState *bs);
669int bdrv_is_inserted(BlockDriverState *bs);
19cb3738 670int bdrv_media_changed(BlockDriverState *bs);
c4b1fcc0
FB
671int bdrv_is_locked(BlockDriverState *bs);
672void bdrv_set_locked(BlockDriverState *bs, int locked);
19cb3738 673void bdrv_eject(BlockDriverState *bs, int eject_flag);
c4b1fcc0
FB
674void bdrv_set_change_cb(BlockDriverState *bs,
675 void (*change_cb)(void *opaque), void *opaque);
ea2384d3 676void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
c4b1fcc0
FB
677void bdrv_info(void);
678BlockDriverState *bdrv_find(const char *name);
82c643ff 679void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
ea2384d3
FB
680int bdrv_is_encrypted(BlockDriverState *bs);
681int bdrv_set_key(BlockDriverState *bs, const char *key);
682void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
683 void *opaque);
684const char *bdrv_get_device_name(BlockDriverState *bs);
faea38e7
FB
685int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
686 const uint8_t *buf, int nb_sectors);
687int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
c4b1fcc0 688
83f64091
FB
689void bdrv_get_backing_filename(BlockDriverState *bs,
690 char *filename, int filename_size);
faea38e7
FB
691int bdrv_snapshot_create(BlockDriverState *bs,
692 QEMUSnapshotInfo *sn_info);
693int bdrv_snapshot_goto(BlockDriverState *bs,
694 const char *snapshot_id);
695int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
696int bdrv_snapshot_list(BlockDriverState *bs,
697 QEMUSnapshotInfo **psn_info);
698char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
699
700char *get_human_readable_size(char *buf, int buf_size, int64_t size);
83f64091
FB
701int path_is_absolute(const char *path);
702void path_combine(char *dest, int dest_size,
703 const char *base_path,
704 const char *filename);
ea2384d3
FB
705
706#ifndef QEMU_TOOL
54fa5af5
FB
707
708typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
709 int boot_device,
710 DisplayState *ds, const char **fd_filename, int snapshot,
711 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 712 const char *initrd_filename, const char *cpu_model);
54fa5af5
FB
713
714typedef struct QEMUMachine {
715 const char *name;
716 const char *desc;
717 QEMUMachineInitFunc *init;
718 struct QEMUMachine *next;
719} QEMUMachine;
720
721int qemu_register_machine(QEMUMachine *m);
722
723typedef void SetIRQFunc(void *opaque, int irq_num, int level);
724
94fc95cd
JM
725#if defined(TARGET_PPC)
726void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
727#endif
728
33d68b5f
TS
729#if defined(TARGET_MIPS)
730void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
731#endif
732
d537cf6c
PB
733#include "hw/irq.h"
734
26aa7d72
FB
735/* ISA bus */
736
737extern target_phys_addr_t isa_mem_base;
738
739typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
740typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
741
742int register_ioport_read(int start, int length, int size,
743 IOPortReadFunc *func, void *opaque);
744int register_ioport_write(int start, int length, int size,
745 IOPortWriteFunc *func, void *opaque);
69b91039
FB
746void isa_unassign_ioport(int start, int length);
747
aef445bd
PB
748void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
749
69b91039
FB
750/* PCI bus */
751
69b91039
FB
752extern target_phys_addr_t pci_mem_base;
753
46e50e9d 754typedef struct PCIBus PCIBus;
69b91039
FB
755typedef struct PCIDevice PCIDevice;
756
757typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
758 uint32_t address, uint32_t data, int len);
759typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
760 uint32_t address, int len);
761typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
762 uint32_t addr, uint32_t size, int type);
763
764#define PCI_ADDRESS_SPACE_MEM 0x00
765#define PCI_ADDRESS_SPACE_IO 0x01
766#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
767
768typedef struct PCIIORegion {
5768f5ac 769 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
69b91039
FB
770 uint32_t size;
771 uint8_t type;
772 PCIMapIORegionFunc *map_func;
773} PCIIORegion;
774
8a8696a3
FB
775#define PCI_ROM_SLOT 6
776#define PCI_NUM_REGIONS 7
502a5395
PB
777
778#define PCI_DEVICES_MAX 64
779
780#define PCI_VENDOR_ID 0x00 /* 16 bits */
781#define PCI_DEVICE_ID 0x02 /* 16 bits */
782#define PCI_COMMAND 0x04 /* 16 bits */
783#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
784#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
785#define PCI_CLASS_DEVICE 0x0a /* Device class */
786#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
787#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
788#define PCI_MIN_GNT 0x3e /* 8 bits */
789#define PCI_MAX_LAT 0x3f /* 8 bits */
790
69b91039
FB
791struct PCIDevice {
792 /* PCI config space */
793 uint8_t config[256];
794
795 /* the following fields are read only */
46e50e9d 796 PCIBus *bus;
69b91039
FB
797 int devfn;
798 char name[64];
8a8696a3 799 PCIIORegion io_regions[PCI_NUM_REGIONS];
69b91039
FB
800
801 /* do not access the following fields */
802 PCIConfigReadFunc *config_read;
803 PCIConfigWriteFunc *config_write;
502a5395 804 /* ??? This is a PC-specific hack, and should be removed. */
5768f5ac 805 int irq_index;
d2b59317 806
d537cf6c
PB
807 /* IRQ objects for the INTA-INTD pins. */
808 qemu_irq *irq;
809
d2b59317
PB
810 /* Current IRQ levels. Used internally by the generic PCI code. */
811 int irq_state[4];
69b91039
FB
812};
813
46e50e9d
FB
814PCIDevice *pci_register_device(PCIBus *bus, const char *name,
815 int instance_size, int devfn,
69b91039
FB
816 PCIConfigReadFunc *config_read,
817 PCIConfigWriteFunc *config_write);
818
819void pci_register_io_region(PCIDevice *pci_dev, int region_num,
820 uint32_t size, int type,
821 PCIMapIORegionFunc *map_func);
822
5768f5ac
FB
823uint32_t pci_default_read_config(PCIDevice *d,
824 uint32_t address, int len);
825void pci_default_write_config(PCIDevice *d,
826 uint32_t address, uint32_t val, int len);
89b6b508
FB
827void pci_device_save(PCIDevice *s, QEMUFile *f);
828int pci_device_load(PCIDevice *s, QEMUFile *f);
5768f5ac 829
d537cf6c 830typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
d2b59317
PB
831typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
832PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
d537cf6c 833 qemu_irq *pic, int devfn_min, int nirq);
502a5395 834
abcebc7e 835void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
502a5395
PB
836void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
837uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
838int pci_bus_num(PCIBus *s);
80b3ada7 839void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
9995c51f 840
5768f5ac 841void pci_info(void);
80b3ada7
PB
842PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
843 pci_map_irq_fn map_irq, const char *name);
26aa7d72 844
502a5395 845/* prep_pci.c */
d537cf6c 846PCIBus *pci_prep_init(qemu_irq *pic);
77d4bc34 847
502a5395 848/* grackle_pci.c */
d537cf6c 849PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic);
502a5395
PB
850
851/* unin_pci.c */
d537cf6c 852PCIBus *pci_pmac_init(qemu_irq *pic);
502a5395
PB
853
854/* apb_pci.c */
5b9693dc 855PCIBus *pci_apb_init(target_phys_addr_t special_base, target_phys_addr_t mem_base,
d537cf6c 856 qemu_irq *pic);
502a5395 857
d537cf6c 858PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
502a5395
PB
859
860/* piix_pci.c */
d537cf6c 861PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
f00fc47c 862void i440fx_set_smm(PCIDevice *d, int val);
8f1c91d8 863int piix3_init(PCIBus *bus, int devfn);
f00fc47c 864void i440fx_init_memory_mappings(PCIDevice *d);
a41b2ff2 865
5856de80
TS
866int piix4_init(PCIBus *bus, int devfn);
867
28b9b5af 868/* openpic.c */
e9df014c 869/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
47103572 870enum {
e9df014c
JM
871 OPENPIC_OUTPUT_INT = 0, /* IRQ */
872 OPENPIC_OUTPUT_CINT, /* critical IRQ */
873 OPENPIC_OUTPUT_MCK, /* Machine check event */
874 OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
875 OPENPIC_OUTPUT_RESET, /* Core reset event */
876 OPENPIC_OUTPUT_NB,
47103572 877};
e9df014c
JM
878qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
879 qemu_irq **irqs, qemu_irq irq_out);
28b9b5af 880
54fa5af5 881/* heathrow_pic.c */
d537cf6c 882qemu_irq *heathrow_pic_init(int *pmem_index);
54fa5af5 883
fde7d5bd 884/* gt64xxx.c */
d537cf6c 885PCIBus *pci_gt64120_init(qemu_irq *pic);
fde7d5bd 886
6a36d84e
FB
887#ifdef HAS_AUDIO
888struct soundhw {
889 const char *name;
890 const char *descr;
891 int enabled;
892 int isa;
893 union {
d537cf6c 894 int (*init_isa) (AudioState *s, qemu_irq *pic);
6a36d84e
FB
895 int (*init_pci) (PCIBus *bus, AudioState *s);
896 } init;
897};
898
899extern struct soundhw soundhw[];
900#endif
901
313aa567
FB
902/* vga.c */
903
eee0b836 904#ifndef TARGET_SPARC
74a14f22 905#define VGA_RAM_SIZE (8192 * 1024)
eee0b836
BS
906#else
907#define VGA_RAM_SIZE (9 * 1024 * 1024)
908#endif
313aa567 909
82c643ff 910struct DisplayState {
313aa567
FB
911 uint8_t *data;
912 int linesize;
913 int depth;
d3079cd2 914 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
82c643ff
FB
915 int width;
916 int height;
24236869 917 void *opaque;
740733bb 918 QEMUTimer *gui_timer;
24236869 919
313aa567
FB
920 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
921 void (*dpy_resize)(struct DisplayState *s, int w, int h);
922 void (*dpy_refresh)(struct DisplayState *s);
d34cab9f
TS
923 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
924 int dst_x, int dst_y, int w, int h);
925 void (*dpy_fill)(struct DisplayState *s, int x, int y,
926 int w, int h, uint32_t c);
927 void (*mouse_set)(int x, int y, int on);
928 void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
929 uint8_t *image, uint8_t *mask);
82c643ff 930};
313aa567
FB
931
932static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
933{
934 s->dpy_update(s, x, y, w, h);
935}
936
937static inline void dpy_resize(DisplayState *s, int w, int h)
938{
939 s->dpy_resize(s, w, h);
940}
941
89b6b508
FB
942int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
943 unsigned long vga_ram_offset, int vga_ram_size);
944int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
945 unsigned long vga_ram_offset, int vga_ram_size,
946 unsigned long vga_bios_offset, int vga_bios_size);
2abec30b
TS
947int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
948 unsigned long vga_ram_offset, int vga_ram_size,
949 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
950 int it_shift);
313aa567 951
d6bfa22f 952/* cirrus_vga.c */
46e50e9d 953void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f 954 unsigned long vga_ram_offset, int vga_ram_size);
d6bfa22f
FB
955void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
956 unsigned long vga_ram_offset, int vga_ram_size);
957
d34cab9f
TS
958/* vmware_vga.c */
959void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
960 unsigned long vga_ram_offset, int vga_ram_size);
961
313aa567 962/* sdl.c */
43523e93 963void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
313aa567 964
da4dbf74
FB
965/* cocoa.m */
966void cocoa_display_init(DisplayState *ds, int full_screen);
967
24236869 968/* vnc.c */
73fc9742 969void vnc_display_init(DisplayState *ds, const char *display);
a9ce8590 970void do_info_vnc(void);
24236869 971
6070dd07
TS
972/* x_keymap.c */
973extern uint8_t _translate_keycode(const int key);
974
5391d806
FB
975/* ide.c */
976#define MAX_DISKS 4
977
faea38e7 978extern BlockDriverState *bs_table[MAX_DISKS + 1];
a1bb27b1 979extern BlockDriverState *sd_bdrv;
3e3d5815 980extern BlockDriverState *mtd_bdrv;
5391d806 981
d537cf6c 982void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
69b91039 983 BlockDriverState *hd0, BlockDriverState *hd1);
54fa5af5
FB
984void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
985 int secondary_ide_enabled);
d537cf6c
PB
986void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
987 qemu_irq *pic);
afcc3cdf
TS
988void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
989 qemu_irq *pic);
d537cf6c 990int pmac_ide_init (BlockDriverState **hd_table, qemu_irq irq);
5391d806 991
2e5d83bb
PB
992/* cdrom.c */
993int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
994int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
995
9542611a
TS
996/* ds1225y.c */
997typedef struct ds1225y_t ds1225y_t;
71db710f 998ds1225y_t *ds1225y_init(target_phys_addr_t mem_base, const char *filename);
9542611a 999
1d14ffa9 1000/* es1370.c */
c0fe3827 1001int es1370_init (PCIBus *bus, AudioState *s);
1d14ffa9 1002
fb065187 1003/* sb16.c */
d537cf6c 1004int SB16_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1005
1006/* adlib.c */
d537cf6c 1007int Adlib_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1008
1009/* gus.c */
d537cf6c 1010int GUS_init (AudioState *s, qemu_irq *pic);
27503323
FB
1011
1012/* dma.c */
85571bc7 1013typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
27503323 1014int DMA_get_channel_mode (int nchan);
85571bc7
FB
1015int DMA_read_memory (int nchan, void *buf, int pos, int size);
1016int DMA_write_memory (int nchan, void *buf, int pos, int size);
27503323
FB
1017void DMA_hold_DREQ (int nchan);
1018void DMA_release_DREQ (int nchan);
16f62432 1019void DMA_schedule(int nchan);
27503323 1020void DMA_run (void);
28b9b5af 1021void DMA_init (int high_page_enable);
27503323 1022void DMA_register_channel (int nchan,
85571bc7
FB
1023 DMA_transfer_handler transfer_handler,
1024 void *opaque);
7138fcfb
FB
1025/* fdc.c */
1026#define MAX_FD 2
1027extern BlockDriverState *fd_table[MAX_FD];
1028
baca51fa
FB
1029typedef struct fdctrl_t fdctrl_t;
1030
d537cf6c 1031fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
5dcb6b91 1032 target_phys_addr_t io_base,
baca51fa
FB
1033 BlockDriverState **fds);
1034int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
7138fcfb 1035
663e8e51
TS
1036/* eepro100.c */
1037
1038void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
1039void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
1040void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
1041
80cabfad
FB
1042/* ne2000.c */
1043
d537cf6c 1044void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
abcebc7e 1045void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
80cabfad 1046
a41b2ff2
PB
1047/* rtl8139.c */
1048
abcebc7e 1049void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
a41b2ff2 1050
e3c2613f
FB
1051/* pcnet.c */
1052
abcebc7e 1053void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
70c0de96 1054void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
5dcb6b91 1055 qemu_irq irq);
67e999be 1056
548df2ac
TS
1057/* vmmouse.c */
1058void *vmmouse_init(void *m);
e3c2613f 1059
80cabfad
FB
1060/* pckbd.c */
1061
b92bb99b 1062void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
71db710f
BS
1063void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
1064 target_phys_addr_t base, int it_shift);
80cabfad
FB
1065
1066/* mc146818rtc.c */
1067
8a7ddc38 1068typedef struct RTCState RTCState;
80cabfad 1069
d537cf6c 1070RTCState *rtc_init(int base, qemu_irq irq);
18c6e2ff 1071RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
8a7ddc38
FB
1072void rtc_set_memory(RTCState *s, int addr, int val);
1073void rtc_set_date(RTCState *s, const struct tm *tm);
80cabfad
FB
1074
1075/* serial.c */
1076
c4b1fcc0 1077typedef struct SerialState SerialState;
d537cf6c 1078SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
71db710f 1079SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
d537cf6c 1080 qemu_irq irq, CharDriverState *chr,
a4bc3afc
TS
1081 int ioregister);
1082uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
1083void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
1084uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
1085void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
1086uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
1087void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
80cabfad 1088
6508fe59
FB
1089/* parallel.c */
1090
1091typedef struct ParallelState ParallelState;
d537cf6c 1092ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
d60532ca 1093ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
6508fe59 1094
80cabfad
FB
1095/* i8259.c */
1096
3de388f6
FB
1097typedef struct PicState2 PicState2;
1098extern PicState2 *isa_pic;
80cabfad 1099void pic_set_irq(int irq, int level);
54fa5af5 1100void pic_set_irq_new(void *opaque, int irq, int level);
d537cf6c 1101qemu_irq *i8259_init(qemu_irq parent_irq);
d592d303
FB
1102void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1103 void *alt_irq_opaque);
3de388f6
FB
1104int pic_read_irq(PicState2 *s);
1105void pic_update_irq(PicState2 *s);
1106uint32_t pic_intack_read(PicState2 *s);
c20709aa 1107void pic_info(void);
4a0fb71e 1108void irq_info(void);
80cabfad 1109
c27004ec 1110/* APIC */
d592d303
FB
1111typedef struct IOAPICState IOAPICState;
1112
c27004ec
FB
1113int apic_init(CPUState *env);
1114int apic_get_interrupt(CPUState *env);
d592d303
FB
1115IOAPICState *ioapic_init(void);
1116void ioapic_set_irq(void *opaque, int vector, int level);
c27004ec 1117
80cabfad
FB
1118/* i8254.c */
1119
1120#define PIT_FREQ 1193182
1121
ec844b96
FB
1122typedef struct PITState PITState;
1123
d537cf6c 1124PITState *pit_init(int base, qemu_irq irq);
ec844b96
FB
1125void pit_set_gate(PITState *pit, int channel, int val);
1126int pit_get_gate(PITState *pit, int channel);
fd06c375
FB
1127int pit_get_initial_count(PITState *pit, int channel);
1128int pit_get_mode(PITState *pit, int channel);
ec844b96 1129int pit_get_out(PITState *pit, int channel, int64_t current_time);
80cabfad 1130
31211df1
TS
1131/* jazz_led.c */
1132extern void jazz_led_init(DisplayState *ds, target_phys_addr_t base);
1133
fd06c375
FB
1134/* pcspk.c */
1135void pcspk_init(PITState *);
d537cf6c 1136int pcspk_audio_init(AudioState *, qemu_irq *pic);
fd06c375 1137
0ff596d0
PB
1138#include "hw/i2c.h"
1139
3fffc223
TS
1140#include "hw/smbus.h"
1141
6515b203
FB
1142/* acpi.c */
1143extern int acpi_enabled;
7b717336 1144i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
3fffc223 1145void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
6515b203
FB
1146void acpi_bios_init(void);
1147
80cabfad 1148/* pc.c */
54fa5af5 1149extern QEMUMachine pc_machine;
3dbbdc25 1150extern QEMUMachine isapc_machine;
52ca8d6a 1151extern int fd_bootchk;
80cabfad 1152
6a00d601
FB
1153void ioport_set_a20(int enable);
1154int ioport_get_a20(void);
1155
26aa7d72 1156/* ppc.c */
54fa5af5
FB
1157extern QEMUMachine prep_machine;
1158extern QEMUMachine core99_machine;
1159extern QEMUMachine heathrow_machine;
1a6c0886
JM
1160extern QEMUMachine ref405ep_machine;
1161extern QEMUMachine taihu_machine;
54fa5af5 1162
6af0bf9c
FB
1163/* mips_r4k.c */
1164extern QEMUMachine mips_machine;
1165
5856de80
TS
1166/* mips_malta.c */
1167extern QEMUMachine mips_malta_machine;
1168
ad6fe1d2 1169/* mips_int.c */
d537cf6c 1170extern void cpu_mips_irq_init_cpu(CPUState *env);
4de9b249 1171
ad6fe1d2
TS
1172/* mips_pica61.c */
1173extern QEMUMachine mips_pica61_machine;
1174
e16fe40c
TS
1175/* mips_timer.c */
1176extern void cpu_mips_clock_init(CPUState *);
1177extern void cpu_mips_irqctrl_init (void);
1178
27c7ca7e
FB
1179/* shix.c */
1180extern QEMUMachine shix_machine;
1181
8cc43fef 1182#ifdef TARGET_PPC
47103572 1183/* PowerPC hardware exceptions management helpers */
8ecc7913
JM
1184typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
1185typedef struct clk_setup_t clk_setup_t;
1186struct clk_setup_t {
1187 clk_setup_cb cb;
1188 void *opaque;
1189};
1190static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1191{
1192 if (clk->cb != NULL)
1193 (*clk->cb)(clk->opaque, freq);
1194}
1195
1196clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
2e719ba3
JM
1197/* Embedded PowerPC DCR management */
1198typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
1199typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
1200int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
1201 int (*dcr_write_error)(int dcrn));
1202int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1203 dcr_read_cb drc_read, dcr_write_cb dcr_write);
8ecc7913 1204clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
4a057712
JM
1205/* Embedded PowerPC reset */
1206void ppc40x_core_reset (CPUState *env);
1207void ppc40x_chip_reset (CPUState *env);
1208void ppc40x_system_reset (CPUState *env);
8cc43fef 1209#endif
64201201 1210void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
77d4bc34
FB
1211
1212extern CPUWriteMemoryFunc *PPC_io_write[];
1213extern CPUReadMemoryFunc *PPC_io_read[];
54fa5af5 1214void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
26aa7d72 1215
e95c8d51 1216/* sun4m.c */
e0353fe2 1217extern QEMUMachine ss5_machine, ss10_machine;
e95c8d51
FB
1218
1219/* iommu.c */
5dcb6b91 1220void *iommu_init(target_phys_addr_t addr);
67e999be 1221void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
a917d384 1222 uint8_t *buf, int len, int is_write);
67e999be
FB
1223static inline void sparc_iommu_memory_read(void *opaque,
1224 target_phys_addr_t addr,
1225 uint8_t *buf, int len)
1226{
1227 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1228}
e95c8d51 1229
67e999be
FB
1230static inline void sparc_iommu_memory_write(void *opaque,
1231 target_phys_addr_t addr,
1232 uint8_t *buf, int len)
1233{
1234 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1235}
e95c8d51
FB
1236
1237/* tcx.c */
5dcb6b91
BS
1238void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
1239 unsigned long vram_offset, int vram_size, int width, int height,
eee0b836 1240 int depth);
e80cfcfc
FB
1241
1242/* slavio_intctl.c */
5dcb6b91 1243void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
d537cf6c 1244 const uint32_t *intbit_to_level,
d7edfd27 1245 qemu_irq **irq, qemu_irq **cpu_irq,
b3a23197 1246 qemu_irq **parent_irq, unsigned int cputimer);
e80cfcfc
FB
1247void slavio_pic_info(void *opaque);
1248void slavio_irq_info(void *opaque);
e95c8d51 1249
5fe141fd
FB
1250/* loader.c */
1251int get_image_size(const char *filename);
1252int load_image(const char *filename, uint8_t *addr);
74287114
TS
1253int load_elf(const char *filename, int64_t virt_to_phys_addend,
1254 uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
e80cfcfc 1255int load_aout(const char *filename, uint8_t *addr);
1c7b3754 1256int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
e80cfcfc
FB
1257
1258/* slavio_timer.c */
d7edfd27 1259void slavio_timer_init(target_phys_addr_t addr, qemu_irq irq, int mode);
8d5f07fa 1260
e80cfcfc 1261/* slavio_serial.c */
5dcb6b91
BS
1262SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
1263 CharDriverState *chr1, CharDriverState *chr2);
1264void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq);
e95c8d51 1265
3475187d 1266/* slavio_misc.c */
5dcb6b91
BS
1267void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
1268 qemu_irq irq);
3475187d
FB
1269void slavio_set_power_fail(void *opaque, int power_failing);
1270
6f7e9aec 1271/* esp.c */
fa1fb14c 1272void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
5dcb6b91 1273void *esp_init(BlockDriverState **bd, target_phys_addr_t espaddr,
70c0de96 1274 void *dma_opaque, qemu_irq irq);
67e999be
FB
1275
1276/* sparc32_dma.c */
70c0de96
BS
1277void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
1278 void *iommu, qemu_irq **dev_irq);
9b94dc32
FB
1279void ledma_memory_read(void *opaque, target_phys_addr_t addr,
1280 uint8_t *buf, int len, int do_bswap);
1281void ledma_memory_write(void *opaque, target_phys_addr_t addr,
1282 uint8_t *buf, int len, int do_bswap);
67e999be
FB
1283void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1284void espdma_memory_write(void *opaque, uint8_t *buf, int len);
5aca8c3b
BS
1285void sparc32_dma_set_reset_data(void *opaque, void (*dev_reset)(void *opaque),
1286 void *dev_opaque);
6f7e9aec 1287
b8174937
FB
1288/* cs4231.c */
1289void cs_init(target_phys_addr_t base, int irq, void *intctl);
1290
3475187d
FB
1291/* sun4u.c */
1292extern QEMUMachine sun4u_machine;
1293
64201201
FB
1294/* NVRAM helpers */
1295#include "hw/m48t59.h"
1296
1297void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value);
1298uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr);
1299void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value);
1300uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr);
1301void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value);
1302uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr);
1303void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
1304 const unsigned char *str, uint32_t max);
1305int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max);
1306void NVRAM_set_crc (m48t59_t *nvram, uint32_t addr,
1307 uint32_t start, uint32_t count);
1308int PPC_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
1309 const unsigned char *arch,
1310 uint32_t RAM_size, int boot_device,
1311 uint32_t kernel_image, uint32_t kernel_size,
28b9b5af 1312 const char *cmdline,
64201201 1313 uint32_t initrd_image, uint32_t initrd_size,
28b9b5af
FB
1314 uint32_t NVRAM_image,
1315 int width, int height, int depth);
64201201 1316
63066f4f
FB
1317/* adb.c */
1318
1319#define MAX_ADB_DEVICES 16
1320
e2733d20 1321#define ADB_MAX_OUT_LEN 16
63066f4f 1322
e2733d20 1323typedef struct ADBDevice ADBDevice;
63066f4f 1324
e2733d20
FB
1325/* buf = NULL means polling */
1326typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1327 const uint8_t *buf, int len);
12c28fed
FB
1328typedef int ADBDeviceReset(ADBDevice *d);
1329
63066f4f
FB
1330struct ADBDevice {
1331 struct ADBBusState *bus;
1332 int devaddr;
1333 int handler;
e2733d20 1334 ADBDeviceRequest *devreq;
12c28fed 1335 ADBDeviceReset *devreset;
63066f4f
FB
1336 void *opaque;
1337};
1338
1339typedef struct ADBBusState {
1340 ADBDevice devices[MAX_ADB_DEVICES];
1341 int nb_devices;
e2733d20 1342 int poll_index;
63066f4f
FB
1343} ADBBusState;
1344
e2733d20
FB
1345int adb_request(ADBBusState *s, uint8_t *buf_out,
1346 const uint8_t *buf, int len);
1347int adb_poll(ADBBusState *s, uint8_t *buf_out);
63066f4f
FB
1348
1349ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
e2733d20 1350 ADBDeviceRequest *devreq,
12c28fed 1351 ADBDeviceReset *devreset,
63066f4f
FB
1352 void *opaque);
1353void adb_kbd_init(ADBBusState *bus);
1354void adb_mouse_init(ADBBusState *bus);
1355
1356/* cuda.c */
1357
1358extern ADBBusState adb_bus;
d537cf6c 1359int cuda_init(qemu_irq irq);
63066f4f 1360
bb36d470
FB
1361#include "hw/usb.h"
1362
a594cfbf
FB
1363/* usb ports of the VM */
1364
0d92ed30
PB
1365void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1366 usb_attachfn attach);
a594cfbf 1367
0d92ed30 1368#define VM_USB_HUB_SIZE 8
a594cfbf
FB
1369
1370void do_usb_add(const char *devname);
1371void do_usb_del(const char *devname);
1372void usb_info(void);
1373
2e5d83bb 1374/* scsi-disk.c */
4d611c9a
PB
1375enum scsi_reason {
1376 SCSI_REASON_DONE, /* Command complete. */
1377 SCSI_REASON_DATA /* Transfer complete, more data required. */
1378};
1379
2e5d83bb 1380typedef struct SCSIDevice SCSIDevice;
a917d384
PB
1381typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1382 uint32_t arg);
2e5d83bb
PB
1383
1384SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
a917d384 1385 int tcq,
2e5d83bb
PB
1386 scsi_completionfn completion,
1387 void *opaque);
1388void scsi_disk_destroy(SCSIDevice *s);
1389
0fc5c15a 1390int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
4d611c9a
PB
1391/* SCSI data transfers are asynchrnonous. However, unlike the block IO
1392 layer the completion routine may be called directly by
1393 scsi_{read,write}_data. */
a917d384
PB
1394void scsi_read_data(SCSIDevice *s, uint32_t tag);
1395int scsi_write_data(SCSIDevice *s, uint32_t tag);
1396void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1397uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
2e5d83bb 1398
7d8406be
PB
1399/* lsi53c895a.c */
1400void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1401void *lsi_scsi_init(PCIBus *bus, int devfn);
1402
b5ff1b31 1403/* integratorcp.c */
3371d272 1404extern QEMUMachine integratorcp_machine;
b5ff1b31 1405
cdbdb648
PB
1406/* versatilepb.c */
1407extern QEMUMachine versatilepb_machine;
16406950 1408extern QEMUMachine versatileab_machine;
cdbdb648 1409
e69954b9
PB
1410/* realview.c */
1411extern QEMUMachine realview_machine;
1412
b00052e4
AZ
1413/* spitz.c */
1414extern QEMUMachine akitapda_machine;
1415extern QEMUMachine spitzpda_machine;
1416extern QEMUMachine borzoipda_machine;
1417extern QEMUMachine terrierpda_machine;
1418
daa57963
FB
1419/* ps2.c */
1420void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1421void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1422void ps2_write_mouse(void *, int val);
1423void ps2_write_keyboard(void *, int val);
1424uint32_t ps2_read_data(void *);
1425void ps2_queue(void *, int b);
f94f5d71 1426void ps2_keyboard_set_translation(void *opaque, int mode);
548df2ac 1427void ps2_mouse_fake_event(void *opaque);
daa57963 1428
80337b66 1429/* smc91c111.c */
d537cf6c 1430void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
80337b66 1431
7e1543c2
PB
1432/* pl031.c */
1433void pl031_init(uint32_t base, qemu_irq irq);
1434
bdd5003a 1435/* pl110.c */
d537cf6c 1436void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
bdd5003a 1437
cdbdb648 1438/* pl011.c */
d537cf6c 1439void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
cdbdb648
PB
1440
1441/* pl050.c */
d537cf6c 1442void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
cdbdb648
PB
1443
1444/* pl080.c */
d537cf6c 1445void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
cdbdb648 1446
a1bb27b1
PB
1447/* pl181.c */
1448void pl181_init(uint32_t base, BlockDriverState *bd,
d537cf6c 1449 qemu_irq irq0, qemu_irq irq1);
a1bb27b1 1450
cdbdb648 1451/* pl190.c */
d537cf6c 1452qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
cdbdb648
PB
1453
1454/* arm-timer.c */
d537cf6c
PB
1455void sp804_init(uint32_t base, qemu_irq irq);
1456void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
cdbdb648 1457
e69954b9
PB
1458/* arm_sysctl.c */
1459void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1460
1461/* arm_gic.c */
d537cf6c 1462qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
e69954b9 1463
16406950
PB
1464/* arm_boot.c */
1465
daf90626 1466void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
16406950 1467 const char *kernel_cmdline, const char *initrd_filename,
9d551997 1468 int board_id, target_phys_addr_t loader_start);
16406950 1469
27c7ca7e
FB
1470/* sh7750.c */
1471struct SH7750State;
1472
008a8818 1473struct SH7750State *sh7750_init(CPUState * cpu);
27c7ca7e
FB
1474
1475typedef struct {
1476 /* The callback will be triggered if any of the designated lines change */
1477 uint16_t portamask_trigger;
1478 uint16_t portbmask_trigger;
1479 /* Return 0 if no action was taken */
1480 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1481 uint16_t * periph_pdtra,
1482 uint16_t * periph_portdira,
1483 uint16_t * periph_pdtrb,
1484 uint16_t * periph_portdirb);
1485} sh7750_io_device;
1486
1487int sh7750_register_io_device(struct SH7750State *s,
1488 sh7750_io_device * device);
1489/* tc58128.c */
1490int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1491
29133e9a 1492/* NOR flash devices */
86f55663
JM
1493#define MAX_PFLASH 4
1494extern BlockDriverState *pflash_table[MAX_PFLASH];
29133e9a
FB
1495typedef struct pflash_t pflash_t;
1496
71db710f 1497pflash_t *pflash_register (target_phys_addr_t base, ram_addr_t off,
29133e9a 1498 BlockDriverState *bs,
71db710f 1499 uint32_t sector_len, int nb_blocs, int width,
29133e9a
FB
1500 uint16_t id0, uint16_t id1,
1501 uint16_t id2, uint16_t id3);
1502
3e3d5815
AZ
1503/* nand.c */
1504struct nand_flash_s;
1505struct nand_flash_s *nand_init(int manf_id, int chip_id);
1506void nand_done(struct nand_flash_s *s);
1507void nand_setpins(struct nand_flash_s *s,
1508 int cle, int ale, int ce, int wp, int gnd);
1509void nand_getpins(struct nand_flash_s *s, int *rb);
1510void nand_setio(struct nand_flash_s *s, uint8_t value);
1511uint8_t nand_getio(struct nand_flash_s *s);
1512
1513#define NAND_MFR_TOSHIBA 0x98
1514#define NAND_MFR_SAMSUNG 0xec
1515#define NAND_MFR_FUJITSU 0x04
1516#define NAND_MFR_NATIONAL 0x8f
1517#define NAND_MFR_RENESAS 0x07
1518#define NAND_MFR_STMICRO 0x20
1519#define NAND_MFR_HYNIX 0xad
1520#define NAND_MFR_MICRON 0x2c
1521
1522#include "ecc.h"
1523
2a1d1880
AZ
1524/* GPIO */
1525typedef void (*gpio_handler_t)(int line, int level, void *opaque);
1526
fd5a3b33
AZ
1527/* ads7846.c */
1528struct ads7846_state_s;
1529uint32_t ads7846_read(void *opaque);
1530void ads7846_write(void *opaque, uint32_t value);
1531struct ads7846_state_s *ads7846_init(qemu_irq penirq);
1532
c824cacd
AZ
1533/* max111x.c */
1534struct max111x_s;
1535uint32_t max111x_read(void *opaque);
1536void max111x_write(void *opaque, uint32_t value);
1537struct max111x_s *max1110_init(qemu_irq cb);
1538struct max111x_s *max1111_init(qemu_irq cb);
1539void max111x_set_input(struct max111x_s *s, int line, uint8_t value);
1540
201a51fc
AZ
1541/* PCMCIA/Cardbus */
1542
1543struct pcmcia_socket_s {
1544 qemu_irq irq;
1545 int attached;
1546 const char *slot_string;
1547 const char *card_string;
1548};
1549
1550void pcmcia_socket_register(struct pcmcia_socket_s *socket);
1551void pcmcia_socket_unregister(struct pcmcia_socket_s *socket);
1552void pcmcia_info(void);
1553
1554struct pcmcia_card_s {
1555 void *state;
1556 struct pcmcia_socket_s *slot;
1557 int (*attach)(void *state);
1558 int (*detach)(void *state);
1559 const uint8_t *cis;
1560 int cis_len;
1561
1562 /* Only valid if attached */
9e315fa9
AZ
1563 uint8_t (*attr_read)(void *state, uint32_t address);
1564 void (*attr_write)(void *state, uint32_t address, uint8_t value);
1565 uint16_t (*common_read)(void *state, uint32_t address);
1566 void (*common_write)(void *state, uint32_t address, uint16_t value);
1567 uint16_t (*io_read)(void *state, uint32_t address);
1568 void (*io_write)(void *state, uint32_t address, uint16_t value);
201a51fc
AZ
1569};
1570
1571#define CISTPL_DEVICE 0x01 /* 5V Device Information Tuple */
1572#define CISTPL_NO_LINK 0x14 /* No Link Tuple */
1573#define CISTPL_VERS_1 0x15 /* Level 1 Version Tuple */
1574#define CISTPL_JEDEC_C 0x18 /* JEDEC ID Tuple */
1575#define CISTPL_JEDEC_A 0x19 /* JEDEC ID Tuple */
1576#define CISTPL_CONFIG 0x1a /* Configuration Tuple */
1577#define CISTPL_CFTABLE_ENTRY 0x1b /* 16-bit PCCard Configuration */
1578#define CISTPL_DEVICE_OC 0x1c /* Additional Device Information */
1579#define CISTPL_DEVICE_OA 0x1d /* Additional Device Information */
1580#define CISTPL_DEVICE_GEO 0x1e /* Additional Device Information */
1581#define CISTPL_DEVICE_GEO_A 0x1f /* Additional Device Information */
1582#define CISTPL_MANFID 0x20 /* Manufacture ID Tuple */
1583#define CISTPL_FUNCID 0x21 /* Function ID Tuple */
1584#define CISTPL_FUNCE 0x22 /* Function Extension Tuple */
1585#define CISTPL_END 0xff /* Tuple End */
1586#define CISTPL_ENDMARK 0xff
1587
1588/* dscm1xxxx.c */
1589struct pcmcia_card_s *dscm1xxxx_init(BlockDriverState *bdrv);
1590
6963d7af
PB
1591/* ptimer.c */
1592typedef struct ptimer_state ptimer_state;
1593typedef void (*ptimer_cb)(void *opaque);
1594
1595ptimer_state *ptimer_init(QEMUBH *bh);
1596void ptimer_set_period(ptimer_state *s, int64_t period);
1597void ptimer_set_freq(ptimer_state *s, uint32_t freq);
8d05ea8a
BS
1598void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload);
1599uint64_t ptimer_get_count(ptimer_state *s);
1600void ptimer_set_count(ptimer_state *s, uint64_t count);
6963d7af
PB
1601void ptimer_run(ptimer_state *s, int oneshot);
1602void ptimer_stop(ptimer_state *s);
8d05ea8a
BS
1603void qemu_put_ptimer(QEMUFile *f, ptimer_state *s);
1604void qemu_get_ptimer(QEMUFile *f, ptimer_state *s);
6963d7af 1605
c1713132
AZ
1606#include "hw/pxa.h"
1607
20dcee94
PB
1608/* mcf_uart.c */
1609uint32_t mcf_uart_read(void *opaque, target_phys_addr_t addr);
1610void mcf_uart_write(void *opaque, target_phys_addr_t addr, uint32_t val);
1611void *mcf_uart_init(qemu_irq irq, CharDriverState *chr);
1612void mcf_uart_mm_init(target_phys_addr_t base, qemu_irq irq,
1613 CharDriverState *chr);
1614
1615/* mcf_intc.c */
1616qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env);
1617
7e049b8a
PB
1618/* mcf_fec.c */
1619void mcf_fec_init(NICInfo *nd, target_phys_addr_t base, qemu_irq *irq);
1620
0633879f
PB
1621/* mcf5206.c */
1622qemu_irq *mcf5206_init(uint32_t base, CPUState *env);
1623
1624/* an5206.c */
1625extern QEMUMachine an5206_machine;
1626
20dcee94
PB
1627/* mcf5208.c */
1628extern QEMUMachine mcf5208evb_machine;
1629
4046d913
PB
1630#include "gdbstub.h"
1631
ea2384d3
FB
1632#endif /* defined(QEMU_TOOL) */
1633
c4b1fcc0 1634/* monitor.c */
82c643ff 1635void monitor_init(CharDriverState *hd, int show_banner);
ea2384d3
FB
1636void term_puts(const char *str);
1637void term_vprintf(const char *fmt, va_list ap);
40c3bac3 1638void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
fef30743 1639void term_print_filename(const char *filename);
c4b1fcc0
FB
1640void term_flush(void);
1641void term_print_help(void);
ea2384d3
FB
1642void monitor_readline(const char *prompt, int is_password,
1643 char *buf, int buf_size);
1644
1645/* readline.c */
1646typedef void ReadLineFunc(void *opaque, const char *str);
1647
1648extern int completion_index;
1649void add_completion(const char *str);
1650void readline_handle_byte(int ch);
1651void readline_find_completion(const char *cmdline);
1652const char *readline_get_history(unsigned int index);
1653void readline_start(const char *prompt, int is_password,
1654 ReadLineFunc *readline_func, void *opaque);
c4b1fcc0 1655
5e6ad6f9
FB
1656void kqemu_record_dump(void);
1657
fc01f7e7 1658#endif /* VL_H */