]> git.proxmox.com Git - qemu.git/blame - vl.h
Make accesses with wrong width also work as apparently real hardware allows them...
[qemu.git] / vl.h
CommitLineData
fc01f7e7
FB
1/*
2 * QEMU System Emulator header
5fafdf24 3 *
fc01f7e7 4 * Copyright (c) 2003 Fabrice Bellard
5fafdf24 5 *
fc01f7e7
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24#ifndef VL_H
25#define VL_H
26
67b915a5
FB
27/* we put basic includes here to avoid repeating them in device drivers */
28#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <inttypes.h>
85571bc7 33#include <limits.h>
8a7ddc38 34#include <time.h>
67b915a5
FB
35#include <ctype.h>
36#include <errno.h>
37#include <unistd.h>
38#include <fcntl.h>
7d3505c5 39#include <sys/stat.h>
67b915a5
FB
40
41#ifndef O_LARGEFILE
42#define O_LARGEFILE 0
43#endif
40c3bac3
FB
44#ifndef O_BINARY
45#define O_BINARY 0
46#endif
67b915a5 47
71c2fd5c
TS
48#ifndef ENOMEDIUM
49#define ENOMEDIUM ENODEV
50#endif
2e9671da 51
67b915a5 52#ifdef _WIN32
a18e524a 53#include <windows.h>
ac62f715 54#define fsync _commit
57d1a2b6
FB
55#define lseek _lseeki64
56#define ENOTSUP 4096
beac80cd
FB
57extern int qemu_ftruncate64(int, int64_t);
58#define ftruncate qemu_ftruncate64
59
57d1a2b6
FB
60
61static inline char *realpath(const char *path, char *resolved_path)
62{
63 _fullpath(resolved_path, path, _MAX_PATH);
64 return resolved_path;
65}
ec3757de
FB
66
67#define PRId64 "I64d"
26a76461
FB
68#define PRIx64 "I64x"
69#define PRIu64 "I64u"
70#define PRIo64 "I64o"
67b915a5 71#endif
8a7ddc38 72
ea2384d3
FB
73#ifdef QEMU_TOOL
74
75/* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77#include "config-host.h"
78#include <setjmp.h>
79#include "osdep.h"
80#include "bswap.h"
81
82#else
83
4f209290 84#include "audio/audio.h"
16f62432
FB
85#include "cpu.h"
86
ea2384d3
FB
87#endif /* !defined(QEMU_TOOL) */
88
67b915a5
FB
89#ifndef glue
90#define xglue(x, y) x ## y
91#define glue(x, y) xglue(x, y)
92#define stringify(s) tostring(s)
93#define tostring(s) #s
94#endif
95
2e03286b
AZ
96#ifndef likely
97#if __GNUC__ < 3
98#define __builtin_expect(x, n) (x)
99#endif
100
101#define likely(x) __builtin_expect(!!(x), 1)
102#define unlikely(x) __builtin_expect(!!(x), 0)
103#endif
104
24236869
FB
105#ifndef MIN
106#define MIN(a, b) (((a) < (b)) ? (a) : (b))
107#endif
108#ifndef MAX
109#define MAX(a, b) (((a) > (b)) ? (a) : (b))
110#endif
111
29f640e2 112#ifndef always_inline
8a84de23 113#if (__GNUC__ < 3) || defined(__APPLE__)
29f640e2
JM
114#define always_inline inline
115#else
116#define always_inline __attribute__ (( always_inline )) inline
117#endif
118#endif
119
18607dcb
FB
120/* cutils.c */
121void pstrcpy(char *buf, int buf_size, const char *str);
122char *pstrcat(char *buf, int buf_size, const char *s);
123int strstart(const char *str, const char *val, const char **ptr);
124int stristart(const char *str, const char *val, const char **ptr);
125
33e3963e 126/* vl.c */
80cabfad 127uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
313aa567 128
80cabfad
FB
129void hw_error(const char *fmt, ...);
130
80cabfad 131extern const char *bios_dir;
1192dad8 132extern const char *bios_name;
80cabfad 133
8a7ddc38 134extern int vm_running;
c35734b2 135extern const char *qemu_name;
8a7ddc38 136
0bd48850
FB
137typedef struct vm_change_state_entry VMChangeStateEntry;
138typedef void VMChangeStateHandler(void *opaque, int running);
8a7ddc38
FB
139typedef void VMStopHandler(void *opaque, int reason);
140
0bd48850
FB
141VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
142 void *opaque);
143void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
144
8a7ddc38
FB
145int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
146void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
147
148void vm_start(void);
149void vm_stop(int reason);
150
bb0c6722
FB
151typedef void QEMUResetHandler(void *opaque);
152
153void qemu_register_reset(QEMUResetHandler *func, void *opaque);
154void qemu_system_reset_request(void);
155void qemu_system_shutdown_request(void);
3475187d
FB
156void qemu_system_powerdown_request(void);
157#if !defined(TARGET_SPARC)
158// Please implement a power failure function to signal the OS
159#define qemu_system_powerdown() do{}while(0)
160#else
161void qemu_system_powerdown(void);
162#endif
bb0c6722 163
ea2384d3
FB
164void main_loop_wait(int timeout);
165
0ced6589
FB
166extern int ram_size;
167extern int bios_size;
ee22c2f7 168extern int rtc_utc;
1f04275e 169extern int cirrus_vga_enabled;
d34cab9f 170extern int vmsvga_enabled;
28b9b5af
FB
171extern int graphic_width;
172extern int graphic_height;
173extern int graphic_depth;
3d11d0eb 174extern const char *keyboard_layout;
d993e026 175extern int kqemu_allowed;
a09db21f 176extern int win2k_install_hack;
3780e197 177extern int alt_grab;
bb36d470 178extern int usb_enabled;
6a00d601 179extern int smp_cpus;
9467cd46 180extern int cursor_hide;
a171fe39 181extern int graphic_rotate;
667accab 182extern int no_quit;
8e71621f 183extern int semihosting_enabled;
3c07f8e8 184extern int autostart;
2b8f2d41 185extern int old_param;
47d5d01a 186extern const char *bootp_filename;
0ced6589 187
9ae02555
TS
188#define MAX_OPTION_ROMS 16
189extern const char *option_rom[MAX_OPTION_ROMS];
190extern int nb_option_roms;
191
66508601
BS
192#ifdef TARGET_SPARC
193#define MAX_PROM_ENVS 128
194extern const char *prom_envs[MAX_PROM_ENVS];
195extern unsigned int nb_prom_envs;
196#endif
197
0ced6589 198/* XXX: make it dynamic */
970ac5a3 199#define MAX_BIOS_SIZE (4 * 1024 * 1024)
4c823cff
JM
200#if defined (TARGET_PPC)
201#define BIOS_SIZE (1024 * 1024)
202#elif defined (TARGET_SPARC64)
d5295253 203#define BIOS_SIZE ((512 + 32) * 1024)
6af0bf9c 204#elif defined(TARGET_MIPS)
567daa49 205#define BIOS_SIZE (4 * 1024 * 1024)
0ced6589 206#endif
aaaa7df6 207
63066f4f
FB
208/* keyboard/mouse support */
209
210#define MOUSE_EVENT_LBUTTON 0x01
211#define MOUSE_EVENT_RBUTTON 0x02
212#define MOUSE_EVENT_MBUTTON 0x04
213
214typedef void QEMUPutKBDEvent(void *opaque, int keycode);
215typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
216
455204eb
TS
217typedef struct QEMUPutMouseEntry {
218 QEMUPutMouseEvent *qemu_put_mouse_event;
219 void *qemu_put_mouse_event_opaque;
220 int qemu_put_mouse_event_absolute;
221 char *qemu_put_mouse_event_name;
222
223 /* used internally by qemu for handling mice */
224 struct QEMUPutMouseEntry *next;
225} QEMUPutMouseEntry;
226
63066f4f 227void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
455204eb
TS
228QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
229 void *opaque, int absolute,
230 const char *name);
231void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
63066f4f
FB
232
233void kbd_put_keycode(int keycode);
234void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
09b26c5e 235int kbd_mouse_is_absolute(void);
63066f4f 236
455204eb
TS
237void do_info_mice(void);
238void do_mouse_set(int index);
239
82c643ff
FB
240/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
241 constants) */
242#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
243#define QEMU_KEY_BACKSPACE 0x007f
244#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
245#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
246#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
247#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
248#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
249#define QEMU_KEY_END QEMU_KEY_ESC1(4)
250#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
251#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
252#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
253
254#define QEMU_KEY_CTRL_UP 0xe400
255#define QEMU_KEY_CTRL_DOWN 0xe401
256#define QEMU_KEY_CTRL_LEFT 0xe402
257#define QEMU_KEY_CTRL_RIGHT 0xe403
258#define QEMU_KEY_CTRL_HOME 0xe404
259#define QEMU_KEY_CTRL_END 0xe405
260#define QEMU_KEY_CTRL_PAGEUP 0xe406
261#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
262
263void kbd_put_keysym(int keysym);
264
c20709aa
FB
265/* async I/O support */
266
267typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
268typedef int IOCanRWHandler(void *opaque);
7c9d8e07 269typedef void IOHandler(void *opaque);
c20709aa 270
5fafdf24
TS
271int qemu_set_fd_handler2(int fd,
272 IOCanRWHandler *fd_read_poll,
273 IOHandler *fd_read,
274 IOHandler *fd_write,
7c9d8e07
FB
275 void *opaque);
276int qemu_set_fd_handler(int fd,
5fafdf24 277 IOHandler *fd_read,
7c9d8e07
FB
278 IOHandler *fd_write,
279 void *opaque);
c20709aa 280
f331110f
FB
281/* Polling handling */
282
283/* return TRUE if no sleep should be done afterwards */
284typedef int PollingFunc(void *opaque);
285
286int qemu_add_polling_cb(PollingFunc *func, void *opaque);
287void qemu_del_polling_cb(PollingFunc *func, void *opaque);
288
a18e524a
FB
289#ifdef _WIN32
290/* Wait objects handling */
291typedef void WaitObjectFunc(void *opaque);
292
293int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
294void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
295#endif
296
86e94dea
TS
297typedef struct QEMUBH QEMUBH;
298
82c643ff
FB
299/* character device */
300
301#define CHR_EVENT_BREAK 0 /* serial break char */
ea2384d3 302#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
86e94dea 303#define CHR_EVENT_RESET 2 /* new connection established */
2122c51a
FB
304
305
306#define CHR_IOCTL_SERIAL_SET_PARAMS 1
307typedef struct {
308 int speed;
309 int parity;
310 int data_bits;
311 int stop_bits;
312} QEMUSerialSetParams;
313
314#define CHR_IOCTL_SERIAL_SET_BREAK 2
315
316#define CHR_IOCTL_PP_READ_DATA 3
317#define CHR_IOCTL_PP_WRITE_DATA 4
318#define CHR_IOCTL_PP_READ_CONTROL 5
319#define CHR_IOCTL_PP_WRITE_CONTROL 6
320#define CHR_IOCTL_PP_READ_STATUS 7
5867c88a
TS
321#define CHR_IOCTL_PP_EPP_READ_ADDR 8
322#define CHR_IOCTL_PP_EPP_READ 9
323#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
324#define CHR_IOCTL_PP_EPP_WRITE 11
2122c51a 325
82c643ff
FB
326typedef void IOEventHandler(void *opaque, int event);
327
328typedef struct CharDriverState {
329 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
e5b0bc44 330 void (*chr_update_read_handler)(struct CharDriverState *s);
2122c51a 331 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
82c643ff 332 IOEventHandler *chr_event;
e5b0bc44
PB
333 IOCanRWHandler *chr_can_read;
334 IOReadHandler *chr_read;
335 void *handler_opaque;
eb45f5fe 336 void (*chr_send_event)(struct CharDriverState *chr, int event);
f331110f 337 void (*chr_close)(struct CharDriverState *chr);
82c643ff 338 void *opaque;
20d8a3ed 339 int focus;
86e94dea 340 QEMUBH *bh;
82c643ff
FB
341} CharDriverState;
342
5856de80 343CharDriverState *qemu_chr_open(const char *filename);
82c643ff
FB
344void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
345int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
ea2384d3 346void qemu_chr_send_event(CharDriverState *s, int event);
5fafdf24
TS
347void qemu_chr_add_handlers(CharDriverState *s,
348 IOCanRWHandler *fd_can_read,
e5b0bc44
PB
349 IOReadHandler *fd_read,
350 IOEventHandler *fd_event,
351 void *opaque);
2122c51a 352int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
86e94dea 353void qemu_chr_reset(CharDriverState *s);
e5b0bc44
PB
354int qemu_chr_can_read(CharDriverState *s);
355void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
f8d179e3 356
82c643ff
FB
357/* consoles */
358
359typedef struct DisplayState DisplayState;
360typedef struct TextConsole TextConsole;
361
95219897
PB
362typedef void (*vga_hw_update_ptr)(void *);
363typedef void (*vga_hw_invalidate_ptr)(void *);
364typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
365
366TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
367 vga_hw_invalidate_ptr invalidate,
368 vga_hw_screen_dump_ptr screen_dump,
369 void *opaque);
370void vga_hw_update(void);
371void vga_hw_invalidate(void);
372void vga_hw_screen_dump(const char *filename);
373
374int is_graphic_console(void);
af3a9031 375CharDriverState *text_console_init(DisplayState *ds, const char *p);
82c643ff 376void console_select(unsigned int index);
a528b80c 377void console_color_init(DisplayState *ds);
82c643ff 378
8d11df9e
FB
379/* serial ports */
380
381#define MAX_SERIAL_PORTS 4
382
383extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
384
6508fe59
FB
385/* parallel ports */
386
387#define MAX_PARALLEL_PORTS 3
388
389extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
390
5867c88a
TS
391struct ParallelIOArg {
392 void *buffer;
393 int count;
394};
395
7c9d8e07
FB
396/* VLANs support */
397
398typedef struct VLANClientState VLANClientState;
399
400struct VLANClientState {
401 IOReadHandler *fd_read;
d861b05e
PB
402 /* Packets may still be sent if this returns zero. It's used to
403 rate-limit the slirp code. */
404 IOCanRWHandler *fd_can_read;
7c9d8e07
FB
405 void *opaque;
406 struct VLANClientState *next;
407 struct VLANState *vlan;
408 char info_str[256];
409};
410
411typedef struct VLANState {
412 int id;
413 VLANClientState *first_client;
414 struct VLANState *next;
833c7174 415 unsigned int nb_guest_devs, nb_host_devs;
7c9d8e07
FB
416} VLANState;
417
418VLANState *qemu_find_vlan(int id);
419VLANClientState *qemu_new_vlan_client(VLANState *vlan,
d861b05e
PB
420 IOReadHandler *fd_read,
421 IOCanRWHandler *fd_can_read,
422 void *opaque);
423int qemu_can_send_packet(VLANClientState *vc);
7c9d8e07 424void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
d861b05e 425void qemu_handler_true(void *opaque);
7c9d8e07
FB
426
427void do_info_network(void);
428
7fb843f8
FB
429/* TAP win32 */
430int tap_win32_init(VLANState *vlan, const char *ifname);
7fb843f8 431
7c9d8e07 432/* NIC info */
c4b1fcc0
FB
433
434#define MAX_NICS 8
435
7c9d8e07 436typedef struct NICInfo {
c4b1fcc0 437 uint8_t macaddr[6];
a41b2ff2 438 const char *model;
7c9d8e07
FB
439 VLANState *vlan;
440} NICInfo;
c4b1fcc0
FB
441
442extern int nb_nics;
7c9d8e07 443extern NICInfo nd_table[MAX_NICS];
8a7ddc38 444
31a60e22
BS
445/* SLIRP */
446void do_info_slirp(void);
447
8a7ddc38
FB
448/* timers */
449
450typedef struct QEMUClock QEMUClock;
451typedef struct QEMUTimer QEMUTimer;
452typedef void QEMUTimerCB(void *opaque);
453
454/* The real time clock should be used only for stuff which does not
455 change the virtual machine state, as it is run even if the virtual
69b91039 456 machine is stopped. The real time clock has a frequency of 1000
8a7ddc38
FB
457 Hz. */
458extern QEMUClock *rt_clock;
459
e80cfcfc 460/* The virtual clock is only run during the emulation. It is stopped
8a7ddc38
FB
461 when the virtual machine is stopped. Virtual timers use a high
462 precision clock, usually cpu cycles (use ticks_per_sec). */
463extern QEMUClock *vm_clock;
464
465int64_t qemu_get_clock(QEMUClock *clock);
466
467QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
468void qemu_free_timer(QEMUTimer *ts);
469void qemu_del_timer(QEMUTimer *ts);
470void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
471int qemu_timer_pending(QEMUTimer *ts);
472
473extern int64_t ticks_per_sec;
8a7ddc38 474
1dce7c3c 475int64_t cpu_get_ticks(void);
8a7ddc38
FB
476void cpu_enable_ticks(void);
477void cpu_disable_ticks(void);
478
479/* VM Load/Save */
480
faea38e7 481typedef struct QEMUFile QEMUFile;
8a7ddc38 482
faea38e7
FB
483QEMUFile *qemu_fopen(const char *filename, const char *mode);
484void qemu_fflush(QEMUFile *f);
485void qemu_fclose(QEMUFile *f);
8a7ddc38
FB
486void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
487void qemu_put_byte(QEMUFile *f, int v);
488void qemu_put_be16(QEMUFile *f, unsigned int v);
489void qemu_put_be32(QEMUFile *f, unsigned int v);
490void qemu_put_be64(QEMUFile *f, uint64_t v);
491int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
492int qemu_get_byte(QEMUFile *f);
493unsigned int qemu_get_be16(QEMUFile *f);
494unsigned int qemu_get_be32(QEMUFile *f);
495uint64_t qemu_get_be64(QEMUFile *f);
496
497static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
498{
499 qemu_put_be64(f, *pv);
500}
501
502static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
503{
504 qemu_put_be32(f, *pv);
505}
506
507static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
508{
509 qemu_put_be16(f, *pv);
510}
511
512static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
513{
514 qemu_put_byte(f, *pv);
515}
516
517static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
518{
519 *pv = qemu_get_be64(f);
520}
521
522static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
523{
524 *pv = qemu_get_be32(f);
525}
526
527static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
528{
529 *pv = qemu_get_be16(f);
530}
531
532static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
533{
534 *pv = qemu_get_byte(f);
535}
536
c27004ec
FB
537#if TARGET_LONG_BITS == 64
538#define qemu_put_betl qemu_put_be64
539#define qemu_get_betl qemu_get_be64
540#define qemu_put_betls qemu_put_be64s
541#define qemu_get_betls qemu_get_be64s
542#else
543#define qemu_put_betl qemu_put_be32
544#define qemu_get_betl qemu_get_be32
545#define qemu_put_betls qemu_put_be32s
546#define qemu_get_betls qemu_get_be32s
547#endif
548
8a7ddc38
FB
549int64_t qemu_ftell(QEMUFile *f);
550int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
551
552typedef void SaveStateHandler(QEMUFile *f, void *opaque);
553typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
554
5fafdf24
TS
555int register_savevm(const char *idstr,
556 int instance_id,
8a7ddc38
FB
557 int version_id,
558 SaveStateHandler *save_state,
559 LoadStateHandler *load_state,
560 void *opaque);
561void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
562void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
c4b1fcc0 563
6a00d601
FB
564void cpu_save(QEMUFile *f, void *opaque);
565int cpu_load(QEMUFile *f, void *opaque, int version_id);
566
faea38e7
FB
567void do_savevm(const char *name);
568void do_loadvm(const char *name);
569void do_delvm(const char *name);
570void do_info_snapshots(void);
571
83f64091 572/* bottom halves */
83f64091
FB
573typedef void QEMUBHFunc(void *opaque);
574
575QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
576void qemu_bh_schedule(QEMUBH *bh);
577void qemu_bh_cancel(QEMUBH *bh);
578void qemu_bh_delete(QEMUBH *bh);
6eb5733a 579int qemu_bh_poll(void);
83f64091 580
fc01f7e7
FB
581/* block.c */
582typedef struct BlockDriverState BlockDriverState;
ea2384d3
FB
583typedef struct BlockDriver BlockDriver;
584
585extern BlockDriver bdrv_raw;
19cb3738 586extern BlockDriver bdrv_host_device;
ea2384d3
FB
587extern BlockDriver bdrv_cow;
588extern BlockDriver bdrv_qcow;
589extern BlockDriver bdrv_vmdk;
3c56521b 590extern BlockDriver bdrv_cloop;
585d0ed9 591extern BlockDriver bdrv_dmg;
a8753c34 592extern BlockDriver bdrv_bochs;
6a0f9e82 593extern BlockDriver bdrv_vpc;
de167e41 594extern BlockDriver bdrv_vvfat;
faea38e7 595extern BlockDriver bdrv_qcow2;
6ada7453 596extern BlockDriver bdrv_parallels;
faea38e7
FB
597
598typedef struct BlockDriverInfo {
599 /* in bytes, 0 if irrelevant */
5fafdf24 600 int cluster_size;
faea38e7 601 /* offset at which the VM state can be saved (0 if not possible) */
5fafdf24 602 int64_t vm_state_offset;
faea38e7
FB
603} BlockDriverInfo;
604
605typedef struct QEMUSnapshotInfo {
606 char id_str[128]; /* unique snapshot id */
607 /* the following fields are informative. They are not needed for
608 the consistency of the snapshot */
609 char name[256]; /* user choosen name */
610 uint32_t vm_state_size; /* VM state info size */
611 uint32_t date_sec; /* UTC date of the snapshot */
612 uint32_t date_nsec;
613 uint64_t vm_clock_nsec; /* VM clock relative to boot */
614} QEMUSnapshotInfo;
ea2384d3 615
83f64091
FB
616#define BDRV_O_RDONLY 0x0000
617#define BDRV_O_RDWR 0x0002
618#define BDRV_O_ACCESS 0x0003
619#define BDRV_O_CREAT 0x0004 /* create an empty file */
620#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
621#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
622 use a disk image format on top of
623 it (default for
624 bdrv_file_open()) */
625
ea2384d3
FB
626void bdrv_init(void);
627BlockDriver *bdrv_find_format(const char *format_name);
5fafdf24 628int bdrv_create(BlockDriver *drv,
ea2384d3
FB
629 const char *filename, int64_t size_in_sectors,
630 const char *backing_file, int flags);
c4b1fcc0
FB
631BlockDriverState *bdrv_new(const char *device_name);
632void bdrv_delete(BlockDriverState *bs);
83f64091
FB
633int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
634int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
635int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
ea2384d3 636 BlockDriver *drv);
fc01f7e7 637void bdrv_close(BlockDriverState *bs);
5fafdf24 638int bdrv_read(BlockDriverState *bs, int64_t sector_num,
fc01f7e7 639 uint8_t *buf, int nb_sectors);
5fafdf24 640int bdrv_write(BlockDriverState *bs, int64_t sector_num,
fc01f7e7 641 const uint8_t *buf, int nb_sectors);
5fafdf24 642int bdrv_pread(BlockDriverState *bs, int64_t offset,
83f64091 643 void *buf, int count);
5fafdf24 644int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
83f64091
FB
645 const void *buf, int count);
646int bdrv_truncate(BlockDriverState *bs, int64_t offset);
647int64_t bdrv_getlength(BlockDriverState *bs);
fc01f7e7 648void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
33e3963e 649int bdrv_commit(BlockDriverState *bs);
77fef8c1 650void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
83f64091
FB
651/* async block I/O */
652typedef struct BlockDriverAIOCB BlockDriverAIOCB;
653typedef void BlockDriverCompletionFunc(void *opaque, int ret);
654
ce1a14dc
PB
655BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
656 uint8_t *buf, int nb_sectors,
657 BlockDriverCompletionFunc *cb, void *opaque);
658BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
659 const uint8_t *buf, int nb_sectors,
660 BlockDriverCompletionFunc *cb, void *opaque);
83f64091 661void bdrv_aio_cancel(BlockDriverAIOCB *acb);
83f64091
FB
662
663void qemu_aio_init(void);
664void qemu_aio_poll(void);
6192bc37 665void qemu_aio_flush(void);
83f64091
FB
666void qemu_aio_wait_start(void);
667void qemu_aio_wait(void);
668void qemu_aio_wait_end(void);
669
2bac6019
AZ
670int qemu_key_check(BlockDriverState *bs, const char *name);
671
7a6cba61
PB
672/* Ensure contents are flushed to disk. */
673void bdrv_flush(BlockDriverState *bs);
33e3963e 674
c4b1fcc0
FB
675#define BDRV_TYPE_HD 0
676#define BDRV_TYPE_CDROM 1
677#define BDRV_TYPE_FLOPPY 2
4dbb0f50
TS
678#define BIOS_ATA_TRANSLATION_AUTO 0
679#define BIOS_ATA_TRANSLATION_NONE 1
680#define BIOS_ATA_TRANSLATION_LBA 2
681#define BIOS_ATA_TRANSLATION_LARGE 3
682#define BIOS_ATA_TRANSLATION_RECHS 4
c4b1fcc0 683
5fafdf24 684void bdrv_set_geometry_hint(BlockDriverState *bs,
c4b1fcc0
FB
685 int cyls, int heads, int secs);
686void bdrv_set_type_hint(BlockDriverState *bs, int type);
46d4767d 687void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
5fafdf24 688void bdrv_get_geometry_hint(BlockDriverState *bs,
c4b1fcc0
FB
689 int *pcyls, int *pheads, int *psecs);
690int bdrv_get_type_hint(BlockDriverState *bs);
46d4767d 691int bdrv_get_translation_hint(BlockDriverState *bs);
c4b1fcc0
FB
692int bdrv_is_removable(BlockDriverState *bs);
693int bdrv_is_read_only(BlockDriverState *bs);
694int bdrv_is_inserted(BlockDriverState *bs);
19cb3738 695int bdrv_media_changed(BlockDriverState *bs);
c4b1fcc0
FB
696int bdrv_is_locked(BlockDriverState *bs);
697void bdrv_set_locked(BlockDriverState *bs, int locked);
19cb3738 698void bdrv_eject(BlockDriverState *bs, int eject_flag);
5fafdf24 699void bdrv_set_change_cb(BlockDriverState *bs,
c4b1fcc0 700 void (*change_cb)(void *opaque), void *opaque);
ea2384d3 701void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
c4b1fcc0
FB
702void bdrv_info(void);
703BlockDriverState *bdrv_find(const char *name);
82c643ff 704void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
ea2384d3
FB
705int bdrv_is_encrypted(BlockDriverState *bs);
706int bdrv_set_key(BlockDriverState *bs, const char *key);
5fafdf24 707void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
ea2384d3
FB
708 void *opaque);
709const char *bdrv_get_device_name(BlockDriverState *bs);
5fafdf24 710int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
faea38e7
FB
711 const uint8_t *buf, int nb_sectors);
712int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
c4b1fcc0 713
5fafdf24 714void bdrv_get_backing_filename(BlockDriverState *bs,
83f64091 715 char *filename, int filename_size);
5fafdf24 716int bdrv_snapshot_create(BlockDriverState *bs,
faea38e7 717 QEMUSnapshotInfo *sn_info);
5fafdf24 718int bdrv_snapshot_goto(BlockDriverState *bs,
faea38e7
FB
719 const char *snapshot_id);
720int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
5fafdf24 721int bdrv_snapshot_list(BlockDriverState *bs,
faea38e7
FB
722 QEMUSnapshotInfo **psn_info);
723char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
724
725char *get_human_readable_size(char *buf, int buf_size, int64_t size);
83f64091
FB
726int path_is_absolute(const char *path);
727void path_combine(char *dest, int dest_size,
728 const char *base_path,
729 const char *filename);
ea2384d3
FB
730
731#ifndef QEMU_TOOL
54fa5af5 732
5fafdf24 733typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
6ac0e82d 734 const char *boot_device,
54fa5af5
FB
735 DisplayState *ds, const char **fd_filename, int snapshot,
736 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 737 const char *initrd_filename, const char *cpu_model);
54fa5af5
FB
738
739typedef struct QEMUMachine {
740 const char *name;
741 const char *desc;
742 QEMUMachineInitFunc *init;
743 struct QEMUMachine *next;
744} QEMUMachine;
745
746int qemu_register_machine(QEMUMachine *m);
747
748typedef void SetIRQFunc(void *opaque, int irq_num, int level);
749
d537cf6c
PB
750#include "hw/irq.h"
751
26aa7d72
FB
752/* ISA bus */
753
754extern target_phys_addr_t isa_mem_base;
755
756typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
757typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
758
5fafdf24 759int register_ioport_read(int start, int length, int size,
26aa7d72 760 IOPortReadFunc *func, void *opaque);
5fafdf24 761int register_ioport_write(int start, int length, int size,
26aa7d72 762 IOPortWriteFunc *func, void *opaque);
69b91039
FB
763void isa_unassign_ioport(int start, int length);
764
aef445bd
PB
765void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
766
69b91039
FB
767/* PCI bus */
768
69b91039
FB
769extern target_phys_addr_t pci_mem_base;
770
46e50e9d 771typedef struct PCIBus PCIBus;
69b91039
FB
772typedef struct PCIDevice PCIDevice;
773
5fafdf24 774typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
69b91039 775 uint32_t address, uint32_t data, int len);
5fafdf24 776typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
69b91039 777 uint32_t address, int len);
5fafdf24 778typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
69b91039
FB
779 uint32_t addr, uint32_t size, int type);
780
781#define PCI_ADDRESS_SPACE_MEM 0x00
782#define PCI_ADDRESS_SPACE_IO 0x01
783#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
784
785typedef struct PCIIORegion {
5768f5ac 786 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
69b91039
FB
787 uint32_t size;
788 uint8_t type;
789 PCIMapIORegionFunc *map_func;
790} PCIIORegion;
791
8a8696a3
FB
792#define PCI_ROM_SLOT 6
793#define PCI_NUM_REGIONS 7
502a5395
PB
794
795#define PCI_DEVICES_MAX 64
796
797#define PCI_VENDOR_ID 0x00 /* 16 bits */
798#define PCI_DEVICE_ID 0x02 /* 16 bits */
799#define PCI_COMMAND 0x04 /* 16 bits */
800#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
801#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
802#define PCI_CLASS_DEVICE 0x0a /* Device class */
803#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
804#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
805#define PCI_MIN_GNT 0x3e /* 8 bits */
806#define PCI_MAX_LAT 0x3f /* 8 bits */
807
69b91039
FB
808struct PCIDevice {
809 /* PCI config space */
810 uint8_t config[256];
811
812 /* the following fields are read only */
46e50e9d 813 PCIBus *bus;
69b91039
FB
814 int devfn;
815 char name[64];
8a8696a3 816 PCIIORegion io_regions[PCI_NUM_REGIONS];
3b46e624 817
69b91039
FB
818 /* do not access the following fields */
819 PCIConfigReadFunc *config_read;
820 PCIConfigWriteFunc *config_write;
502a5395 821 /* ??? This is a PC-specific hack, and should be removed. */
5768f5ac 822 int irq_index;
d2b59317 823
d537cf6c
PB
824 /* IRQ objects for the INTA-INTD pins. */
825 qemu_irq *irq;
826
d2b59317
PB
827 /* Current IRQ levels. Used internally by the generic PCI code. */
828 int irq_state[4];
69b91039
FB
829};
830
46e50e9d
FB
831PCIDevice *pci_register_device(PCIBus *bus, const char *name,
832 int instance_size, int devfn,
5fafdf24 833 PCIConfigReadFunc *config_read,
69b91039
FB
834 PCIConfigWriteFunc *config_write);
835
5fafdf24
TS
836void pci_register_io_region(PCIDevice *pci_dev, int region_num,
837 uint32_t size, int type,
69b91039
FB
838 PCIMapIORegionFunc *map_func);
839
5fafdf24 840uint32_t pci_default_read_config(PCIDevice *d,
5768f5ac 841 uint32_t address, int len);
5fafdf24 842void pci_default_write_config(PCIDevice *d,
5768f5ac 843 uint32_t address, uint32_t val, int len);
89b6b508
FB
844void pci_device_save(PCIDevice *s, QEMUFile *f);
845int pci_device_load(PCIDevice *s, QEMUFile *f);
5768f5ac 846
d537cf6c 847typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
d2b59317
PB
848typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
849PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
d537cf6c 850 qemu_irq *pic, int devfn_min, int nirq);
502a5395 851
abcebc7e 852void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
502a5395
PB
853void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
854uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
855int pci_bus_num(PCIBus *s);
80b3ada7 856void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
9995c51f 857
5768f5ac 858void pci_info(void);
80b3ada7
PB
859PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
860 pci_map_irq_fn map_irq, const char *name);
26aa7d72 861
502a5395 862/* prep_pci.c */
d537cf6c 863PCIBus *pci_prep_init(qemu_irq *pic);
77d4bc34 864
502a5395 865/* apb_pci.c */
5b9693dc 866PCIBus *pci_apb_init(target_phys_addr_t special_base, target_phys_addr_t mem_base,
d537cf6c 867 qemu_irq *pic);
502a5395 868
d537cf6c 869PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
502a5395
PB
870
871/* piix_pci.c */
d537cf6c 872PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
f00fc47c 873void i440fx_set_smm(PCIDevice *d, int val);
8f1c91d8 874int piix3_init(PCIBus *bus, int devfn);
f00fc47c 875void i440fx_init_memory_mappings(PCIDevice *d);
a41b2ff2 876
5856de80
TS
877int piix4_init(PCIBus *bus, int devfn);
878
28b9b5af 879/* openpic.c */
e9df014c 880/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
47103572 881enum {
e9df014c
JM
882 OPENPIC_OUTPUT_INT = 0, /* IRQ */
883 OPENPIC_OUTPUT_CINT, /* critical IRQ */
884 OPENPIC_OUTPUT_MCK, /* Machine check event */
885 OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
886 OPENPIC_OUTPUT_RESET, /* Core reset event */
887 OPENPIC_OUTPUT_NB,
47103572 888};
e9df014c
JM
889qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
890 qemu_irq **irqs, qemu_irq irq_out);
28b9b5af 891
fde7d5bd 892/* gt64xxx.c */
d537cf6c 893PCIBus *pci_gt64120_init(qemu_irq *pic);
fde7d5bd 894
6a36d84e
FB
895#ifdef HAS_AUDIO
896struct soundhw {
897 const char *name;
898 const char *descr;
899 int enabled;
900 int isa;
901 union {
d537cf6c 902 int (*init_isa) (AudioState *s, qemu_irq *pic);
6a36d84e
FB
903 int (*init_pci) (PCIBus *bus, AudioState *s);
904 } init;
905};
906
907extern struct soundhw soundhw[];
908#endif
909
313aa567
FB
910/* vga.c */
911
eee0b836 912#ifndef TARGET_SPARC
74a14f22 913#define VGA_RAM_SIZE (8192 * 1024)
eee0b836
BS
914#else
915#define VGA_RAM_SIZE (9 * 1024 * 1024)
916#endif
313aa567 917
82c643ff 918struct DisplayState {
313aa567
FB
919 uint8_t *data;
920 int linesize;
921 int depth;
d3079cd2 922 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
82c643ff
FB
923 int width;
924 int height;
24236869 925 void *opaque;
740733bb 926 QEMUTimer *gui_timer;
24236869 927
313aa567
FB
928 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
929 void (*dpy_resize)(struct DisplayState *s, int w, int h);
930 void (*dpy_refresh)(struct DisplayState *s);
d34cab9f
TS
931 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
932 int dst_x, int dst_y, int w, int h);
933 void (*dpy_fill)(struct DisplayState *s, int x, int y,
934 int w, int h, uint32_t c);
935 void (*mouse_set)(int x, int y, int on);
936 void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
937 uint8_t *image, uint8_t *mask);
82c643ff 938};
313aa567
FB
939
940static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
941{
942 s->dpy_update(s, x, y, w, h);
943}
944
945static inline void dpy_resize(DisplayState *s, int w, int h)
946{
947 s->dpy_resize(s, w, h);
948}
949
5fafdf24 950int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
89b6b508 951 unsigned long vga_ram_offset, int vga_ram_size);
5fafdf24 952int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
89b6b508
FB
953 unsigned long vga_ram_offset, int vga_ram_size,
954 unsigned long vga_bios_offset, int vga_bios_size);
2abec30b
TS
955int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
956 unsigned long vga_ram_offset, int vga_ram_size,
957 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
958 int it_shift);
313aa567 959
d6bfa22f 960/* cirrus_vga.c */
5fafdf24 961void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f 962 unsigned long vga_ram_offset, int vga_ram_size);
5fafdf24 963void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f
FB
964 unsigned long vga_ram_offset, int vga_ram_size);
965
d34cab9f
TS
966/* vmware_vga.c */
967void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
968 unsigned long vga_ram_offset, int vga_ram_size);
969
313aa567 970/* sdl.c */
43523e93 971void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
313aa567 972
da4dbf74
FB
973/* cocoa.m */
974void cocoa_display_init(DisplayState *ds, int full_screen);
975
24236869 976/* vnc.c */
71cab5ca
TS
977void vnc_display_init(DisplayState *ds);
978void vnc_display_close(DisplayState *ds);
979int vnc_display_open(DisplayState *ds, const char *display);
70848515 980int vnc_display_password(DisplayState *ds, const char *password);
a9ce8590 981void do_info_vnc(void);
24236869 982
6070dd07
TS
983/* x_keymap.c */
984extern uint8_t _translate_keycode(const int key);
985
5391d806
FB
986/* ide.c */
987#define MAX_DISKS 4
988
faea38e7 989extern BlockDriverState *bs_table[MAX_DISKS + 1];
a1bb27b1 990extern BlockDriverState *sd_bdrv;
3e3d5815 991extern BlockDriverState *mtd_bdrv;
5391d806 992
d537cf6c 993void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
69b91039 994 BlockDriverState *hd0, BlockDriverState *hd1);
54fa5af5
FB
995void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
996 int secondary_ide_enabled);
d537cf6c
PB
997void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
998 qemu_irq *pic);
afcc3cdf
TS
999void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
1000 qemu_irq *pic);
5391d806 1001
2e5d83bb
PB
1002/* cdrom.c */
1003int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
1004int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
1005
9542611a
TS
1006/* ds1225y.c */
1007typedef struct ds1225y_t ds1225y_t;
71db710f 1008ds1225y_t *ds1225y_init(target_phys_addr_t mem_base, const char *filename);
9542611a 1009
1d14ffa9 1010/* es1370.c */
c0fe3827 1011int es1370_init (PCIBus *bus, AudioState *s);
1d14ffa9 1012
fb065187 1013/* sb16.c */
d537cf6c 1014int SB16_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1015
1016/* adlib.c */
d537cf6c 1017int Adlib_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1018
1019/* gus.c */
d537cf6c 1020int GUS_init (AudioState *s, qemu_irq *pic);
27503323
FB
1021
1022/* dma.c */
85571bc7 1023typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
27503323 1024int DMA_get_channel_mode (int nchan);
85571bc7
FB
1025int DMA_read_memory (int nchan, void *buf, int pos, int size);
1026int DMA_write_memory (int nchan, void *buf, int pos, int size);
27503323
FB
1027void DMA_hold_DREQ (int nchan);
1028void DMA_release_DREQ (int nchan);
16f62432 1029void DMA_schedule(int nchan);
27503323 1030void DMA_run (void);
28b9b5af 1031void DMA_init (int high_page_enable);
27503323 1032void DMA_register_channel (int nchan,
85571bc7
FB
1033 DMA_transfer_handler transfer_handler,
1034 void *opaque);
7138fcfb
FB
1035/* fdc.c */
1036#define MAX_FD 2
1037extern BlockDriverState *fd_table[MAX_FD];
1038
baca51fa
FB
1039typedef struct fdctrl_t fdctrl_t;
1040
5fafdf24 1041fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
5dcb6b91 1042 target_phys_addr_t io_base,
baca51fa
FB
1043 BlockDriverState **fds);
1044int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
7138fcfb 1045
663e8e51
TS
1046/* eepro100.c */
1047
1048void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
1049void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
1050void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
1051
80cabfad
FB
1052/* ne2000.c */
1053
d537cf6c 1054void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
abcebc7e 1055void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
80cabfad 1056
a41b2ff2
PB
1057/* rtl8139.c */
1058
abcebc7e 1059void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
a41b2ff2 1060
e3c2613f
FB
1061/* pcnet.c */
1062
abcebc7e 1063void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
70c0de96 1064void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
2d069bab 1065 qemu_irq irq, qemu_irq *reset);
67e999be 1066
6bf5b4e8
TS
1067/* mipsnet.c */
1068void mipsnet_init(int base, qemu_irq irq, NICInfo *nd);
1069
548df2ac
TS
1070/* vmmouse.c */
1071void *vmmouse_init(void *m);
e3c2613f 1072
591a6d62
TS
1073/* vmport.c */
1074#ifdef TARGET_I386
1075void vmport_init(CPUState *env);
1076void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
1077#endif
1078
80cabfad
FB
1079/* pckbd.c */
1080
b92bb99b 1081void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
71db710f
BS
1082void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
1083 target_phys_addr_t base, int it_shift);
80cabfad
FB
1084
1085/* mc146818rtc.c */
1086
8a7ddc38 1087typedef struct RTCState RTCState;
80cabfad 1088
d537cf6c 1089RTCState *rtc_init(int base, qemu_irq irq);
18c6e2ff 1090RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
8a7ddc38
FB
1091void rtc_set_memory(RTCState *s, int addr, int val);
1092void rtc_set_date(RTCState *s, const struct tm *tm);
80cabfad
FB
1093
1094/* serial.c */
1095
c4b1fcc0 1096typedef struct SerialState SerialState;
d537cf6c 1097SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
71db710f 1098SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
d537cf6c 1099 qemu_irq irq, CharDriverState *chr,
a4bc3afc
TS
1100 int ioregister);
1101uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
1102void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
1103uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
1104void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
1105uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
1106void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
80cabfad 1107
6508fe59
FB
1108/* parallel.c */
1109
1110typedef struct ParallelState ParallelState;
d537cf6c 1111ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
d60532ca 1112ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
6508fe59 1113
80cabfad
FB
1114/* i8259.c */
1115
3de388f6
FB
1116typedef struct PicState2 PicState2;
1117extern PicState2 *isa_pic;
80cabfad 1118void pic_set_irq(int irq, int level);
54fa5af5 1119void pic_set_irq_new(void *opaque, int irq, int level);
d537cf6c 1120qemu_irq *i8259_init(qemu_irq parent_irq);
d592d303
FB
1121void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1122 void *alt_irq_opaque);
3de388f6
FB
1123int pic_read_irq(PicState2 *s);
1124void pic_update_irq(PicState2 *s);
1125uint32_t pic_intack_read(PicState2 *s);
c20709aa 1126void pic_info(void);
4a0fb71e 1127void irq_info(void);
80cabfad 1128
c27004ec 1129/* APIC */
d592d303
FB
1130typedef struct IOAPICState IOAPICState;
1131
c27004ec 1132int apic_init(CPUState *env);
0e21e12b 1133int apic_accept_pic_intr(CPUState *env);
c27004ec 1134int apic_get_interrupt(CPUState *env);
d592d303
FB
1135IOAPICState *ioapic_init(void);
1136void ioapic_set_irq(void *opaque, int vector, int level);
c27004ec 1137
80cabfad
FB
1138/* i8254.c */
1139
1140#define PIT_FREQ 1193182
1141
ec844b96
FB
1142typedef struct PITState PITState;
1143
d537cf6c 1144PITState *pit_init(int base, qemu_irq irq);
ec844b96
FB
1145void pit_set_gate(PITState *pit, int channel, int val);
1146int pit_get_gate(PITState *pit, int channel);
fd06c375
FB
1147int pit_get_initial_count(PITState *pit, int channel);
1148int pit_get_mode(PITState *pit, int channel);
ec844b96 1149int pit_get_out(PITState *pit, int channel, int64_t current_time);
80cabfad 1150
31211df1
TS
1151/* jazz_led.c */
1152extern void jazz_led_init(DisplayState *ds, target_phys_addr_t base);
1153
fd06c375
FB
1154/* pcspk.c */
1155void pcspk_init(PITState *);
d537cf6c 1156int pcspk_audio_init(AudioState *, qemu_irq *pic);
fd06c375 1157
0ff596d0
PB
1158#include "hw/i2c.h"
1159
3fffc223
TS
1160#include "hw/smbus.h"
1161
6515b203
FB
1162/* acpi.c */
1163extern int acpi_enabled;
7b717336 1164i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
3fffc223 1165void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
6515b203
FB
1166void acpi_bios_init(void);
1167
f1ccf904
TS
1168/* Axis ETRAX. */
1169extern QEMUMachine bareetraxfs_machine;
1170
80cabfad 1171/* pc.c */
54fa5af5 1172extern QEMUMachine pc_machine;
3dbbdc25 1173extern QEMUMachine isapc_machine;
52ca8d6a 1174extern int fd_bootchk;
80cabfad 1175
6a00d601
FB
1176void ioport_set_a20(int enable);
1177int ioport_get_a20(void);
1178
26aa7d72 1179/* ppc.c */
54fa5af5
FB
1180extern QEMUMachine prep_machine;
1181extern QEMUMachine core99_machine;
1182extern QEMUMachine heathrow_machine;
1a6c0886
JM
1183extern QEMUMachine ref405ep_machine;
1184extern QEMUMachine taihu_machine;
54fa5af5 1185
6af0bf9c
FB
1186/* mips_r4k.c */
1187extern QEMUMachine mips_machine;
1188
5856de80
TS
1189/* mips_malta.c */
1190extern QEMUMachine mips_malta_machine;
1191
ad6fe1d2
TS
1192/* mips_pica61.c */
1193extern QEMUMachine mips_pica61_machine;
1194
6bf5b4e8
TS
1195/* mips_mipssim.c */
1196extern QEMUMachine mips_mipssim_machine;
1197
1198/* mips_int.c */
1199extern void cpu_mips_irq_init_cpu(CPUState *env);
1200
e16fe40c
TS
1201/* mips_timer.c */
1202extern void cpu_mips_clock_init(CPUState *);
1203extern void cpu_mips_irqctrl_init (void);
1204
27c7ca7e
FB
1205/* shix.c */
1206extern QEMUMachine shix_machine;
1207
0d78f544
TS
1208/* r2d.c */
1209extern QEMUMachine r2d_machine;
1210
8cc43fef 1211#ifdef TARGET_PPC
47103572 1212/* PowerPC hardware exceptions management helpers */
8ecc7913
JM
1213typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
1214typedef struct clk_setup_t clk_setup_t;
1215struct clk_setup_t {
1216 clk_setup_cb cb;
1217 void *opaque;
1218};
1219static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1220{
1221 if (clk->cb != NULL)
1222 (*clk->cb)(clk->opaque, freq);
1223}
1224
1225clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
2e719ba3
JM
1226/* Embedded PowerPC DCR management */
1227typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
1228typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
1229int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
1230 int (*dcr_write_error)(int dcrn));
1231int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1232 dcr_read_cb drc_read, dcr_write_cb dcr_write);
8ecc7913 1233clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
4a057712
JM
1234/* Embedded PowerPC reset */
1235void ppc40x_core_reset (CPUState *env);
1236void ppc40x_chip_reset (CPUState *env);
1237void ppc40x_system_reset (CPUState *env);
64201201 1238void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
77d4bc34
FB
1239
1240extern CPUWriteMemoryFunc *PPC_io_write[];
1241extern CPUReadMemoryFunc *PPC_io_read[];
54fa5af5 1242void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
3cbee15b 1243#endif
26aa7d72 1244
e95c8d51 1245/* sun4m.c */
e0353fe2 1246extern QEMUMachine ss5_machine, ss10_machine;
e95c8d51
FB
1247
1248/* iommu.c */
5dcb6b91 1249void *iommu_init(target_phys_addr_t addr);
67e999be 1250void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
a917d384 1251 uint8_t *buf, int len, int is_write);
67e999be
FB
1252static inline void sparc_iommu_memory_read(void *opaque,
1253 target_phys_addr_t addr,
1254 uint8_t *buf, int len)
1255{
1256 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1257}
e95c8d51 1258
67e999be
FB
1259static inline void sparc_iommu_memory_write(void *opaque,
1260 target_phys_addr_t addr,
1261 uint8_t *buf, int len)
1262{
1263 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1264}
e95c8d51
FB
1265
1266/* tcx.c */
5dcb6b91
BS
1267void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
1268 unsigned long vram_offset, int vram_size, int width, int height,
eee0b836 1269 int depth);
e80cfcfc
FB
1270
1271/* slavio_intctl.c */
5dcb6b91 1272void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
d537cf6c 1273 const uint32_t *intbit_to_level,
d7edfd27 1274 qemu_irq **irq, qemu_irq **cpu_irq,
b3a23197 1275 qemu_irq **parent_irq, unsigned int cputimer);
e80cfcfc
FB
1276void slavio_pic_info(void *opaque);
1277void slavio_irq_info(void *opaque);
e95c8d51 1278
5fe141fd
FB
1279/* loader.c */
1280int get_image_size(const char *filename);
1281int load_image(const char *filename, uint8_t *addr);
74287114
TS
1282int load_elf(const char *filename, int64_t virt_to_phys_addend,
1283 uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
e80cfcfc 1284int load_aout(const char *filename, uint8_t *addr);
1c7b3754 1285int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
e80cfcfc
FB
1286
1287/* slavio_timer.c */
81732d19
BS
1288void slavio_timer_init_all(target_phys_addr_t base, qemu_irq master_irq,
1289 qemu_irq *cpu_irqs);
8d5f07fa 1290
e80cfcfc 1291/* slavio_serial.c */
5dcb6b91
BS
1292SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
1293 CharDriverState *chr1, CharDriverState *chr2);
1294void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq);
e95c8d51 1295
3475187d 1296/* slavio_misc.c */
5dcb6b91
BS
1297void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
1298 qemu_irq irq);
3475187d
FB
1299void slavio_set_power_fail(void *opaque, int power_failing);
1300
6f7e9aec 1301/* esp.c */
fa1fb14c 1302void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
5dcb6b91 1303void *esp_init(BlockDriverState **bd, target_phys_addr_t espaddr,
2d069bab 1304 void *dma_opaque, qemu_irq irq, qemu_irq *reset);
67e999be
FB
1305
1306/* sparc32_dma.c */
70c0de96 1307void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
2d069bab 1308 void *iommu, qemu_irq **dev_irq, qemu_irq **reset);
5fafdf24 1309void ledma_memory_read(void *opaque, target_phys_addr_t addr,
9b94dc32 1310 uint8_t *buf, int len, int do_bswap);
5fafdf24 1311void ledma_memory_write(void *opaque, target_phys_addr_t addr,
9b94dc32 1312 uint8_t *buf, int len, int do_bswap);
67e999be
FB
1313void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1314void espdma_memory_write(void *opaque, uint8_t *buf, int len);
6f7e9aec 1315
b8174937
FB
1316/* cs4231.c */
1317void cs_init(target_phys_addr_t base, int irq, void *intctl);
1318
3475187d
FB
1319/* sun4u.c */
1320extern QEMUMachine sun4u_machine;
1321
64201201 1322/* NVRAM helpers */
3cbee15b
JM
1323typedef uint32_t (*nvram_read_t)(void *private, uint32_t addr);
1324typedef void (*nvram_write_t)(void *private, uint32_t addr, uint32_t val);
1325typedef struct nvram_t {
1326 void *opaque;
1327 nvram_read_t read_fn;
1328 nvram_write_t write_fn;
1329} nvram_t;
1330
64201201
FB
1331#include "hw/m48t59.h"
1332
3cbee15b
JM
1333void NVRAM_set_byte (nvram_t *nvram, uint32_t addr, uint8_t value);
1334uint8_t NVRAM_get_byte (nvram_t *nvram, uint32_t addr);
1335void NVRAM_set_word (nvram_t *nvram, uint32_t addr, uint16_t value);
1336uint16_t NVRAM_get_word (nvram_t *nvram, uint32_t addr);
1337void NVRAM_set_lword (nvram_t *nvram, uint32_t addr, uint32_t value);
1338uint32_t NVRAM_get_lword (nvram_t *nvram, uint32_t addr);
1339void NVRAM_set_string (nvram_t *nvram, uint32_t addr,
64201201 1340 const unsigned char *str, uint32_t max);
3cbee15b
JM
1341int NVRAM_get_string (nvram_t *nvram, uint8_t *dst, uint16_t addr, int max);
1342void NVRAM_set_crc (nvram_t *nvram, uint32_t addr,
64201201 1343 uint32_t start, uint32_t count);
3cbee15b 1344int PPC_NVRAM_set_params (nvram_t *nvram, uint16_t NVRAM_size,
64201201
FB
1345 const unsigned char *arch,
1346 uint32_t RAM_size, int boot_device,
1347 uint32_t kernel_image, uint32_t kernel_size,
28b9b5af 1348 const char *cmdline,
64201201 1349 uint32_t initrd_image, uint32_t initrd_size,
28b9b5af
FB
1350 uint32_t NVRAM_image,
1351 int width, int height, int depth);
64201201 1352
63066f4f
FB
1353/* adb.c */
1354
1355#define MAX_ADB_DEVICES 16
1356
e2733d20 1357#define ADB_MAX_OUT_LEN 16
63066f4f 1358
e2733d20 1359typedef struct ADBDevice ADBDevice;
63066f4f 1360
e2733d20
FB
1361/* buf = NULL means polling */
1362typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1363 const uint8_t *buf, int len);
12c28fed
FB
1364typedef int ADBDeviceReset(ADBDevice *d);
1365
63066f4f
FB
1366struct ADBDevice {
1367 struct ADBBusState *bus;
1368 int devaddr;
1369 int handler;
e2733d20 1370 ADBDeviceRequest *devreq;
12c28fed 1371 ADBDeviceReset *devreset;
63066f4f
FB
1372 void *opaque;
1373};
1374
1375typedef struct ADBBusState {
1376 ADBDevice devices[MAX_ADB_DEVICES];
1377 int nb_devices;
e2733d20 1378 int poll_index;
63066f4f
FB
1379} ADBBusState;
1380
e2733d20
FB
1381int adb_request(ADBBusState *s, uint8_t *buf_out,
1382 const uint8_t *buf, int len);
1383int adb_poll(ADBBusState *s, uint8_t *buf_out);
63066f4f 1384
5fafdf24
TS
1385ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
1386 ADBDeviceRequest *devreq,
1387 ADBDeviceReset *devreset,
63066f4f
FB
1388 void *opaque);
1389void adb_kbd_init(ADBBusState *bus);
1390void adb_mouse_init(ADBBusState *bus);
1391
63066f4f 1392extern ADBBusState adb_bus;
63066f4f 1393
bb36d470
FB
1394#include "hw/usb.h"
1395
a594cfbf
FB
1396/* usb ports of the VM */
1397
0d92ed30
PB
1398void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1399 usb_attachfn attach);
a594cfbf 1400
0d92ed30 1401#define VM_USB_HUB_SIZE 8
a594cfbf
FB
1402
1403void do_usb_add(const char *devname);
1404void do_usb_del(const char *devname);
1405void usb_info(void);
1406
2e5d83bb 1407/* scsi-disk.c */
4d611c9a
PB
1408enum scsi_reason {
1409 SCSI_REASON_DONE, /* Command complete. */
1410 SCSI_REASON_DATA /* Transfer complete, more data required. */
1411};
1412
2e5d83bb 1413typedef struct SCSIDevice SCSIDevice;
a917d384
PB
1414typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1415 uint32_t arg);
2e5d83bb
PB
1416
1417SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
a917d384 1418 int tcq,
2e5d83bb
PB
1419 scsi_completionfn completion,
1420 void *opaque);
1421void scsi_disk_destroy(SCSIDevice *s);
1422
0fc5c15a 1423int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
4d611c9a
PB
1424/* SCSI data transfers are asynchrnonous. However, unlike the block IO
1425 layer the completion routine may be called directly by
1426 scsi_{read,write}_data. */
a917d384
PB
1427void scsi_read_data(SCSIDevice *s, uint32_t tag);
1428int scsi_write_data(SCSIDevice *s, uint32_t tag);
1429void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1430uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
2e5d83bb 1431
7d8406be
PB
1432/* lsi53c895a.c */
1433void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1434void *lsi_scsi_init(PCIBus *bus, int devfn);
1435
b5ff1b31 1436/* integratorcp.c */
3371d272 1437extern QEMUMachine integratorcp_machine;
b5ff1b31 1438
cdbdb648
PB
1439/* versatilepb.c */
1440extern QEMUMachine versatilepb_machine;
16406950 1441extern QEMUMachine versatileab_machine;
cdbdb648 1442
e69954b9
PB
1443/* realview.c */
1444extern QEMUMachine realview_machine;
1445
b00052e4
AZ
1446/* spitz.c */
1447extern QEMUMachine akitapda_machine;
1448extern QEMUMachine spitzpda_machine;
1449extern QEMUMachine borzoipda_machine;
1450extern QEMUMachine terrierpda_machine;
1451
c3d2689d
AZ
1452/* palm.c */
1453extern QEMUMachine palmte_machine;
1454
daa57963
FB
1455/* ps2.c */
1456void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1457void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1458void ps2_write_mouse(void *, int val);
1459void ps2_write_keyboard(void *, int val);
1460uint32_t ps2_read_data(void *);
1461void ps2_queue(void *, int b);
f94f5d71 1462void ps2_keyboard_set_translation(void *opaque, int mode);
548df2ac 1463void ps2_mouse_fake_event(void *opaque);
daa57963 1464
80337b66 1465/* smc91c111.c */
d537cf6c 1466void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
80337b66 1467
7e1543c2
PB
1468/* pl031.c */
1469void pl031_init(uint32_t base, qemu_irq irq);
1470
bdd5003a 1471/* pl110.c */
d537cf6c 1472void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
bdd5003a 1473
cdbdb648 1474/* pl011.c */
d537cf6c 1475void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
cdbdb648
PB
1476
1477/* pl050.c */
d537cf6c 1478void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
cdbdb648
PB
1479
1480/* pl080.c */
d537cf6c 1481void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
cdbdb648 1482
a1bb27b1
PB
1483/* pl181.c */
1484void pl181_init(uint32_t base, BlockDriverState *bd,
d537cf6c 1485 qemu_irq irq0, qemu_irq irq1);
a1bb27b1 1486
cdbdb648 1487/* pl190.c */
d537cf6c 1488qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
cdbdb648
PB
1489
1490/* arm-timer.c */
d537cf6c
PB
1491void sp804_init(uint32_t base, qemu_irq irq);
1492void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
cdbdb648 1493
e69954b9
PB
1494/* arm_sysctl.c */
1495void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1496
1497/* arm_gic.c */
d537cf6c 1498qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
e69954b9 1499
16406950
PB
1500/* arm_boot.c */
1501
daf90626 1502void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
16406950 1503 const char *kernel_cmdline, const char *initrd_filename,
9d551997 1504 int board_id, target_phys_addr_t loader_start);
16406950 1505
27c7ca7e
FB
1506/* sh7750.c */
1507struct SH7750State;
1508
008a8818 1509struct SH7750State *sh7750_init(CPUState * cpu);
27c7ca7e
FB
1510
1511typedef struct {
1512 /* The callback will be triggered if any of the designated lines change */
1513 uint16_t portamask_trigger;
1514 uint16_t portbmask_trigger;
1515 /* Return 0 if no action was taken */
1516 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1517 uint16_t * periph_pdtra,
1518 uint16_t * periph_portdira,
1519 uint16_t * periph_pdtrb,
1520 uint16_t * periph_portdirb);
1521} sh7750_io_device;
1522
1523int sh7750_register_io_device(struct SH7750State *s,
1524 sh7750_io_device * device);
cd1a3f68
TS
1525/* sh_timer.c */
1526#define TMU012_FEAT_TOCR (1 << 0)
1527#define TMU012_FEAT_3CHAN (1 << 1)
1528#define TMU012_FEAT_EXTCLK (1 << 2)
1529void tmu012_init(uint32_t base, int feat, uint32_t freq);
1530
2f062c72
TS
1531/* sh_serial.c */
1532#define SH_SERIAL_FEAT_SCIF (1 << 0)
1533void sh_serial_init (target_phys_addr_t base, int feat,
1534 uint32_t freq, CharDriverState *chr);
1535
27c7ca7e
FB
1536/* tc58128.c */
1537int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1538
29133e9a 1539/* NOR flash devices */
86f55663
JM
1540#define MAX_PFLASH 4
1541extern BlockDriverState *pflash_table[MAX_PFLASH];
29133e9a
FB
1542typedef struct pflash_t pflash_t;
1543
71db710f 1544pflash_t *pflash_register (target_phys_addr_t base, ram_addr_t off,
29133e9a 1545 BlockDriverState *bs,
71db710f 1546 uint32_t sector_len, int nb_blocs, int width,
5fafdf24 1547 uint16_t id0, uint16_t id1,
29133e9a
FB
1548 uint16_t id2, uint16_t id3);
1549
3e3d5815
AZ
1550/* nand.c */
1551struct nand_flash_s;
1552struct nand_flash_s *nand_init(int manf_id, int chip_id);
1553void nand_done(struct nand_flash_s *s);
5fafdf24 1554void nand_setpins(struct nand_flash_s *s,
3e3d5815
AZ
1555 int cle, int ale, int ce, int wp, int gnd);
1556void nand_getpins(struct nand_flash_s *s, int *rb);
1557void nand_setio(struct nand_flash_s *s, uint8_t value);
1558uint8_t nand_getio(struct nand_flash_s *s);
1559
1560#define NAND_MFR_TOSHIBA 0x98
1561#define NAND_MFR_SAMSUNG 0xec
1562#define NAND_MFR_FUJITSU 0x04
1563#define NAND_MFR_NATIONAL 0x8f
1564#define NAND_MFR_RENESAS 0x07
1565#define NAND_MFR_STMICRO 0x20
1566#define NAND_MFR_HYNIX 0xad
1567#define NAND_MFR_MICRON 0x2c
1568
9ff6755b
AZ
1569/* ecc.c */
1570struct ecc_state_s {
1571 uint8_t cp; /* Column parity */
1572 uint16_t lp[2]; /* Line parity */
1573 uint16_t count;
1574};
1575
1576uint8_t ecc_digest(struct ecc_state_s *s, uint8_t sample);
1577void ecc_reset(struct ecc_state_s *s);
1578void ecc_put(QEMUFile *f, struct ecc_state_s *s);
1579void ecc_get(QEMUFile *f, struct ecc_state_s *s);
3e3d5815 1580
2a1d1880
AZ
1581/* GPIO */
1582typedef void (*gpio_handler_t)(int line, int level, void *opaque);
1583
fd5a3b33
AZ
1584/* ads7846.c */
1585struct ads7846_state_s;
1586uint32_t ads7846_read(void *opaque);
1587void ads7846_write(void *opaque, uint32_t value);
1588struct ads7846_state_s *ads7846_init(qemu_irq penirq);
1589
c824cacd
AZ
1590/* max111x.c */
1591struct max111x_s;
1592uint32_t max111x_read(void *opaque);
1593void max111x_write(void *opaque, uint32_t value);
1594struct max111x_s *max1110_init(qemu_irq cb);
1595struct max111x_s *max1111_init(qemu_irq cb);
1596void max111x_set_input(struct max111x_s *s, int line, uint8_t value);
1597
201a51fc
AZ
1598/* PCMCIA/Cardbus */
1599
1600struct pcmcia_socket_s {
1601 qemu_irq irq;
1602 int attached;
1603 const char *slot_string;
1604 const char *card_string;
1605};
1606
1607void pcmcia_socket_register(struct pcmcia_socket_s *socket);
1608void pcmcia_socket_unregister(struct pcmcia_socket_s *socket);
1609void pcmcia_info(void);
1610
1611struct pcmcia_card_s {
1612 void *state;
1613 struct pcmcia_socket_s *slot;
1614 int (*attach)(void *state);
1615 int (*detach)(void *state);
1616 const uint8_t *cis;
1617 int cis_len;
1618
1619 /* Only valid if attached */
9e315fa9
AZ
1620 uint8_t (*attr_read)(void *state, uint32_t address);
1621 void (*attr_write)(void *state, uint32_t address, uint8_t value);
1622 uint16_t (*common_read)(void *state, uint32_t address);
1623 void (*common_write)(void *state, uint32_t address, uint16_t value);
1624 uint16_t (*io_read)(void *state, uint32_t address);
1625 void (*io_write)(void *state, uint32_t address, uint16_t value);
201a51fc
AZ
1626};
1627
1628#define CISTPL_DEVICE 0x01 /* 5V Device Information Tuple */
1629#define CISTPL_NO_LINK 0x14 /* No Link Tuple */
1630#define CISTPL_VERS_1 0x15 /* Level 1 Version Tuple */
1631#define CISTPL_JEDEC_C 0x18 /* JEDEC ID Tuple */
1632#define CISTPL_JEDEC_A 0x19 /* JEDEC ID Tuple */
1633#define CISTPL_CONFIG 0x1a /* Configuration Tuple */
1634#define CISTPL_CFTABLE_ENTRY 0x1b /* 16-bit PCCard Configuration */
1635#define CISTPL_DEVICE_OC 0x1c /* Additional Device Information */
1636#define CISTPL_DEVICE_OA 0x1d /* Additional Device Information */
1637#define CISTPL_DEVICE_GEO 0x1e /* Additional Device Information */
1638#define CISTPL_DEVICE_GEO_A 0x1f /* Additional Device Information */
1639#define CISTPL_MANFID 0x20 /* Manufacture ID Tuple */
1640#define CISTPL_FUNCID 0x21 /* Function ID Tuple */
1641#define CISTPL_FUNCE 0x22 /* Function Extension Tuple */
1642#define CISTPL_END 0xff /* Tuple End */
1643#define CISTPL_ENDMARK 0xff
1644
1645/* dscm1xxxx.c */
1646struct pcmcia_card_s *dscm1xxxx_init(BlockDriverState *bdrv);
1647
6963d7af
PB
1648/* ptimer.c */
1649typedef struct ptimer_state ptimer_state;
1650typedef void (*ptimer_cb)(void *opaque);
1651
1652ptimer_state *ptimer_init(QEMUBH *bh);
1653void ptimer_set_period(ptimer_state *s, int64_t period);
1654void ptimer_set_freq(ptimer_state *s, uint32_t freq);
8d05ea8a
BS
1655void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload);
1656uint64_t ptimer_get_count(ptimer_state *s);
1657void ptimer_set_count(ptimer_state *s, uint64_t count);
6963d7af
PB
1658void ptimer_run(ptimer_state *s, int oneshot);
1659void ptimer_stop(ptimer_state *s);
8d05ea8a
BS
1660void qemu_put_ptimer(QEMUFile *f, ptimer_state *s);
1661void qemu_get_ptimer(QEMUFile *f, ptimer_state *s);
6963d7af 1662
c1713132
AZ
1663#include "hw/pxa.h"
1664
c3d2689d
AZ
1665#include "hw/omap.h"
1666
3efda49d
AZ
1667/* tsc210x.c */
1668struct uwire_slave_s *tsc2102_init(qemu_irq pint);
1669
20dcee94
PB
1670/* mcf_uart.c */
1671uint32_t mcf_uart_read(void *opaque, target_phys_addr_t addr);
1672void mcf_uart_write(void *opaque, target_phys_addr_t addr, uint32_t val);
1673void *mcf_uart_init(qemu_irq irq, CharDriverState *chr);
1674void mcf_uart_mm_init(target_phys_addr_t base, qemu_irq irq,
1675 CharDriverState *chr);
1676
1677/* mcf_intc.c */
1678qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env);
1679
7e049b8a
PB
1680/* mcf_fec.c */
1681void mcf_fec_init(NICInfo *nd, target_phys_addr_t base, qemu_irq *irq);
1682
0633879f
PB
1683/* mcf5206.c */
1684qemu_irq *mcf5206_init(uint32_t base, CPUState *env);
1685
1686/* an5206.c */
1687extern QEMUMachine an5206_machine;
1688
20dcee94
PB
1689/* mcf5208.c */
1690extern QEMUMachine mcf5208evb_machine;
1691
4046d913
PB
1692#include "gdbstub.h"
1693
ea2384d3
FB
1694#endif /* defined(QEMU_TOOL) */
1695
c4b1fcc0 1696/* monitor.c */
82c643ff 1697void monitor_init(CharDriverState *hd, int show_banner);
ea2384d3
FB
1698void term_puts(const char *str);
1699void term_vprintf(const char *fmt, va_list ap);
40c3bac3 1700void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
fef30743 1701void term_print_filename(const char *filename);
c4b1fcc0
FB
1702void term_flush(void);
1703void term_print_help(void);
ea2384d3
FB
1704void monitor_readline(const char *prompt, int is_password,
1705 char *buf, int buf_size);
1706
1707/* readline.c */
1708typedef void ReadLineFunc(void *opaque, const char *str);
1709
1710extern int completion_index;
1711void add_completion(const char *str);
1712void readline_handle_byte(int ch);
1713void readline_find_completion(const char *cmdline);
1714const char *readline_get_history(unsigned int index);
1715void readline_start(const char *prompt, int is_password,
1716 ReadLineFunc *readline_func, void *opaque);
c4b1fcc0 1717
5e6ad6f9
FB
1718void kqemu_record_dump(void);
1719
fc01f7e7 1720#endif /* VL_H */