]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/arm64/kernel/entry.S
arm64: Move post_ttbr_update_workaround to C code
[mirror_ubuntu-artful-kernel.git] / arch / arm64 / kernel / entry.S
1 /*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21 #include <linux/init.h>
22 #include <linux/linkage.h>
23
24 #include <asm/alternative.h>
25 #include <asm/assembler.h>
26 #include <asm/asm-offsets.h>
27 #include <asm/cpufeature.h>
28 #include <asm/errno.h>
29 #include <asm/esr.h>
30 #include <asm/irq.h>
31 #include <asm/memory.h>
32 #include <asm/mmu.h>
33 #include <asm/processor.h>
34 #include <asm/ptrace.h>
35 #include <asm/thread_info.h>
36 #include <asm/asm-uaccess.h>
37 #include <asm/unistd.h>
38
39 /*
40 * Context tracking subsystem. Used to instrument transitions
41 * between user and kernel mode.
42 */
43 .macro ct_user_exit, syscall = 0
44 #ifdef CONFIG_CONTEXT_TRACKING
45 bl context_tracking_user_exit
46 .if \syscall == 1
47 /*
48 * Save/restore needed during syscalls. Restore syscall arguments from
49 * the values already saved on stack during kernel_entry.
50 */
51 ldp x0, x1, [sp]
52 ldp x2, x3, [sp, #S_X2]
53 ldp x4, x5, [sp, #S_X4]
54 ldp x6, x7, [sp, #S_X6]
55 .endif
56 #endif
57 .endm
58
59 .macro ct_user_enter
60 #ifdef CONFIG_CONTEXT_TRACKING
61 bl context_tracking_user_enter
62 #endif
63 .endm
64
65 /*
66 * Bad Abort numbers
67 *-----------------
68 */
69 #define BAD_SYNC 0
70 #define BAD_IRQ 1
71 #define BAD_FIQ 2
72 #define BAD_ERROR 3
73
74 .macro kernel_ventry, el, label, regsize = 64
75 .align 7
76 #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
77 alternative_if ARM64_UNMAP_KERNEL_AT_EL0
78 .if \el == 0
79 .if \regsize == 64
80 mrs x30, tpidrro_el0
81 msr tpidrro_el0, xzr
82 .else
83 mov x30, xzr
84 .endif
85 .endif
86 alternative_else_nop_endif
87 #endif
88
89 sub sp, sp, #S_FRAME_SIZE
90 #ifdef CONFIG_VMAP_STACK
91 /*
92 * Test whether the SP has overflowed, without corrupting a GPR.
93 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
94 */
95 add sp, sp, x0 // sp' = sp + x0
96 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
97 tbnz x0, #THREAD_SHIFT, 0f
98 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
99 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
100 b el\()\el\()_\label
101
102 0:
103 /*
104 * Either we've just detected an overflow, or we've taken an exception
105 * while on the overflow stack. Either way, we won't return to
106 * userspace, and can clobber EL0 registers to free up GPRs.
107 */
108
109 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
110 msr tpidr_el0, x0
111
112 /* Recover the original x0 value and stash it in tpidrro_el0 */
113 sub x0, sp, x0
114 msr tpidrro_el0, x0
115
116 /* Switch to the overflow stack */
117 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
118
119 /*
120 * Check whether we were already on the overflow stack. This may happen
121 * after panic() re-enables interrupts.
122 */
123 mrs x0, tpidr_el0 // sp of interrupted context
124 sub x0, sp, x0 // delta with top of overflow stack
125 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
126 b.ne __bad_stack // no? -> bad stack pointer
127
128 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
129 sub sp, sp, x0
130 mrs x0, tpidrro_el0
131 #endif
132 b el\()\el\()_\label
133 .endm
134
135 .macro tramp_alias, dst, sym
136 mov_q \dst, TRAMP_VALIAS
137 add \dst, \dst, #(\sym - .entry.tramp.text)
138 .endm
139
140 .macro kernel_entry, el, regsize = 64
141 .if \regsize == 32
142 mov w0, w0 // zero upper 32 bits of x0
143 .endif
144 stp x0, x1, [sp, #16 * 0]
145 stp x2, x3, [sp, #16 * 1]
146 stp x4, x5, [sp, #16 * 2]
147 stp x6, x7, [sp, #16 * 3]
148 stp x8, x9, [sp, #16 * 4]
149 stp x10, x11, [sp, #16 * 5]
150 stp x12, x13, [sp, #16 * 6]
151 stp x14, x15, [sp, #16 * 7]
152 stp x16, x17, [sp, #16 * 8]
153 stp x18, x19, [sp, #16 * 9]
154 stp x20, x21, [sp, #16 * 10]
155 stp x22, x23, [sp, #16 * 11]
156 stp x24, x25, [sp, #16 * 12]
157 stp x26, x27, [sp, #16 * 13]
158 stp x28, x29, [sp, #16 * 14]
159
160 .if \el == 0
161 mrs x21, sp_el0
162 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
163 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
164 disable_step_tsk x19, x20 // exceptions when scheduling.
165
166 mov x29, xzr // fp pointed to user-space
167 .else
168 add x21, sp, #S_FRAME_SIZE
169 get_thread_info tsk
170 /* Save the task's original addr_limit and set USER_DS */
171 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
172 str x20, [sp, #S_ORIG_ADDR_LIMIT]
173 mov x20, #USER_DS
174 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
175 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
176 .endif /* \el == 0 */
177 mrs x22, elr_el1
178 mrs x23, spsr_el1
179 stp lr, x21, [sp, #S_LR]
180
181 /*
182 * In order to be able to dump the contents of struct pt_regs at the
183 * time the exception was taken (in case we attempt to walk the call
184 * stack later), chain it together with the stack frames.
185 */
186 .if \el == 0
187 stp xzr, xzr, [sp, #S_STACKFRAME]
188 .else
189 stp x29, x22, [sp, #S_STACKFRAME]
190 .endif
191 add x29, sp, #S_STACKFRAME
192
193 #ifdef CONFIG_ARM64_SW_TTBR0_PAN
194 /*
195 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
196 * EL0, there is no need to check the state of TTBR0_EL1 since
197 * accesses are always enabled.
198 * Note that the meaning of this bit differs from the ARMv8.1 PAN
199 * feature as all TTBR0_EL1 accesses are disabled, not just those to
200 * user mappings.
201 */
202 alternative_if ARM64_HAS_PAN
203 b 1f // skip TTBR0 PAN
204 alternative_else_nop_endif
205
206 .if \el != 0
207 mrs x21, ttbr0_el1
208 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
209 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
210 b.eq 1f // TTBR0 access already disabled
211 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
212 .endif
213
214 __uaccess_ttbr0_disable x21
215 1:
216 #endif
217
218 stp x22, x23, [sp, #S_PC]
219
220 /*
221 * Set syscallno to -1 by default (overridden later if real syscall).
222 */
223 .if \el == 0
224 mvn w21, wzr
225 str w21, [sp, #S_SYSCALLNO]
226 .endif
227
228 /*
229 * Set sp_el0 to current thread_info.
230 */
231 .if \el == 0
232 msr sp_el0, tsk
233 .endif
234
235 /*
236 * Registers that may be useful after this macro is invoked:
237 *
238 * x21 - aborted SP
239 * x22 - aborted PC
240 * x23 - aborted PSTATE
241 */
242 .endm
243
244 .macro kernel_exit, el
245 .if \el != 0
246 /* Restore the task's original addr_limit. */
247 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
248 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
249
250 /* No need to restore UAO, it will be restored from SPSR_EL1 */
251 .endif
252
253 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
254 .if \el == 0
255 ct_user_enter
256 .endif
257
258 #ifdef CONFIG_ARM64_SW_TTBR0_PAN
259 /*
260 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
261 * PAN bit checking.
262 */
263 alternative_if ARM64_HAS_PAN
264 b 2f // skip TTBR0 PAN
265 alternative_else_nop_endif
266
267 .if \el != 0
268 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
269 .endif
270
271 __uaccess_ttbr0_enable x0, x1
272
273 .if \el == 0
274 /*
275 * Enable errata workarounds only if returning to user. The only
276 * workaround currently required for TTBR0_EL1 changes are for the
277 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
278 * corruption).
279 */
280 bl post_ttbr_update_workaround
281 .endif
282 1:
283 .if \el != 0
284 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
285 .endif
286 2:
287 #endif
288
289 .if \el == 0
290 ldr x23, [sp, #S_SP] // load return stack pointer
291 msr sp_el0, x23
292 tst x22, #PSR_MODE32_BIT // native task?
293 b.eq 3f
294
295 #ifdef CONFIG_ARM64_ERRATUM_845719
296 alternative_if ARM64_WORKAROUND_845719
297 #ifdef CONFIG_PID_IN_CONTEXTIDR
298 mrs x29, contextidr_el1
299 msr contextidr_el1, x29
300 #else
301 msr contextidr_el1, xzr
302 #endif
303 alternative_else_nop_endif
304 #endif
305 3:
306 .endif
307
308 msr elr_el1, x21 // set up the return data
309 msr spsr_el1, x22
310 ldp x0, x1, [sp, #16 * 0]
311 ldp x2, x3, [sp, #16 * 1]
312 ldp x4, x5, [sp, #16 * 2]
313 ldp x6, x7, [sp, #16 * 3]
314 ldp x8, x9, [sp, #16 * 4]
315 ldp x10, x11, [sp, #16 * 5]
316 ldp x12, x13, [sp, #16 * 6]
317 ldp x14, x15, [sp, #16 * 7]
318 ldp x16, x17, [sp, #16 * 8]
319 ldp x18, x19, [sp, #16 * 9]
320 ldp x20, x21, [sp, #16 * 10]
321 ldp x22, x23, [sp, #16 * 11]
322 ldp x24, x25, [sp, #16 * 12]
323 ldp x26, x27, [sp, #16 * 13]
324 ldp x28, x29, [sp, #16 * 14]
325 ldr lr, [sp, #S_LR]
326 add sp, sp, #S_FRAME_SIZE // restore sp
327
328 .if \el == 0
329 alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
330 #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
331 bne 4f
332 msr far_el1, x30
333 tramp_alias x30, tramp_exit_native
334 br x30
335 4:
336 tramp_alias x30, tramp_exit_compat
337 br x30
338 #endif
339 .else
340 eret
341 .endif
342 .endm
343
344 .macro irq_stack_entry
345 mov x19, sp // preserve the original sp
346
347 /*
348 * Compare sp with the base of the task stack.
349 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
350 * and should switch to the irq stack.
351 */
352 ldr x25, [tsk, TSK_STACK]
353 eor x25, x25, x19
354 and x25, x25, #~(THREAD_SIZE - 1)
355 cbnz x25, 9998f
356
357 ldr_this_cpu x25, irq_stack_ptr, x26
358 mov x26, #IRQ_STACK_SIZE
359 add x26, x25, x26
360
361 /* switch to the irq stack */
362 mov sp, x26
363 9998:
364 .endm
365
366 /*
367 * x19 should be preserved between irq_stack_entry and
368 * irq_stack_exit.
369 */
370 .macro irq_stack_exit
371 mov sp, x19
372 .endm
373
374 /*
375 * These are the registers used in the syscall handler, and allow us to
376 * have in theory up to 7 arguments to a function - x0 to x6.
377 *
378 * x7 is reserved for the system call number in 32-bit mode.
379 */
380 wsc_nr .req w25 // number of system calls
381 xsc_nr .req x25 // number of system calls (zero-extended)
382 wscno .req w26 // syscall number
383 xscno .req x26 // syscall number (zero-extended)
384 stbl .req x27 // syscall table pointer
385 tsk .req x28 // current thread_info
386
387 /*
388 * Interrupt handling.
389 */
390 .macro irq_handler
391 ldr_l x1, handle_arch_irq
392 mov x0, sp
393 irq_stack_entry
394 blr x1
395 irq_stack_exit
396 .endm
397
398 .text
399
400 /*
401 * Exception vectors.
402 */
403 .pushsection ".entry.text", "ax"
404
405 .align 11
406 ENTRY(vectors)
407 kernel_ventry 1, sync_invalid // Synchronous EL1t
408 kernel_ventry 1, irq_invalid // IRQ EL1t
409 kernel_ventry 1, fiq_invalid // FIQ EL1t
410 kernel_ventry 1, error_invalid // Error EL1t
411
412 kernel_ventry 1, sync // Synchronous EL1h
413 kernel_ventry 1, irq // IRQ EL1h
414 kernel_ventry 1, fiq_invalid // FIQ EL1h
415 kernel_ventry 1, error_invalid // Error EL1h
416
417 kernel_ventry 0, sync // Synchronous 64-bit EL0
418 kernel_ventry 0, irq // IRQ 64-bit EL0
419 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
420 kernel_ventry 0, error_invalid // Error 64-bit EL0
421
422 #ifdef CONFIG_COMPAT
423 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
424 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
425 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
426 kernel_ventry 0, error_invalid_compat, 32 // Error 32-bit EL0
427 #else
428 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
429 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
430 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
431 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
432 #endif
433 END(vectors)
434
435 #ifdef CONFIG_VMAP_STACK
436 /*
437 * We detected an overflow in kernel_ventry, which switched to the
438 * overflow stack. Stash the exception regs, and head to our overflow
439 * handler.
440 */
441 __bad_stack:
442 /* Restore the original x0 value */
443 mrs x0, tpidrro_el0
444
445 /*
446 * Store the original GPRs to the new stack. The orginal SP (minus
447 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
448 */
449 sub sp, sp, #S_FRAME_SIZE
450 kernel_entry 1
451 mrs x0, tpidr_el0
452 add x0, x0, #S_FRAME_SIZE
453 str x0, [sp, #S_SP]
454
455 /* Stash the regs for handle_bad_stack */
456 mov x0, sp
457
458 /* Time to die */
459 bl handle_bad_stack
460 ASM_BUG()
461 #endif /* CONFIG_VMAP_STACK */
462
463 /*
464 * Invalid mode handlers
465 */
466 .macro inv_entry, el, reason, regsize = 64
467 kernel_entry \el, \regsize
468 mov x0, sp
469 mov x1, #\reason
470 mrs x2, esr_el1
471 bl bad_mode
472 ASM_BUG()
473 .endm
474
475 el0_sync_invalid:
476 inv_entry 0, BAD_SYNC
477 ENDPROC(el0_sync_invalid)
478
479 el0_irq_invalid:
480 inv_entry 0, BAD_IRQ
481 ENDPROC(el0_irq_invalid)
482
483 el0_fiq_invalid:
484 inv_entry 0, BAD_FIQ
485 ENDPROC(el0_fiq_invalid)
486
487 el0_error_invalid:
488 inv_entry 0, BAD_ERROR
489 ENDPROC(el0_error_invalid)
490
491 #ifdef CONFIG_COMPAT
492 el0_fiq_invalid_compat:
493 inv_entry 0, BAD_FIQ, 32
494 ENDPROC(el0_fiq_invalid_compat)
495
496 el0_error_invalid_compat:
497 inv_entry 0, BAD_ERROR, 32
498 ENDPROC(el0_error_invalid_compat)
499 #endif
500
501 el1_sync_invalid:
502 inv_entry 1, BAD_SYNC
503 ENDPROC(el1_sync_invalid)
504
505 el1_irq_invalid:
506 inv_entry 1, BAD_IRQ
507 ENDPROC(el1_irq_invalid)
508
509 el1_fiq_invalid:
510 inv_entry 1, BAD_FIQ
511 ENDPROC(el1_fiq_invalid)
512
513 el1_error_invalid:
514 inv_entry 1, BAD_ERROR
515 ENDPROC(el1_error_invalid)
516
517 /*
518 * EL1 mode handlers.
519 */
520 .align 6
521 el1_sync:
522 kernel_entry 1
523 mrs x1, esr_el1 // read the syndrome register
524 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
525 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
526 b.eq el1_da
527 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
528 b.eq el1_ia
529 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
530 b.eq el1_undef
531 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
532 b.eq el1_sp_pc
533 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
534 b.eq el1_sp_pc
535 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
536 b.eq el1_undef
537 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
538 b.ge el1_dbg
539 b el1_inv
540
541 el1_ia:
542 /*
543 * Fall through to the Data abort case
544 */
545 el1_da:
546 /*
547 * Data abort handling
548 */
549 mrs x3, far_el1
550 enable_dbg
551 // re-enable interrupts if they were enabled in the aborted context
552 tbnz x23, #7, 1f // PSR_I_BIT
553 enable_irq
554 1:
555 clear_address_tag x0, x3
556 mov x2, sp // struct pt_regs
557 bl do_mem_abort
558
559 // disable interrupts before pulling preserved data off the stack
560 disable_irq
561 kernel_exit 1
562 el1_sp_pc:
563 /*
564 * Stack or PC alignment exception handling
565 */
566 mrs x0, far_el1
567 enable_dbg
568 mov x2, sp
569 bl do_sp_pc_abort
570 ASM_BUG()
571 el1_undef:
572 /*
573 * Undefined instruction
574 */
575 enable_dbg
576 mov x0, sp
577 bl do_undefinstr
578 ASM_BUG()
579 el1_dbg:
580 /*
581 * Debug exception handling
582 */
583 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
584 cinc x24, x24, eq // set bit '0'
585 tbz x24, #0, el1_inv // EL1 only
586 mrs x0, far_el1
587 mov x2, sp // struct pt_regs
588 bl do_debug_exception
589 kernel_exit 1
590 el1_inv:
591 // TODO: add support for undefined instructions in kernel mode
592 enable_dbg
593 mov x0, sp
594 mov x2, x1
595 mov x1, #BAD_SYNC
596 bl bad_mode
597 ASM_BUG()
598 ENDPROC(el1_sync)
599
600 .align 6
601 el1_irq:
602 kernel_entry 1
603 enable_dbg
604 #ifdef CONFIG_TRACE_IRQFLAGS
605 bl trace_hardirqs_off
606 #endif
607
608 irq_handler
609
610 #ifdef CONFIG_PREEMPT
611 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
612 cbnz w24, 1f // preempt count != 0
613 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
614 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
615 bl el1_preempt
616 1:
617 #endif
618 #ifdef CONFIG_TRACE_IRQFLAGS
619 bl trace_hardirqs_on
620 #endif
621 kernel_exit 1
622 ENDPROC(el1_irq)
623
624 #ifdef CONFIG_PREEMPT
625 el1_preempt:
626 mov x24, lr
627 1: bl preempt_schedule_irq // irq en/disable is done inside
628 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
629 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
630 ret x24
631 #endif
632
633 /*
634 * EL0 mode handlers.
635 */
636 .align 6
637 el0_sync:
638 kernel_entry 0
639 mrs x25, esr_el1 // read the syndrome register
640 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
641 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
642 b.eq el0_svc
643 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
644 b.eq el0_da
645 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
646 b.eq el0_ia
647 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
648 b.eq el0_fpsimd_acc
649 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
650 b.eq el0_fpsimd_exc
651 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
652 b.eq el0_sys
653 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
654 b.eq el0_sp_pc
655 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
656 b.eq el0_sp_pc
657 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
658 b.eq el0_undef
659 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
660 b.ge el0_dbg
661 b el0_inv
662
663 #ifdef CONFIG_COMPAT
664 .align 6
665 el0_sync_compat:
666 kernel_entry 0, 32
667 mrs x25, esr_el1 // read the syndrome register
668 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
669 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
670 b.eq el0_svc_compat
671 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
672 b.eq el0_da
673 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
674 b.eq el0_ia
675 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
676 b.eq el0_fpsimd_acc
677 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
678 b.eq el0_fpsimd_exc
679 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
680 b.eq el0_sp_pc
681 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
682 b.eq el0_undef
683 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
684 b.eq el0_undef
685 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
686 b.eq el0_undef
687 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
688 b.eq el0_undef
689 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
690 b.eq el0_undef
691 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
692 b.eq el0_undef
693 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
694 b.ge el0_dbg
695 b el0_inv
696 el0_svc_compat:
697 /*
698 * AArch32 syscall handling
699 */
700 adrp stbl, compat_sys_call_table // load compat syscall table pointer
701 mov wscno, w7 // syscall number in w7 (r7)
702 mov wsc_nr, #__NR_compat_syscalls
703 b el0_svc_naked
704
705 .align 6
706 el0_irq_compat:
707 kernel_entry 0, 32
708 b el0_irq_naked
709 #endif
710
711 el0_da:
712 /*
713 * Data abort handling
714 */
715 mrs x26, far_el1
716 // enable interrupts before calling the main handler
717 enable_dbg_and_irq
718 ct_user_exit
719 clear_address_tag x0, x26
720 mov x1, x25
721 mov x2, sp
722 bl do_mem_abort
723 b ret_to_user
724 el0_ia:
725 /*
726 * Instruction abort handling
727 */
728 mrs x26, far_el1
729 // enable interrupts before calling the main handler
730 enable_dbg_and_irq
731 ct_user_exit
732 mov x0, x26
733 mov x1, x25
734 mov x2, sp
735 bl do_mem_abort
736 b ret_to_user
737 el0_fpsimd_acc:
738 /*
739 * Floating Point or Advanced SIMD access
740 */
741 enable_dbg
742 ct_user_exit
743 mov x0, x25
744 mov x1, sp
745 bl do_fpsimd_acc
746 b ret_to_user
747 el0_fpsimd_exc:
748 /*
749 * Floating Point or Advanced SIMD exception
750 */
751 enable_dbg
752 ct_user_exit
753 mov x0, x25
754 mov x1, sp
755 bl do_fpsimd_exc
756 b ret_to_user
757 el0_sp_pc:
758 /*
759 * Stack or PC alignment exception handling
760 */
761 mrs x26, far_el1
762 // enable interrupts before calling the main handler
763 enable_dbg_and_irq
764 ct_user_exit
765 mov x0, x26
766 mov x1, x25
767 mov x2, sp
768 bl do_sp_pc_abort
769 b ret_to_user
770 el0_undef:
771 /*
772 * Undefined instruction
773 */
774 // enable interrupts before calling the main handler
775 enable_dbg_and_irq
776 ct_user_exit
777 mov x0, sp
778 bl do_undefinstr
779 b ret_to_user
780 el0_sys:
781 /*
782 * System instructions, for trapped cache maintenance instructions
783 */
784 enable_dbg_and_irq
785 ct_user_exit
786 mov x0, x25
787 mov x1, sp
788 bl do_sysinstr
789 b ret_to_user
790 el0_dbg:
791 /*
792 * Debug exception handling
793 */
794 tbnz x24, #0, el0_inv // EL0 only
795 mrs x0, far_el1
796 mov x1, x25
797 mov x2, sp
798 bl do_debug_exception
799 enable_dbg
800 ct_user_exit
801 b ret_to_user
802 el0_inv:
803 enable_dbg
804 ct_user_exit
805 mov x0, sp
806 mov x1, #BAD_SYNC
807 mov x2, x25
808 bl bad_el0_sync
809 b ret_to_user
810 ENDPROC(el0_sync)
811
812 .align 6
813 el0_irq:
814 kernel_entry 0
815 el0_irq_naked:
816 enable_dbg
817 #ifdef CONFIG_TRACE_IRQFLAGS
818 bl trace_hardirqs_off
819 #endif
820
821 ct_user_exit
822 irq_handler
823
824 #ifdef CONFIG_TRACE_IRQFLAGS
825 bl trace_hardirqs_on
826 #endif
827 b ret_to_user
828 ENDPROC(el0_irq)
829
830 /*
831 * This is the fast syscall return path. We do as little as possible here,
832 * and this includes saving x0 back into the kernel stack.
833 */
834 ret_fast_syscall:
835 disable_irq // disable interrupts
836 str x0, [sp, #S_X0] // returned x0
837 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
838 and x2, x1, #_TIF_SYSCALL_WORK
839 cbnz x2, ret_fast_syscall_trace
840 and x2, x1, #_TIF_WORK_MASK
841 cbnz x2, work_pending
842 enable_step_tsk x1, x2
843 kernel_exit 0
844 ret_fast_syscall_trace:
845 enable_irq // enable interrupts
846 b __sys_trace_return_skipped // we already saved x0
847
848 /*
849 * Ok, we need to do extra processing, enter the slow path.
850 */
851 work_pending:
852 mov x0, sp // 'regs'
853 bl do_notify_resume
854 #ifdef CONFIG_TRACE_IRQFLAGS
855 bl trace_hardirqs_on // enabled while in userspace
856 #endif
857 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
858 b finish_ret_to_user
859 /*
860 * "slow" syscall return path.
861 */
862 ret_to_user:
863 disable_irq // disable interrupts
864 ldr x1, [tsk, #TSK_TI_FLAGS]
865 and x2, x1, #_TIF_WORK_MASK
866 cbnz x2, work_pending
867 finish_ret_to_user:
868 enable_step_tsk x1, x2
869 kernel_exit 0
870 ENDPROC(ret_to_user)
871
872 /*
873 * SVC handler.
874 */
875 .align 6
876 el0_svc:
877 adrp stbl, sys_call_table // load syscall table pointer
878 mov wscno, w8 // syscall number in w8
879 mov wsc_nr, #__NR_syscalls
880 el0_svc_naked: // compat entry point
881 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
882 enable_dbg_and_irq
883 ct_user_exit 1
884
885 ldr x16, [tsk, #TSK_TI_FLAGS] // check for syscall hooks
886 tst x16, #_TIF_SYSCALL_WORK
887 b.ne __sys_trace
888 cmp wscno, wsc_nr // check upper syscall limit
889 b.hs ni_sys
890 mask_nospec64 xscno, xsc_nr, x19 // enforce bounds for syscall number
891 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
892 blr x16 // call sys_* routine
893 b ret_fast_syscall
894 ni_sys:
895 mov x0, sp
896 bl do_ni_syscall
897 b ret_fast_syscall
898 ENDPROC(el0_svc)
899
900 /*
901 * This is the really slow path. We're going to be doing context
902 * switches, and waiting for our parent to respond.
903 */
904 __sys_trace:
905 cmp wscno, #-1 // user-issued syscall(-1)?
906 b.ne 1f
907 mov x0, #-ENOSYS // set default errno if so
908 str x0, [sp, #S_X0]
909 1: mov x0, sp
910 bl syscall_trace_enter
911 cmp w0, #-1 // skip the syscall?
912 b.eq __sys_trace_return_skipped
913 mov wscno, w0 // syscall number (possibly new)
914 mov x1, sp // pointer to regs
915 cmp wscno, wsc_nr // check upper syscall limit
916 b.hs __ni_sys_trace
917 ldp x0, x1, [sp] // restore the syscall args
918 ldp x2, x3, [sp, #S_X2]
919 ldp x4, x5, [sp, #S_X4]
920 ldp x6, x7, [sp, #S_X6]
921 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
922 blr x16 // call sys_* routine
923
924 __sys_trace_return:
925 str x0, [sp, #S_X0] // save returned x0
926 __sys_trace_return_skipped:
927 mov x0, sp
928 bl syscall_trace_exit
929 b ret_to_user
930
931 __ni_sys_trace:
932 mov x0, sp
933 bl do_ni_syscall
934 b __sys_trace_return
935
936 .popsection // .entry.text
937
938 #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
939 /*
940 * Exception vectors trampoline.
941 */
942 .pushsection ".entry.tramp.text", "ax"
943
944 .macro tramp_map_kernel, tmp
945 mrs \tmp, ttbr1_el1
946 sub \tmp, \tmp, #(SWAPPER_DIR_SIZE + RESERVED_TTBR0_SIZE)
947 bic \tmp, \tmp, #USER_ASID_FLAG
948 msr ttbr1_el1, \tmp
949 #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
950 alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
951 /* ASID already in \tmp[63:48] */
952 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
953 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
954 /* 2MB boundary containing the vectors, so we nobble the walk cache */
955 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
956 isb
957 tlbi vae1, \tmp
958 dsb nsh
959 alternative_else_nop_endif
960 #endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
961 .endm
962
963 .macro tramp_unmap_kernel, tmp
964 mrs \tmp, ttbr1_el1
965 add \tmp, \tmp, #(SWAPPER_DIR_SIZE + RESERVED_TTBR0_SIZE)
966 orr \tmp, \tmp, #USER_ASID_FLAG
967 msr ttbr1_el1, \tmp
968 /*
969 * We avoid running the post_ttbr_update_workaround here because
970 * it's only needed by Cavium ThunderX, which requires KPTI to be
971 * disabled.
972 */
973 .endm
974
975 .macro tramp_ventry, regsize = 64
976 .align 7
977 1:
978 .if \regsize == 64
979 msr tpidrro_el0, x30 // Restored in kernel_ventry
980 .endif
981 /*
982 * Defend against branch aliasing attacks by pushing a dummy
983 * entry onto the return stack and using a RET instruction to
984 * enter the full-fat kernel vectors.
985 */
986 bl 2f
987 b .
988 2:
989 tramp_map_kernel x30
990 #ifdef CONFIG_RANDOMIZE_BASE
991 adr x30, tramp_vectors + PAGE_SIZE
992 alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
993 ldr x30, [x30]
994 #else
995 ldr x30, =vectors
996 #endif
997 prfm plil1strm, [x30, #(1b - tramp_vectors)]
998 msr vbar_el1, x30
999 add x30, x30, #(1b - tramp_vectors)
1000 isb
1001 ret
1002 .endm
1003
1004 .macro tramp_exit, regsize = 64
1005 adr x30, tramp_vectors
1006 msr vbar_el1, x30
1007 tramp_unmap_kernel x30
1008 .if \regsize == 64
1009 mrs x30, far_el1
1010 .endif
1011 eret
1012 .endm
1013
1014 .align 11
1015 ENTRY(tramp_vectors)
1016 .space 0x400
1017
1018 tramp_ventry
1019 tramp_ventry
1020 tramp_ventry
1021 tramp_ventry
1022
1023 tramp_ventry 32
1024 tramp_ventry 32
1025 tramp_ventry 32
1026 tramp_ventry 32
1027 END(tramp_vectors)
1028
1029 ENTRY(tramp_exit_native)
1030 tramp_exit
1031 END(tramp_exit_native)
1032
1033 ENTRY(tramp_exit_compat)
1034 tramp_exit 32
1035 END(tramp_exit_compat)
1036
1037 .ltorg
1038 .popsection // .entry.tramp.text
1039 #ifdef CONFIG_RANDOMIZE_BASE
1040 .pushsection ".rodata", "a"
1041 .align PAGE_SHIFT
1042 .globl __entry_tramp_data_start
1043 __entry_tramp_data_start:
1044 .quad vectors
1045 .popsection // .rodata
1046 #endif /* CONFIG_RANDOMIZE_BASE */
1047 #endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1048
1049 /*
1050 * Special system call wrappers.
1051 */
1052 ENTRY(sys_rt_sigreturn_wrapper)
1053 mov x0, sp
1054 b sys_rt_sigreturn
1055 ENDPROC(sys_rt_sigreturn_wrapper)
1056
1057 /*
1058 * Register switch for AArch64. The callee-saved registers need to be saved
1059 * and restored. On entry:
1060 * x0 = previous task_struct (must be preserved across the switch)
1061 * x1 = next task_struct
1062 * Previous and next are guaranteed not to be the same.
1063 *
1064 */
1065 ENTRY(cpu_switch_to)
1066 mov x10, #THREAD_CPU_CONTEXT
1067 add x8, x0, x10
1068 mov x9, sp
1069 stp x19, x20, [x8], #16 // store callee-saved registers
1070 stp x21, x22, [x8], #16
1071 stp x23, x24, [x8], #16
1072 stp x25, x26, [x8], #16
1073 stp x27, x28, [x8], #16
1074 stp x29, x9, [x8], #16
1075 str lr, [x8]
1076 add x8, x1, x10
1077 ldp x19, x20, [x8], #16 // restore callee-saved registers
1078 ldp x21, x22, [x8], #16
1079 ldp x23, x24, [x8], #16
1080 ldp x25, x26, [x8], #16
1081 ldp x27, x28, [x8], #16
1082 ldp x29, x9, [x8], #16
1083 ldr lr, [x8]
1084 mov sp, x9
1085 msr sp_el0, x1
1086 ret
1087 ENDPROC(cpu_switch_to)
1088 NOKPROBE(cpu_switch_to)
1089
1090 /*
1091 * This is how we return from a fork.
1092 */
1093 ENTRY(ret_from_fork)
1094 bl schedule_tail
1095 cbz x19, 1f // not a kernel thread
1096 mov x0, x20
1097 blr x19
1098 1: get_thread_info tsk
1099 b ret_to_user
1100 ENDPROC(ret_from_fork)
1101 NOKPROBE(ret_from_fork)