]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Refactor intel_surf_alignment()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <drm/drmP.h>
37 #include "i915_params.h"
38 #include "i915_reg.h"
39 #include "intel_bios.h"
40 #include "intel_ringbuffer.h"
41 #include "intel_lrc.h"
42 #include "i915_gem_gtt.h"
43 #include "i915_gem_render_state.h"
44 #include <linux/io-mapping.h>
45 #include <linux/i2c.h>
46 #include <linux/i2c-algo-bit.h>
47 #include <drm/intel-gtt.h>
48 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49 #include <drm/drm_gem.h>
50 #include <linux/backlight.h>
51 #include <linux/hashtable.h>
52 #include <linux/intel-iommu.h>
53 #include <linux/kref.h>
54 #include <linux/pm_qos.h>
55 #include "intel_guc.h"
56
57 /* General customization:
58 */
59
60 #define DRIVER_NAME "i915"
61 #define DRIVER_DESC "Intel Graphics"
62 #define DRIVER_DATE "20160111"
63
64 #undef WARN_ON
65 /* Many gcc seem to no see through this and fall over :( */
66 #if 0
67 #define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72 #else
73 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
74 #endif
75
76 #undef WARN_ON_ONCE
77 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
78
79 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
81
82 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89 #define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
91 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
93 DRM_ERROR(format); \
94 unlikely(__ret_warn_on); \
95 })
96
97 #define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
99
100 static inline const char *yesno(bool v)
101 {
102 return v ? "yes" : "no";
103 }
104
105 enum pipe {
106 INVALID_PIPE = -1,
107 PIPE_A = 0,
108 PIPE_B,
109 PIPE_C,
110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
112 };
113 #define pipe_name(p) ((p) + 'A')
114
115 enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
121 };
122 #define transcoder_name(t) ((t) + 'A')
123
124 /*
125 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
126 * number of planes per CRTC. Not all platforms really have this many planes,
127 * which means some arrays of size I915_MAX_PLANES may have unused entries
128 * between the topmost sprite plane and the cursor plane.
129 */
130 enum plane {
131 PLANE_A = 0,
132 PLANE_B,
133 PLANE_C,
134 PLANE_CURSOR,
135 I915_MAX_PLANES,
136 };
137 #define plane_name(p) ((p) + 'A')
138
139 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
140
141 enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148 };
149 #define port_name(p) ((p) + 'A')
150
151 #define I915_NUM_PHYS_VLV 2
152
153 enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156 };
157
158 enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161 };
162
163 enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
173 POWER_DOMAIN_TRANSCODER_EDP,
174 POWER_DOMAIN_PORT_DDI_A_LANES,
175 POWER_DOMAIN_PORT_DDI_B_LANES,
176 POWER_DOMAIN_PORT_DDI_C_LANES,
177 POWER_DOMAIN_PORT_DDI_D_LANES,
178 POWER_DOMAIN_PORT_DDI_E_LANES,
179 POWER_DOMAIN_PORT_DSI,
180 POWER_DOMAIN_PORT_CRT,
181 POWER_DOMAIN_PORT_OTHER,
182 POWER_DOMAIN_VGA,
183 POWER_DOMAIN_AUDIO,
184 POWER_DOMAIN_PLLS,
185 POWER_DOMAIN_AUX_A,
186 POWER_DOMAIN_AUX_B,
187 POWER_DOMAIN_AUX_C,
188 POWER_DOMAIN_AUX_D,
189 POWER_DOMAIN_GMBUS,
190 POWER_DOMAIN_MODESET,
191 POWER_DOMAIN_INIT,
192
193 POWER_DOMAIN_NUM,
194 };
195
196 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
197 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
198 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
199 #define POWER_DOMAIN_TRANSCODER(tran) \
200 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
201 (tran) + POWER_DOMAIN_TRANSCODER_A)
202
203 enum hpd_pin {
204 HPD_NONE = 0,
205 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
206 HPD_CRT,
207 HPD_SDVO_B,
208 HPD_SDVO_C,
209 HPD_PORT_A,
210 HPD_PORT_B,
211 HPD_PORT_C,
212 HPD_PORT_D,
213 HPD_PORT_E,
214 HPD_NUM_PINS
215 };
216
217 #define for_each_hpd_pin(__pin) \
218 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
219
220 struct i915_hotplug {
221 struct work_struct hotplug_work;
222
223 struct {
224 unsigned long last_jiffies;
225 int count;
226 enum {
227 HPD_ENABLED = 0,
228 HPD_DISABLED = 1,
229 HPD_MARK_DISABLED = 2
230 } state;
231 } stats[HPD_NUM_PINS];
232 u32 event_bits;
233 struct delayed_work reenable_work;
234
235 struct intel_digital_port *irq_port[I915_MAX_PORTS];
236 u32 long_port_mask;
237 u32 short_port_mask;
238 struct work_struct dig_port_work;
239
240 /*
241 * if we get a HPD irq from DP and a HPD irq from non-DP
242 * the non-DP HPD could block the workqueue on a mode config
243 * mutex getting, that userspace may have taken. However
244 * userspace is waiting on the DP workqueue to run which is
245 * blocked behind the non-DP one.
246 */
247 struct workqueue_struct *dp_wq;
248 };
249
250 #define I915_GEM_GPU_DOMAINS \
251 (I915_GEM_DOMAIN_RENDER | \
252 I915_GEM_DOMAIN_SAMPLER | \
253 I915_GEM_DOMAIN_COMMAND | \
254 I915_GEM_DOMAIN_INSTRUCTION | \
255 I915_GEM_DOMAIN_VERTEX)
256
257 #define for_each_pipe(__dev_priv, __p) \
258 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
259 #define for_each_plane(__dev_priv, __pipe, __p) \
260 for ((__p) = 0; \
261 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
262 (__p)++)
263 #define for_each_sprite(__dev_priv, __p, __s) \
264 for ((__s) = 0; \
265 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
266 (__s)++)
267
268 #define for_each_crtc(dev, crtc) \
269 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
270
271 #define for_each_intel_plane(dev, intel_plane) \
272 list_for_each_entry(intel_plane, \
273 &dev->mode_config.plane_list, \
274 base.head)
275
276 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
277 list_for_each_entry(intel_plane, \
278 &(dev)->mode_config.plane_list, \
279 base.head) \
280 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
281
282 #define for_each_intel_crtc(dev, intel_crtc) \
283 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
284
285 #define for_each_intel_encoder(dev, intel_encoder) \
286 list_for_each_entry(intel_encoder, \
287 &(dev)->mode_config.encoder_list, \
288 base.head)
289
290 #define for_each_intel_connector(dev, intel_connector) \
291 list_for_each_entry(intel_connector, \
292 &dev->mode_config.connector_list, \
293 base.head)
294
295 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
296 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
297 for_each_if ((intel_encoder)->base.crtc == (__crtc))
298
299 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
300 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
301 for_each_if ((intel_connector)->base.encoder == (__encoder))
302
303 #define for_each_power_domain(domain, mask) \
304 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
305 for_each_if ((1 << (domain)) & (mask))
306
307 struct drm_i915_private;
308 struct i915_mm_struct;
309 struct i915_mmu_object;
310
311 struct drm_i915_file_private {
312 struct drm_i915_private *dev_priv;
313 struct drm_file *file;
314
315 struct {
316 spinlock_t lock;
317 struct list_head request_list;
318 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
319 * chosen to prevent the CPU getting more than a frame ahead of the GPU
320 * (when using lax throttling for the frontbuffer). We also use it to
321 * offer free GPU waitboosts for severely congested workloads.
322 */
323 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
324 } mm;
325 struct idr context_idr;
326
327 struct intel_rps_client {
328 struct list_head link;
329 unsigned boosts;
330 } rps;
331
332 struct intel_engine_cs *bsd_ring;
333 };
334
335 enum intel_dpll_id {
336 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
337 /* real shared dpll ids must be >= 0 */
338 DPLL_ID_PCH_PLL_A = 0,
339 DPLL_ID_PCH_PLL_B = 1,
340 /* hsw/bdw */
341 DPLL_ID_WRPLL1 = 0,
342 DPLL_ID_WRPLL2 = 1,
343 DPLL_ID_SPLL = 2,
344
345 /* skl */
346 DPLL_ID_SKL_DPLL1 = 0,
347 DPLL_ID_SKL_DPLL2 = 1,
348 DPLL_ID_SKL_DPLL3 = 2,
349 };
350 #define I915_NUM_PLLS 3
351
352 struct intel_dpll_hw_state {
353 /* i9xx, pch plls */
354 uint32_t dpll;
355 uint32_t dpll_md;
356 uint32_t fp0;
357 uint32_t fp1;
358
359 /* hsw, bdw */
360 uint32_t wrpll;
361 uint32_t spll;
362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
366 * lower part of ctrl1 and they get shifted into position when writing
367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
373
374 /* bxt */
375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
377 };
378
379 struct intel_shared_dpll_config {
380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
381 struct intel_dpll_hw_state hw_state;
382 };
383
384 struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
386
387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
403 };
404
405 #define SKL_DPLL0 0
406 #define SKL_DPLL1 1
407 #define SKL_DPLL2 2
408 #define SKL_DPLL3 3
409
410 /* Used by dp and fdi links */
411 struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417 };
418
419 void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
423 /* Interface history:
424 *
425 * 1.1: Original.
426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
428 * 1.4: Fix cmdbuffer path, add heap destroy
429 * 1.5: Add vblank pipe configuration
430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
432 */
433 #define DRIVER_MAJOR 1
434 #define DRIVER_MINOR 6
435 #define DRIVER_PATCHLEVEL 0
436
437 #define WATCH_LISTS 0
438
439 struct opregion_header;
440 struct opregion_acpi;
441 struct opregion_swsci;
442 struct opregion_asle;
443
444 struct intel_opregion {
445 struct opregion_header *header;
446 struct opregion_acpi *acpi;
447 struct opregion_swsci *swsci;
448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
450 struct opregion_asle *asle;
451 void *rvda;
452 const void *vbt;
453 u32 vbt_size;
454 u32 *lid_state;
455 struct work_struct asle_work;
456 };
457 #define OPREGION_SIZE (8*1024)
458
459 struct intel_overlay;
460 struct intel_overlay_error_state;
461
462 #define I915_FENCE_REG_NONE -1
463 #define I915_MAX_NUM_FENCES 32
464 /* 32 fences + sign bit for FENCE_REG_NONE */
465 #define I915_MAX_NUM_FENCE_BITS 6
466
467 struct drm_i915_fence_reg {
468 struct list_head lru_list;
469 struct drm_i915_gem_object *obj;
470 int pin_count;
471 };
472
473 struct sdvo_device_mapping {
474 u8 initialized;
475 u8 dvo_port;
476 u8 slave_addr;
477 u8 dvo_wiring;
478 u8 i2c_pin;
479 u8 ddc_pin;
480 };
481
482 struct intel_display_error_state;
483
484 struct drm_i915_error_state {
485 struct kref ref;
486 struct timeval time;
487
488 char error_msg[128];
489 int iommu;
490 u32 reset_count;
491 u32 suspend_count;
492
493 /* Generic register state */
494 u32 eir;
495 u32 pgtbl_er;
496 u32 ier;
497 u32 gtier[4];
498 u32 ccid;
499 u32 derrmr;
500 u32 forcewake;
501 u32 error; /* gen6+ */
502 u32 err_int; /* gen7 */
503 u32 fault_data0; /* gen8, gen9 */
504 u32 fault_data1; /* gen8, gen9 */
505 u32 done_reg;
506 u32 gac_eco;
507 u32 gam_ecochk;
508 u32 gab_ctl;
509 u32 gfx_mode;
510 u32 extra_instdone[I915_NUM_INSTDONE_REG];
511 u64 fence[I915_MAX_NUM_FENCES];
512 struct intel_overlay_error_state *overlay;
513 struct intel_display_error_state *display;
514 struct drm_i915_error_object *semaphore_obj;
515
516 struct drm_i915_error_ring {
517 bool valid;
518 /* Software tracked state */
519 bool waiting;
520 int hangcheck_score;
521 enum intel_ring_hangcheck_action hangcheck_action;
522 int num_requests;
523
524 /* our own tracking of ring head and tail */
525 u32 cpu_ring_head;
526 u32 cpu_ring_tail;
527
528 u32 semaphore_seqno[I915_NUM_RINGS - 1];
529
530 /* Register state */
531 u32 start;
532 u32 tail;
533 u32 head;
534 u32 ctl;
535 u32 hws;
536 u32 ipeir;
537 u32 ipehr;
538 u32 instdone;
539 u32 bbstate;
540 u32 instpm;
541 u32 instps;
542 u32 seqno;
543 u64 bbaddr;
544 u64 acthd;
545 u32 fault_reg;
546 u64 faddr;
547 u32 rc_psmi; /* sleep state */
548 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
549
550 struct drm_i915_error_object {
551 int page_count;
552 u64 gtt_offset;
553 u32 *pages[0];
554 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
555
556 struct drm_i915_error_request {
557 long jiffies;
558 u32 seqno;
559 u32 tail;
560 } *requests;
561
562 struct {
563 u32 gfx_mode;
564 union {
565 u64 pdp[4];
566 u32 pp_dir_base;
567 };
568 } vm_info;
569
570 pid_t pid;
571 char comm[TASK_COMM_LEN];
572 } ring[I915_NUM_RINGS];
573
574 struct drm_i915_error_buffer {
575 u32 size;
576 u32 name;
577 u32 rseqno[I915_NUM_RINGS], wseqno;
578 u64 gtt_offset;
579 u32 read_domains;
580 u32 write_domain;
581 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
582 s32 pinned:2;
583 u32 tiling:2;
584 u32 dirty:1;
585 u32 purgeable:1;
586 u32 userptr:1;
587 s32 ring:4;
588 u32 cache_level:3;
589 } **active_bo, **pinned_bo;
590
591 u32 *active_bo_count, *pinned_bo_count;
592 u32 vm_count;
593 };
594
595 struct intel_connector;
596 struct intel_encoder;
597 struct intel_crtc_state;
598 struct intel_initial_plane_config;
599 struct intel_crtc;
600 struct intel_limit;
601 struct dpll;
602
603 struct drm_i915_display_funcs {
604 int (*get_display_clock_speed)(struct drm_device *dev);
605 int (*get_fifo_size)(struct drm_device *dev, int plane);
606 /**
607 * find_dpll() - Find the best values for the PLL
608 * @limit: limits for the PLL
609 * @crtc: current CRTC
610 * @target: target frequency in kHz
611 * @refclk: reference clock frequency in kHz
612 * @match_clock: if provided, @best_clock P divider must
613 * match the P divider from @match_clock
614 * used for LVDS downclocking
615 * @best_clock: best PLL values found
616 *
617 * Returns true on success, false on failure.
618 */
619 bool (*find_dpll)(const struct intel_limit *limit,
620 struct intel_crtc_state *crtc_state,
621 int target, int refclk,
622 struct dpll *match_clock,
623 struct dpll *best_clock);
624 int (*compute_pipe_wm)(struct intel_crtc *crtc,
625 struct drm_atomic_state *state);
626 int (*compute_intermediate_wm)(struct drm_device *dev,
627 struct intel_crtc *intel_crtc,
628 struct intel_crtc_state *newstate);
629 void (*initial_watermarks)(struct intel_crtc_state *cstate);
630 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
631 void (*update_wm)(struct drm_crtc *crtc);
632 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
633 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
634 /* Returns the active state of the crtc, and if the crtc is active,
635 * fills out the pipe-config with the hw state. */
636 bool (*get_pipe_config)(struct intel_crtc *,
637 struct intel_crtc_state *);
638 void (*get_initial_plane_config)(struct intel_crtc *,
639 struct intel_initial_plane_config *);
640 int (*crtc_compute_clock)(struct intel_crtc *crtc,
641 struct intel_crtc_state *crtc_state);
642 void (*crtc_enable)(struct drm_crtc *crtc);
643 void (*crtc_disable)(struct drm_crtc *crtc);
644 void (*audio_codec_enable)(struct drm_connector *connector,
645 struct intel_encoder *encoder,
646 const struct drm_display_mode *adjusted_mode);
647 void (*audio_codec_disable)(struct intel_encoder *encoder);
648 void (*fdi_link_train)(struct drm_crtc *crtc);
649 void (*init_clock_gating)(struct drm_device *dev);
650 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
651 struct drm_framebuffer *fb,
652 struct drm_i915_gem_object *obj,
653 struct drm_i915_gem_request *req,
654 uint32_t flags);
655 void (*hpd_irq_setup)(struct drm_device *dev);
656 /* clock updates for mode set */
657 /* cursor updates */
658 /* render clock increase/decrease */
659 /* display clock increase/decrease */
660 /* pll clock increase/decrease */
661 };
662
663 enum forcewake_domain_id {
664 FW_DOMAIN_ID_RENDER = 0,
665 FW_DOMAIN_ID_BLITTER,
666 FW_DOMAIN_ID_MEDIA,
667
668 FW_DOMAIN_ID_COUNT
669 };
670
671 enum forcewake_domains {
672 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
673 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
674 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
675 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
676 FORCEWAKE_BLITTER |
677 FORCEWAKE_MEDIA)
678 };
679
680 struct intel_uncore_funcs {
681 void (*force_wake_get)(struct drm_i915_private *dev_priv,
682 enum forcewake_domains domains);
683 void (*force_wake_put)(struct drm_i915_private *dev_priv,
684 enum forcewake_domains domains);
685
686 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
687 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
688 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
689 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
690
691 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
692 uint8_t val, bool trace);
693 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
694 uint16_t val, bool trace);
695 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
696 uint32_t val, bool trace);
697 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
698 uint64_t val, bool trace);
699 };
700
701 struct intel_uncore {
702 spinlock_t lock; /** lock is also taken in irq contexts. */
703
704 struct intel_uncore_funcs funcs;
705
706 unsigned fifo_count;
707 enum forcewake_domains fw_domains;
708
709 struct intel_uncore_forcewake_domain {
710 struct drm_i915_private *i915;
711 enum forcewake_domain_id id;
712 unsigned wake_count;
713 struct timer_list timer;
714 i915_reg_t reg_set;
715 u32 val_set;
716 u32 val_clear;
717 i915_reg_t reg_ack;
718 i915_reg_t reg_post;
719 u32 val_reset;
720 } fw_domain[FW_DOMAIN_ID_COUNT];
721
722 int unclaimed_mmio_check;
723 };
724
725 /* Iterate over initialised fw domains */
726 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
727 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
728 (i__) < FW_DOMAIN_ID_COUNT; \
729 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
730 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
731
732 #define for_each_fw_domain(domain__, dev_priv__, i__) \
733 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
734
735 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
736 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
737 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
738
739 struct intel_csr {
740 struct work_struct work;
741 const char *fw_path;
742 uint32_t *dmc_payload;
743 uint32_t dmc_fw_size;
744 uint32_t version;
745 uint32_t mmio_count;
746 i915_reg_t mmioaddr[8];
747 uint32_t mmiodata[8];
748 };
749
750 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
751 func(is_mobile) sep \
752 func(is_i85x) sep \
753 func(is_i915g) sep \
754 func(is_i945gm) sep \
755 func(is_g33) sep \
756 func(need_gfx_hws) sep \
757 func(is_g4x) sep \
758 func(is_pineview) sep \
759 func(is_broadwater) sep \
760 func(is_crestline) sep \
761 func(is_ivybridge) sep \
762 func(is_valleyview) sep \
763 func(is_cherryview) sep \
764 func(is_haswell) sep \
765 func(is_skylake) sep \
766 func(is_broxton) sep \
767 func(is_kabylake) sep \
768 func(is_preliminary) sep \
769 func(has_fbc) sep \
770 func(has_pipe_cxsr) sep \
771 func(has_hotplug) sep \
772 func(cursor_needs_physical) sep \
773 func(has_overlay) sep \
774 func(overlay_needs_physical) sep \
775 func(supports_tv) sep \
776 func(has_llc) sep \
777 func(has_ddi) sep \
778 func(has_fpga_dbg)
779
780 #define DEFINE_FLAG(name) u8 name:1
781 #define SEP_SEMICOLON ;
782
783 struct intel_device_info {
784 u32 display_mmio_offset;
785 u16 device_id;
786 u8 num_pipes:3;
787 u8 num_sprites[I915_MAX_PIPES];
788 u8 gen;
789 u8 ring_mask; /* Rings supported by the HW */
790 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
791 /* Register offsets for the various display pipes and transcoders */
792 int pipe_offsets[I915_MAX_TRANSCODERS];
793 int trans_offsets[I915_MAX_TRANSCODERS];
794 int palette_offsets[I915_MAX_PIPES];
795 int cursor_offsets[I915_MAX_PIPES];
796
797 /* Slice/subslice/EU info */
798 u8 slice_total;
799 u8 subslice_total;
800 u8 subslice_per_slice;
801 u8 eu_total;
802 u8 eu_per_subslice;
803 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
804 u8 subslice_7eu[3];
805 u8 has_slice_pg:1;
806 u8 has_subslice_pg:1;
807 u8 has_eu_pg:1;
808 };
809
810 #undef DEFINE_FLAG
811 #undef SEP_SEMICOLON
812
813 enum i915_cache_level {
814 I915_CACHE_NONE = 0,
815 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
816 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
817 caches, eg sampler/render caches, and the
818 large Last-Level-Cache. LLC is coherent with
819 the CPU, but L3 is only visible to the GPU. */
820 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
821 };
822
823 struct i915_ctx_hang_stats {
824 /* This context had batch pending when hang was declared */
825 unsigned batch_pending;
826
827 /* This context had batch active when hang was declared */
828 unsigned batch_active;
829
830 /* Time when this context was last blamed for a GPU reset */
831 unsigned long guilty_ts;
832
833 /* If the contexts causes a second GPU hang within this time,
834 * it is permanently banned from submitting any more work.
835 */
836 unsigned long ban_period_seconds;
837
838 /* This context is banned to submit more work */
839 bool banned;
840 };
841
842 /* This must match up with the value previously used for execbuf2.rsvd1. */
843 #define DEFAULT_CONTEXT_HANDLE 0
844
845 #define CONTEXT_NO_ZEROMAP (1<<0)
846 /**
847 * struct intel_context - as the name implies, represents a context.
848 * @ref: reference count.
849 * @user_handle: userspace tracking identity for this context.
850 * @remap_slice: l3 row remapping information.
851 * @flags: context specific flags:
852 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
853 * @file_priv: filp associated with this context (NULL for global default
854 * context).
855 * @hang_stats: information about the role of this context in possible GPU
856 * hangs.
857 * @ppgtt: virtual memory space used by this context.
858 * @legacy_hw_ctx: render context backing object and whether it is correctly
859 * initialized (legacy ring submission mechanism only).
860 * @link: link in the global list of contexts.
861 *
862 * Contexts are memory images used by the hardware to store copies of their
863 * internal state.
864 */
865 struct intel_context {
866 struct kref ref;
867 int user_handle;
868 uint8_t remap_slice;
869 struct drm_i915_private *i915;
870 int flags;
871 struct drm_i915_file_private *file_priv;
872 struct i915_ctx_hang_stats hang_stats;
873 struct i915_hw_ppgtt *ppgtt;
874
875 /* Legacy ring buffer submission */
876 struct {
877 struct drm_i915_gem_object *rcs_state;
878 bool initialized;
879 } legacy_hw_ctx;
880
881 /* Execlists */
882 struct {
883 struct drm_i915_gem_object *state;
884 struct intel_ringbuffer *ringbuf;
885 int pin_count;
886 } engine[I915_NUM_RINGS];
887
888 struct list_head link;
889 };
890
891 enum fb_op_origin {
892 ORIGIN_GTT,
893 ORIGIN_CPU,
894 ORIGIN_CS,
895 ORIGIN_FLIP,
896 ORIGIN_DIRTYFB,
897 };
898
899 struct i915_fbc {
900 /* This is always the inner lock when overlapping with struct_mutex and
901 * it's the outer lock when overlapping with stolen_lock. */
902 struct mutex lock;
903 unsigned threshold;
904 unsigned int fb_id;
905 unsigned int possible_framebuffer_bits;
906 unsigned int busy_bits;
907 struct intel_crtc *crtc;
908 int y;
909
910 struct drm_mm_node compressed_fb;
911 struct drm_mm_node *compressed_llb;
912
913 bool false_color;
914
915 bool enabled;
916 bool active;
917
918 struct intel_fbc_work {
919 bool scheduled;
920 struct work_struct work;
921 struct drm_framebuffer *fb;
922 unsigned long enable_jiffies;
923 } work;
924
925 const char *no_fbc_reason;
926
927 bool (*is_active)(struct drm_i915_private *dev_priv);
928 void (*activate)(struct intel_crtc *crtc);
929 void (*deactivate)(struct drm_i915_private *dev_priv);
930 };
931
932 /**
933 * HIGH_RR is the highest eDP panel refresh rate read from EDID
934 * LOW_RR is the lowest eDP panel refresh rate found from EDID
935 * parsing for same resolution.
936 */
937 enum drrs_refresh_rate_type {
938 DRRS_HIGH_RR,
939 DRRS_LOW_RR,
940 DRRS_MAX_RR, /* RR count */
941 };
942
943 enum drrs_support_type {
944 DRRS_NOT_SUPPORTED = 0,
945 STATIC_DRRS_SUPPORT = 1,
946 SEAMLESS_DRRS_SUPPORT = 2
947 };
948
949 struct intel_dp;
950 struct i915_drrs {
951 struct mutex mutex;
952 struct delayed_work work;
953 struct intel_dp *dp;
954 unsigned busy_frontbuffer_bits;
955 enum drrs_refresh_rate_type refresh_rate_type;
956 enum drrs_support_type type;
957 };
958
959 struct i915_psr {
960 struct mutex lock;
961 bool sink_support;
962 bool source_ok;
963 struct intel_dp *enabled;
964 bool active;
965 struct delayed_work work;
966 unsigned busy_frontbuffer_bits;
967 bool psr2_support;
968 bool aux_frame_sync;
969 };
970
971 enum intel_pch {
972 PCH_NONE = 0, /* No PCH present */
973 PCH_IBX, /* Ibexpeak PCH */
974 PCH_CPT, /* Cougarpoint PCH */
975 PCH_LPT, /* Lynxpoint PCH */
976 PCH_SPT, /* Sunrisepoint PCH */
977 PCH_NOP,
978 };
979
980 enum intel_sbi_destination {
981 SBI_ICLK,
982 SBI_MPHY,
983 };
984
985 #define QUIRK_PIPEA_FORCE (1<<0)
986 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
987 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
988 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
989 #define QUIRK_PIPEB_FORCE (1<<4)
990 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
991
992 struct intel_fbdev;
993 struct intel_fbc_work;
994
995 struct intel_gmbus {
996 struct i2c_adapter adapter;
997 u32 force_bit;
998 u32 reg0;
999 i915_reg_t gpio_reg;
1000 struct i2c_algo_bit_data bit_algo;
1001 struct drm_i915_private *dev_priv;
1002 };
1003
1004 struct i915_suspend_saved_registers {
1005 u32 saveDSPARB;
1006 u32 saveLVDS;
1007 u32 savePP_ON_DELAYS;
1008 u32 savePP_OFF_DELAYS;
1009 u32 savePP_ON;
1010 u32 savePP_OFF;
1011 u32 savePP_CONTROL;
1012 u32 savePP_DIVISOR;
1013 u32 saveFBC_CONTROL;
1014 u32 saveCACHE_MODE_0;
1015 u32 saveMI_ARB_STATE;
1016 u32 saveSWF0[16];
1017 u32 saveSWF1[16];
1018 u32 saveSWF3[3];
1019 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1020 u32 savePCH_PORT_HOTPLUG;
1021 u16 saveGCDGMBUS;
1022 };
1023
1024 struct vlv_s0ix_state {
1025 /* GAM */
1026 u32 wr_watermark;
1027 u32 gfx_prio_ctrl;
1028 u32 arb_mode;
1029 u32 gfx_pend_tlb0;
1030 u32 gfx_pend_tlb1;
1031 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1032 u32 media_max_req_count;
1033 u32 gfx_max_req_count;
1034 u32 render_hwsp;
1035 u32 ecochk;
1036 u32 bsd_hwsp;
1037 u32 blt_hwsp;
1038 u32 tlb_rd_addr;
1039
1040 /* MBC */
1041 u32 g3dctl;
1042 u32 gsckgctl;
1043 u32 mbctl;
1044
1045 /* GCP */
1046 u32 ucgctl1;
1047 u32 ucgctl3;
1048 u32 rcgctl1;
1049 u32 rcgctl2;
1050 u32 rstctl;
1051 u32 misccpctl;
1052
1053 /* GPM */
1054 u32 gfxpause;
1055 u32 rpdeuhwtc;
1056 u32 rpdeuc;
1057 u32 ecobus;
1058 u32 pwrdwnupctl;
1059 u32 rp_down_timeout;
1060 u32 rp_deucsw;
1061 u32 rcubmabdtmr;
1062 u32 rcedata;
1063 u32 spare2gh;
1064
1065 /* Display 1 CZ domain */
1066 u32 gt_imr;
1067 u32 gt_ier;
1068 u32 pm_imr;
1069 u32 pm_ier;
1070 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1071
1072 /* GT SA CZ domain */
1073 u32 tilectl;
1074 u32 gt_fifoctl;
1075 u32 gtlc_wake_ctrl;
1076 u32 gtlc_survive;
1077 u32 pmwgicz;
1078
1079 /* Display 2 CZ domain */
1080 u32 gu_ctl0;
1081 u32 gu_ctl1;
1082 u32 pcbr;
1083 u32 clock_gate_dis2;
1084 };
1085
1086 struct intel_rps_ei {
1087 u32 cz_clock;
1088 u32 render_c0;
1089 u32 media_c0;
1090 };
1091
1092 struct intel_gen6_power_mgmt {
1093 /*
1094 * work, interrupts_enabled and pm_iir are protected by
1095 * dev_priv->irq_lock
1096 */
1097 struct work_struct work;
1098 bool interrupts_enabled;
1099 u32 pm_iir;
1100
1101 /* Frequencies are stored in potentially platform dependent multiples.
1102 * In other words, *_freq needs to be multiplied by X to be interesting.
1103 * Soft limits are those which are used for the dynamic reclocking done
1104 * by the driver (raise frequencies under heavy loads, and lower for
1105 * lighter loads). Hard limits are those imposed by the hardware.
1106 *
1107 * A distinction is made for overclocking, which is never enabled by
1108 * default, and is considered to be above the hard limit if it's
1109 * possible at all.
1110 */
1111 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1112 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1113 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1114 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1115 u8 min_freq; /* AKA RPn. Minimum frequency */
1116 u8 idle_freq; /* Frequency to request when we are idle */
1117 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1118 u8 rp1_freq; /* "less than" RP0 power/freqency */
1119 u8 rp0_freq; /* Non-overclocked max frequency. */
1120
1121 u8 up_threshold; /* Current %busy required to uplock */
1122 u8 down_threshold; /* Current %busy required to downclock */
1123
1124 int last_adj;
1125 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1126
1127 spinlock_t client_lock;
1128 struct list_head clients;
1129 bool client_boost;
1130
1131 bool enabled;
1132 struct delayed_work delayed_resume_work;
1133 unsigned boosts;
1134
1135 struct intel_rps_client semaphores, mmioflips;
1136
1137 /* manual wa residency calculations */
1138 struct intel_rps_ei up_ei, down_ei;
1139
1140 /*
1141 * Protects RPS/RC6 register access and PCU communication.
1142 * Must be taken after struct_mutex if nested. Note that
1143 * this lock may be held for long periods of time when
1144 * talking to hw - so only take it when talking to hw!
1145 */
1146 struct mutex hw_lock;
1147 };
1148
1149 /* defined intel_pm.c */
1150 extern spinlock_t mchdev_lock;
1151
1152 struct intel_ilk_power_mgmt {
1153 u8 cur_delay;
1154 u8 min_delay;
1155 u8 max_delay;
1156 u8 fmax;
1157 u8 fstart;
1158
1159 u64 last_count1;
1160 unsigned long last_time1;
1161 unsigned long chipset_power;
1162 u64 last_count2;
1163 u64 last_time2;
1164 unsigned long gfx_power;
1165 u8 corr;
1166
1167 int c_m;
1168 int r_t;
1169 };
1170
1171 struct drm_i915_private;
1172 struct i915_power_well;
1173
1174 struct i915_power_well_ops {
1175 /*
1176 * Synchronize the well's hw state to match the current sw state, for
1177 * example enable/disable it based on the current refcount. Called
1178 * during driver init and resume time, possibly after first calling
1179 * the enable/disable handlers.
1180 */
1181 void (*sync_hw)(struct drm_i915_private *dev_priv,
1182 struct i915_power_well *power_well);
1183 /*
1184 * Enable the well and resources that depend on it (for example
1185 * interrupts located on the well). Called after the 0->1 refcount
1186 * transition.
1187 */
1188 void (*enable)(struct drm_i915_private *dev_priv,
1189 struct i915_power_well *power_well);
1190 /*
1191 * Disable the well and resources that depend on it. Called after
1192 * the 1->0 refcount transition.
1193 */
1194 void (*disable)(struct drm_i915_private *dev_priv,
1195 struct i915_power_well *power_well);
1196 /* Returns the hw enabled state. */
1197 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 };
1200
1201 /* Power well structure for haswell */
1202 struct i915_power_well {
1203 const char *name;
1204 bool always_on;
1205 /* power well enable/disable usage count */
1206 int count;
1207 /* cached hw enabled state */
1208 bool hw_enabled;
1209 unsigned long domains;
1210 unsigned long data;
1211 const struct i915_power_well_ops *ops;
1212 };
1213
1214 struct i915_power_domains {
1215 /*
1216 * Power wells needed for initialization at driver init and suspend
1217 * time are on. They are kept on until after the first modeset.
1218 */
1219 bool init_power_on;
1220 bool initializing;
1221 int power_well_count;
1222
1223 struct mutex lock;
1224 int domain_use_count[POWER_DOMAIN_NUM];
1225 struct i915_power_well *power_wells;
1226 };
1227
1228 #define MAX_L3_SLICES 2
1229 struct intel_l3_parity {
1230 u32 *remap_info[MAX_L3_SLICES];
1231 struct work_struct error_work;
1232 int which_slice;
1233 };
1234
1235 struct i915_gem_mm {
1236 /** Memory allocator for GTT stolen memory */
1237 struct drm_mm stolen;
1238 /** Protects the usage of the GTT stolen memory allocator. This is
1239 * always the inner lock when overlapping with struct_mutex. */
1240 struct mutex stolen_lock;
1241
1242 /** List of all objects in gtt_space. Used to restore gtt
1243 * mappings on resume */
1244 struct list_head bound_list;
1245 /**
1246 * List of objects which are not bound to the GTT (thus
1247 * are idle and not used by the GPU) but still have
1248 * (presumably uncached) pages still attached.
1249 */
1250 struct list_head unbound_list;
1251
1252 /** Usable portion of the GTT for GEM */
1253 unsigned long stolen_base; /* limited to low memory (32-bit) */
1254
1255 /** PPGTT used for aliasing the PPGTT with the GTT */
1256 struct i915_hw_ppgtt *aliasing_ppgtt;
1257
1258 struct notifier_block oom_notifier;
1259 struct shrinker shrinker;
1260 bool shrinker_no_lock_stealing;
1261
1262 /** LRU list of objects with fence regs on them. */
1263 struct list_head fence_list;
1264
1265 /**
1266 * We leave the user IRQ off as much as possible,
1267 * but this means that requests will finish and never
1268 * be retired once the system goes idle. Set a timer to
1269 * fire periodically while the ring is running. When it
1270 * fires, go retire requests.
1271 */
1272 struct delayed_work retire_work;
1273
1274 /**
1275 * When we detect an idle GPU, we want to turn on
1276 * powersaving features. So once we see that there
1277 * are no more requests outstanding and no more
1278 * arrive within a small period of time, we fire
1279 * off the idle_work.
1280 */
1281 struct delayed_work idle_work;
1282
1283 /**
1284 * Are we in a non-interruptible section of code like
1285 * modesetting?
1286 */
1287 bool interruptible;
1288
1289 /**
1290 * Is the GPU currently considered idle, or busy executing userspace
1291 * requests? Whilst idle, we attempt to power down the hardware and
1292 * display clocks. In order to reduce the effect on performance, there
1293 * is a slight delay before we do so.
1294 */
1295 bool busy;
1296
1297 /* the indicator for dispatch video commands on two BSD rings */
1298 int bsd_ring_dispatch_index;
1299
1300 /** Bit 6 swizzling required for X tiling */
1301 uint32_t bit_6_swizzle_x;
1302 /** Bit 6 swizzling required for Y tiling */
1303 uint32_t bit_6_swizzle_y;
1304
1305 /* accounting, useful for userland debugging */
1306 spinlock_t object_stat_lock;
1307 size_t object_memory;
1308 u32 object_count;
1309 };
1310
1311 struct drm_i915_error_state_buf {
1312 struct drm_i915_private *i915;
1313 unsigned bytes;
1314 unsigned size;
1315 int err;
1316 u8 *buf;
1317 loff_t start;
1318 loff_t pos;
1319 };
1320
1321 struct i915_error_state_file_priv {
1322 struct drm_device *dev;
1323 struct drm_i915_error_state *error;
1324 };
1325
1326 struct i915_gpu_error {
1327 /* For hangcheck timer */
1328 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1329 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1330 /* Hang gpu twice in this window and your context gets banned */
1331 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1332
1333 struct workqueue_struct *hangcheck_wq;
1334 struct delayed_work hangcheck_work;
1335
1336 /* For reset and error_state handling. */
1337 spinlock_t lock;
1338 /* Protected by the above dev->gpu_error.lock. */
1339 struct drm_i915_error_state *first_error;
1340
1341 unsigned long missed_irq_rings;
1342
1343 /**
1344 * State variable controlling the reset flow and count
1345 *
1346 * This is a counter which gets incremented when reset is triggered,
1347 * and again when reset has been handled. So odd values (lowest bit set)
1348 * means that reset is in progress and even values that
1349 * (reset_counter >> 1):th reset was successfully completed.
1350 *
1351 * If reset is not completed succesfully, the I915_WEDGE bit is
1352 * set meaning that hardware is terminally sour and there is no
1353 * recovery. All waiters on the reset_queue will be woken when
1354 * that happens.
1355 *
1356 * This counter is used by the wait_seqno code to notice that reset
1357 * event happened and it needs to restart the entire ioctl (since most
1358 * likely the seqno it waited for won't ever signal anytime soon).
1359 *
1360 * This is important for lock-free wait paths, where no contended lock
1361 * naturally enforces the correct ordering between the bail-out of the
1362 * waiter and the gpu reset work code.
1363 */
1364 atomic_t reset_counter;
1365
1366 #define I915_RESET_IN_PROGRESS_FLAG 1
1367 #define I915_WEDGED (1 << 31)
1368
1369 /**
1370 * Waitqueue to signal when the reset has completed. Used by clients
1371 * that wait for dev_priv->mm.wedged to settle.
1372 */
1373 wait_queue_head_t reset_queue;
1374
1375 /* Userspace knobs for gpu hang simulation;
1376 * combines both a ring mask, and extra flags
1377 */
1378 u32 stop_rings;
1379 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1380 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1381
1382 /* For missed irq/seqno simulation. */
1383 unsigned int test_irq_rings;
1384
1385 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1386 bool reload_in_reset;
1387 };
1388
1389 enum modeset_restore {
1390 MODESET_ON_LID_OPEN,
1391 MODESET_DONE,
1392 MODESET_SUSPENDED,
1393 };
1394
1395 #define DP_AUX_A 0x40
1396 #define DP_AUX_B 0x10
1397 #define DP_AUX_C 0x20
1398 #define DP_AUX_D 0x30
1399
1400 #define DDC_PIN_B 0x05
1401 #define DDC_PIN_C 0x04
1402 #define DDC_PIN_D 0x06
1403
1404 struct ddi_vbt_port_info {
1405 /*
1406 * This is an index in the HDMI/DVI DDI buffer translation table.
1407 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1408 * populate this field.
1409 */
1410 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1411 uint8_t hdmi_level_shift;
1412
1413 uint8_t supports_dvi:1;
1414 uint8_t supports_hdmi:1;
1415 uint8_t supports_dp:1;
1416
1417 uint8_t alternate_aux_channel;
1418 uint8_t alternate_ddc_pin;
1419
1420 uint8_t dp_boost_level;
1421 uint8_t hdmi_boost_level;
1422 };
1423
1424 enum psr_lines_to_wait {
1425 PSR_0_LINES_TO_WAIT = 0,
1426 PSR_1_LINE_TO_WAIT,
1427 PSR_4_LINES_TO_WAIT,
1428 PSR_8_LINES_TO_WAIT
1429 };
1430
1431 struct intel_vbt_data {
1432 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1433 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1434
1435 /* Feature bits */
1436 unsigned int int_tv_support:1;
1437 unsigned int lvds_dither:1;
1438 unsigned int lvds_vbt:1;
1439 unsigned int int_crt_support:1;
1440 unsigned int lvds_use_ssc:1;
1441 unsigned int display_clock_mode:1;
1442 unsigned int fdi_rx_polarity_inverted:1;
1443 unsigned int has_mipi:1;
1444 int lvds_ssc_freq;
1445 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1446
1447 enum drrs_support_type drrs_type;
1448
1449 /* eDP */
1450 int edp_rate;
1451 int edp_lanes;
1452 int edp_preemphasis;
1453 int edp_vswing;
1454 bool edp_initialized;
1455 bool edp_support;
1456 int edp_bpp;
1457 struct edp_power_seq edp_pps;
1458
1459 struct {
1460 bool full_link;
1461 bool require_aux_wakeup;
1462 int idle_frames;
1463 enum psr_lines_to_wait lines_to_wait;
1464 int tp1_wakeup_time;
1465 int tp2_tp3_wakeup_time;
1466 } psr;
1467
1468 struct {
1469 u16 pwm_freq_hz;
1470 bool present;
1471 bool active_low_pwm;
1472 u8 min_brightness; /* min_brightness/255 of max */
1473 } backlight;
1474
1475 /* MIPI DSI */
1476 struct {
1477 u16 port;
1478 u16 panel_id;
1479 struct mipi_config *config;
1480 struct mipi_pps_data *pps;
1481 u8 seq_version;
1482 u32 size;
1483 u8 *data;
1484 const u8 *sequence[MIPI_SEQ_MAX];
1485 } dsi;
1486
1487 int crt_ddc_pin;
1488
1489 int child_dev_num;
1490 union child_device_config *child_dev;
1491
1492 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1493 };
1494
1495 enum intel_ddb_partitioning {
1496 INTEL_DDB_PART_1_2,
1497 INTEL_DDB_PART_5_6, /* IVB+ */
1498 };
1499
1500 struct intel_wm_level {
1501 bool enable;
1502 uint32_t pri_val;
1503 uint32_t spr_val;
1504 uint32_t cur_val;
1505 uint32_t fbc_val;
1506 };
1507
1508 struct ilk_wm_values {
1509 uint32_t wm_pipe[3];
1510 uint32_t wm_lp[3];
1511 uint32_t wm_lp_spr[3];
1512 uint32_t wm_linetime[3];
1513 bool enable_fbc_wm;
1514 enum intel_ddb_partitioning partitioning;
1515 };
1516
1517 struct vlv_pipe_wm {
1518 uint16_t primary;
1519 uint16_t sprite[2];
1520 uint8_t cursor;
1521 };
1522
1523 struct vlv_sr_wm {
1524 uint16_t plane;
1525 uint8_t cursor;
1526 };
1527
1528 struct vlv_wm_values {
1529 struct vlv_pipe_wm pipe[3];
1530 struct vlv_sr_wm sr;
1531 struct {
1532 uint8_t cursor;
1533 uint8_t sprite[2];
1534 uint8_t primary;
1535 } ddl[3];
1536 uint8_t level;
1537 bool cxsr;
1538 };
1539
1540 struct skl_ddb_entry {
1541 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1542 };
1543
1544 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1545 {
1546 return entry->end - entry->start;
1547 }
1548
1549 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1550 const struct skl_ddb_entry *e2)
1551 {
1552 if (e1->start == e2->start && e1->end == e2->end)
1553 return true;
1554
1555 return false;
1556 }
1557
1558 struct skl_ddb_allocation {
1559 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1560 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1561 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1562 };
1563
1564 struct skl_wm_values {
1565 bool dirty[I915_MAX_PIPES];
1566 struct skl_ddb_allocation ddb;
1567 uint32_t wm_linetime[I915_MAX_PIPES];
1568 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1569 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1570 };
1571
1572 struct skl_wm_level {
1573 bool plane_en[I915_MAX_PLANES];
1574 uint16_t plane_res_b[I915_MAX_PLANES];
1575 uint8_t plane_res_l[I915_MAX_PLANES];
1576 };
1577
1578 /*
1579 * This struct helps tracking the state needed for runtime PM, which puts the
1580 * device in PCI D3 state. Notice that when this happens, nothing on the
1581 * graphics device works, even register access, so we don't get interrupts nor
1582 * anything else.
1583 *
1584 * Every piece of our code that needs to actually touch the hardware needs to
1585 * either call intel_runtime_pm_get or call intel_display_power_get with the
1586 * appropriate power domain.
1587 *
1588 * Our driver uses the autosuspend delay feature, which means we'll only really
1589 * suspend if we stay with zero refcount for a certain amount of time. The
1590 * default value is currently very conservative (see intel_runtime_pm_enable), but
1591 * it can be changed with the standard runtime PM files from sysfs.
1592 *
1593 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1594 * goes back to false exactly before we reenable the IRQs. We use this variable
1595 * to check if someone is trying to enable/disable IRQs while they're supposed
1596 * to be disabled. This shouldn't happen and we'll print some error messages in
1597 * case it happens.
1598 *
1599 * For more, read the Documentation/power/runtime_pm.txt.
1600 */
1601 struct i915_runtime_pm {
1602 atomic_t wakeref_count;
1603 atomic_t atomic_seq;
1604 bool suspended;
1605 bool irqs_enabled;
1606 };
1607
1608 enum intel_pipe_crc_source {
1609 INTEL_PIPE_CRC_SOURCE_NONE,
1610 INTEL_PIPE_CRC_SOURCE_PLANE1,
1611 INTEL_PIPE_CRC_SOURCE_PLANE2,
1612 INTEL_PIPE_CRC_SOURCE_PF,
1613 INTEL_PIPE_CRC_SOURCE_PIPE,
1614 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1615 INTEL_PIPE_CRC_SOURCE_TV,
1616 INTEL_PIPE_CRC_SOURCE_DP_B,
1617 INTEL_PIPE_CRC_SOURCE_DP_C,
1618 INTEL_PIPE_CRC_SOURCE_DP_D,
1619 INTEL_PIPE_CRC_SOURCE_AUTO,
1620 INTEL_PIPE_CRC_SOURCE_MAX,
1621 };
1622
1623 struct intel_pipe_crc_entry {
1624 uint32_t frame;
1625 uint32_t crc[5];
1626 };
1627
1628 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1629 struct intel_pipe_crc {
1630 spinlock_t lock;
1631 bool opened; /* exclusive access to the result file */
1632 struct intel_pipe_crc_entry *entries;
1633 enum intel_pipe_crc_source source;
1634 int head, tail;
1635 wait_queue_head_t wq;
1636 };
1637
1638 struct i915_frontbuffer_tracking {
1639 struct mutex lock;
1640
1641 /*
1642 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1643 * scheduled flips.
1644 */
1645 unsigned busy_bits;
1646 unsigned flip_bits;
1647 };
1648
1649 struct i915_wa_reg {
1650 i915_reg_t addr;
1651 u32 value;
1652 /* bitmask representing WA bits */
1653 u32 mask;
1654 };
1655
1656 #define I915_MAX_WA_REGS 16
1657
1658 struct i915_workarounds {
1659 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1660 u32 count;
1661 };
1662
1663 struct i915_virtual_gpu {
1664 bool active;
1665 };
1666
1667 struct i915_execbuffer_params {
1668 struct drm_device *dev;
1669 struct drm_file *file;
1670 uint32_t dispatch_flags;
1671 uint32_t args_batch_start_offset;
1672 uint64_t batch_obj_vm_offset;
1673 struct intel_engine_cs *ring;
1674 struct drm_i915_gem_object *batch_obj;
1675 struct intel_context *ctx;
1676 struct drm_i915_gem_request *request;
1677 };
1678
1679 /* used in computing the new watermarks state */
1680 struct intel_wm_config {
1681 unsigned int num_pipes_active;
1682 bool sprites_enabled;
1683 bool sprites_scaled;
1684 };
1685
1686 struct drm_i915_private {
1687 struct drm_device *dev;
1688 struct kmem_cache *objects;
1689 struct kmem_cache *vmas;
1690 struct kmem_cache *requests;
1691
1692 const struct intel_device_info info;
1693
1694 int relative_constants_mode;
1695
1696 void __iomem *regs;
1697
1698 struct intel_uncore uncore;
1699
1700 struct i915_virtual_gpu vgpu;
1701
1702 struct intel_guc guc;
1703
1704 struct intel_csr csr;
1705
1706 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1707
1708 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1709 * controller on different i2c buses. */
1710 struct mutex gmbus_mutex;
1711
1712 /**
1713 * Base address of the gmbus and gpio block.
1714 */
1715 uint32_t gpio_mmio_base;
1716
1717 /* MMIO base address for MIPI regs */
1718 uint32_t mipi_mmio_base;
1719
1720 uint32_t psr_mmio_base;
1721
1722 wait_queue_head_t gmbus_wait_queue;
1723
1724 struct pci_dev *bridge_dev;
1725 struct intel_engine_cs ring[I915_NUM_RINGS];
1726 struct drm_i915_gem_object *semaphore_obj;
1727 uint32_t last_seqno, next_seqno;
1728
1729 struct drm_dma_handle *status_page_dmah;
1730 struct resource mch_res;
1731
1732 /* protects the irq masks */
1733 spinlock_t irq_lock;
1734
1735 /* protects the mmio flip data */
1736 spinlock_t mmio_flip_lock;
1737
1738 bool display_irqs_enabled;
1739
1740 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1741 struct pm_qos_request pm_qos;
1742
1743 /* Sideband mailbox protection */
1744 struct mutex sb_lock;
1745
1746 /** Cached value of IMR to avoid reads in updating the bitfield */
1747 union {
1748 u32 irq_mask;
1749 u32 de_irq_mask[I915_MAX_PIPES];
1750 };
1751 u32 gt_irq_mask;
1752 u32 pm_irq_mask;
1753 u32 pm_rps_events;
1754 u32 pipestat_irq_mask[I915_MAX_PIPES];
1755
1756 struct i915_hotplug hotplug;
1757 struct i915_fbc fbc;
1758 struct i915_drrs drrs;
1759 struct intel_opregion opregion;
1760 struct intel_vbt_data vbt;
1761
1762 bool preserve_bios_swizzle;
1763
1764 /* overlay */
1765 struct intel_overlay *overlay;
1766
1767 /* backlight registers and fields in struct intel_panel */
1768 struct mutex backlight_lock;
1769
1770 /* LVDS info */
1771 bool no_aux_handshake;
1772
1773 /* protects panel power sequencer state */
1774 struct mutex pps_mutex;
1775
1776 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1777 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1778
1779 unsigned int fsb_freq, mem_freq, is_ddr3;
1780 unsigned int skl_boot_cdclk;
1781 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1782 unsigned int max_dotclk_freq;
1783 unsigned int hpll_freq;
1784 unsigned int czclk_freq;
1785
1786 /**
1787 * wq - Driver workqueue for GEM.
1788 *
1789 * NOTE: Work items scheduled here are not allowed to grab any modeset
1790 * locks, for otherwise the flushing done in the pageflip code will
1791 * result in deadlocks.
1792 */
1793 struct workqueue_struct *wq;
1794
1795 /* Display functions */
1796 struct drm_i915_display_funcs display;
1797
1798 /* PCH chipset type */
1799 enum intel_pch pch_type;
1800 unsigned short pch_id;
1801
1802 unsigned long quirks;
1803
1804 enum modeset_restore modeset_restore;
1805 struct mutex modeset_restore_lock;
1806
1807 struct list_head vm_list; /* Global list of all address spaces */
1808 struct i915_gtt gtt; /* VM representing the global address space */
1809
1810 struct i915_gem_mm mm;
1811 DECLARE_HASHTABLE(mm_structs, 7);
1812 struct mutex mm_lock;
1813
1814 /* Kernel Modesetting */
1815
1816 struct sdvo_device_mapping sdvo_mappings[2];
1817
1818 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1819 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1820 wait_queue_head_t pending_flip_queue;
1821
1822 #ifdef CONFIG_DEBUG_FS
1823 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1824 #endif
1825
1826 /* dpll and cdclk state is protected by connection_mutex */
1827 int num_shared_dpll;
1828 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1829
1830 unsigned int active_crtcs;
1831 unsigned int min_pixclk[I915_MAX_PIPES];
1832
1833 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1834
1835 struct i915_workarounds workarounds;
1836
1837 /* Reclocking support */
1838 bool render_reclock_avail;
1839
1840 struct i915_frontbuffer_tracking fb_tracking;
1841
1842 u16 orig_clock;
1843
1844 bool mchbar_need_disable;
1845
1846 struct intel_l3_parity l3_parity;
1847
1848 /* Cannot be determined by PCIID. You must always read a register. */
1849 size_t ellc_size;
1850
1851 /* gen6+ rps state */
1852 struct intel_gen6_power_mgmt rps;
1853
1854 /* ilk-only ips/rps state. Everything in here is protected by the global
1855 * mchdev_lock in intel_pm.c */
1856 struct intel_ilk_power_mgmt ips;
1857
1858 struct i915_power_domains power_domains;
1859
1860 struct i915_psr psr;
1861
1862 struct i915_gpu_error gpu_error;
1863
1864 struct drm_i915_gem_object *vlv_pctx;
1865
1866 #ifdef CONFIG_DRM_FBDEV_EMULATION
1867 /* list of fbdev register on this device */
1868 struct intel_fbdev *fbdev;
1869 struct work_struct fbdev_suspend_work;
1870 #endif
1871
1872 struct drm_property *broadcast_rgb_property;
1873 struct drm_property *force_audio_property;
1874
1875 /* hda/i915 audio component */
1876 struct i915_audio_component *audio_component;
1877 bool audio_component_registered;
1878 /**
1879 * av_mutex - mutex for audio/video sync
1880 *
1881 */
1882 struct mutex av_mutex;
1883
1884 uint32_t hw_context_size;
1885 struct list_head context_list;
1886
1887 u32 fdi_rx_config;
1888
1889 u32 chv_phy_control;
1890
1891 u32 suspend_count;
1892 bool suspended_to_idle;
1893 struct i915_suspend_saved_registers regfile;
1894 struct vlv_s0ix_state vlv_s0ix_state;
1895
1896 struct {
1897 /*
1898 * Raw watermark latency values:
1899 * in 0.1us units for WM0,
1900 * in 0.5us units for WM1+.
1901 */
1902 /* primary */
1903 uint16_t pri_latency[5];
1904 /* sprite */
1905 uint16_t spr_latency[5];
1906 /* cursor */
1907 uint16_t cur_latency[5];
1908 /*
1909 * Raw watermark memory latency values
1910 * for SKL for all 8 levels
1911 * in 1us units.
1912 */
1913 uint16_t skl_latency[8];
1914
1915 /* Committed wm config */
1916 struct intel_wm_config config;
1917
1918 /*
1919 * The skl_wm_values structure is a bit too big for stack
1920 * allocation, so we keep the staging struct where we store
1921 * intermediate results here instead.
1922 */
1923 struct skl_wm_values skl_results;
1924
1925 /* current hardware state */
1926 union {
1927 struct ilk_wm_values hw;
1928 struct skl_wm_values skl_hw;
1929 struct vlv_wm_values vlv;
1930 };
1931
1932 uint8_t max_level;
1933
1934 /*
1935 * Should be held around atomic WM register writing; also
1936 * protects * intel_crtc->wm.active and
1937 * cstate->wm.need_postvbl_update.
1938 */
1939 struct mutex wm_mutex;
1940 } wm;
1941
1942 struct i915_runtime_pm pm;
1943
1944 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1945 struct {
1946 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1947 struct drm_i915_gem_execbuffer2 *args,
1948 struct list_head *vmas);
1949 int (*init_rings)(struct drm_device *dev);
1950 void (*cleanup_ring)(struct intel_engine_cs *ring);
1951 void (*stop_ring)(struct intel_engine_cs *ring);
1952 } gt;
1953
1954 bool edp_low_vswing;
1955
1956 /* perform PHY state sanity checks? */
1957 bool chv_phy_assert[2];
1958
1959 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1960
1961 /*
1962 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1963 * will be rejected. Instead look for a better place.
1964 */
1965 };
1966
1967 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1968 {
1969 return dev->dev_private;
1970 }
1971
1972 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1973 {
1974 return to_i915(dev_get_drvdata(dev));
1975 }
1976
1977 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1978 {
1979 return container_of(guc, struct drm_i915_private, guc);
1980 }
1981
1982 /* Iterate over initialised rings */
1983 #define for_each_ring(ring__, dev_priv__, i__) \
1984 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1985 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
1986
1987 enum hdmi_force_audio {
1988 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1989 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1990 HDMI_AUDIO_AUTO, /* trust EDID */
1991 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1992 };
1993
1994 #define I915_GTT_OFFSET_NONE ((u32)-1)
1995
1996 struct drm_i915_gem_object_ops {
1997 /* Interface between the GEM object and its backing storage.
1998 * get_pages() is called once prior to the use of the associated set
1999 * of pages before to binding them into the GTT, and put_pages() is
2000 * called after we no longer need them. As we expect there to be
2001 * associated cost with migrating pages between the backing storage
2002 * and making them available for the GPU (e.g. clflush), we may hold
2003 * onto the pages after they are no longer referenced by the GPU
2004 * in case they may be used again shortly (for example migrating the
2005 * pages to a different memory domain within the GTT). put_pages()
2006 * will therefore most likely be called when the object itself is
2007 * being released or under memory pressure (where we attempt to
2008 * reap pages for the shrinker).
2009 */
2010 int (*get_pages)(struct drm_i915_gem_object *);
2011 void (*put_pages)(struct drm_i915_gem_object *);
2012 int (*dmabuf_export)(struct drm_i915_gem_object *);
2013 void (*release)(struct drm_i915_gem_object *);
2014 };
2015
2016 /*
2017 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2018 * considered to be the frontbuffer for the given plane interface-wise. This
2019 * doesn't mean that the hw necessarily already scans it out, but that any
2020 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2021 *
2022 * We have one bit per pipe and per scanout plane type.
2023 */
2024 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2025 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2026 #define INTEL_FRONTBUFFER_BITS \
2027 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2028 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2029 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2030 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2031 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2032 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2033 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2034 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2035 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2036 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2037 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2038
2039 struct drm_i915_gem_object {
2040 struct drm_gem_object base;
2041
2042 const struct drm_i915_gem_object_ops *ops;
2043
2044 /** List of VMAs backed by this object */
2045 struct list_head vma_list;
2046
2047 /** Stolen memory for this object, instead of being backed by shmem. */
2048 struct drm_mm_node *stolen;
2049 struct list_head global_list;
2050
2051 struct list_head ring_list[I915_NUM_RINGS];
2052 /** Used in execbuf to temporarily hold a ref */
2053 struct list_head obj_exec_link;
2054
2055 struct list_head batch_pool_link;
2056
2057 /**
2058 * This is set if the object is on the active lists (has pending
2059 * rendering and so a non-zero seqno), and is not set if it i s on
2060 * inactive (ready to be unbound) list.
2061 */
2062 unsigned int active:I915_NUM_RINGS;
2063
2064 /**
2065 * This is set if the object has been written to since last bound
2066 * to the GTT
2067 */
2068 unsigned int dirty:1;
2069
2070 /**
2071 * Fence register bits (if any) for this object. Will be set
2072 * as needed when mapped into the GTT.
2073 * Protected by dev->struct_mutex.
2074 */
2075 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2076
2077 /**
2078 * Advice: are the backing pages purgeable?
2079 */
2080 unsigned int madv:2;
2081
2082 /**
2083 * Current tiling mode for the object.
2084 */
2085 unsigned int tiling_mode:2;
2086 /**
2087 * Whether the tiling parameters for the currently associated fence
2088 * register have changed. Note that for the purposes of tracking
2089 * tiling changes we also treat the unfenced register, the register
2090 * slot that the object occupies whilst it executes a fenced
2091 * command (such as BLT on gen2/3), as a "fence".
2092 */
2093 unsigned int fence_dirty:1;
2094
2095 /**
2096 * Is the object at the current location in the gtt mappable and
2097 * fenceable? Used to avoid costly recalculations.
2098 */
2099 unsigned int map_and_fenceable:1;
2100
2101 /**
2102 * Whether the current gtt mapping needs to be mappable (and isn't just
2103 * mappable by accident). Track pin and fault separate for a more
2104 * accurate mappable working set.
2105 */
2106 unsigned int fault_mappable:1;
2107
2108 /*
2109 * Is the object to be mapped as read-only to the GPU
2110 * Only honoured if hardware has relevant pte bit
2111 */
2112 unsigned long gt_ro:1;
2113 unsigned int cache_level:3;
2114 unsigned int cache_dirty:1;
2115
2116 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2117
2118 unsigned int pin_display;
2119
2120 struct sg_table *pages;
2121 int pages_pin_count;
2122 struct get_page {
2123 struct scatterlist *sg;
2124 int last;
2125 } get_page;
2126
2127 /* prime dma-buf support */
2128 void *dma_buf_vmapping;
2129 int vmapping_count;
2130
2131 /** Breadcrumb of last rendering to the buffer.
2132 * There can only be one writer, but we allow for multiple readers.
2133 * If there is a writer that necessarily implies that all other
2134 * read requests are complete - but we may only be lazily clearing
2135 * the read requests. A read request is naturally the most recent
2136 * request on a ring, so we may have two different write and read
2137 * requests on one ring where the write request is older than the
2138 * read request. This allows for the CPU to read from an active
2139 * buffer by only waiting for the write to complete.
2140 * */
2141 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
2142 struct drm_i915_gem_request *last_write_req;
2143 /** Breadcrumb of last fenced GPU access to the buffer. */
2144 struct drm_i915_gem_request *last_fenced_req;
2145
2146 /** Current tiling stride for the object, if it's tiled. */
2147 uint32_t stride;
2148
2149 /** References from framebuffers, locks out tiling changes. */
2150 unsigned long framebuffer_references;
2151
2152 /** Record of address bit 17 of each page at last unbind. */
2153 unsigned long *bit_17;
2154
2155 union {
2156 /** for phy allocated objects */
2157 struct drm_dma_handle *phys_handle;
2158
2159 struct i915_gem_userptr {
2160 uintptr_t ptr;
2161 unsigned read_only :1;
2162 unsigned workers :4;
2163 #define I915_GEM_USERPTR_MAX_WORKERS 15
2164
2165 struct i915_mm_struct *mm;
2166 struct i915_mmu_object *mmu_object;
2167 struct work_struct *work;
2168 } userptr;
2169 };
2170 };
2171 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2172
2173 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2174 struct drm_i915_gem_object *new,
2175 unsigned frontbuffer_bits);
2176
2177 /**
2178 * Request queue structure.
2179 *
2180 * The request queue allows us to note sequence numbers that have been emitted
2181 * and may be associated with active buffers to be retired.
2182 *
2183 * By keeping this list, we can avoid having to do questionable sequence
2184 * number comparisons on buffer last_read|write_seqno. It also allows an
2185 * emission time to be associated with the request for tracking how far ahead
2186 * of the GPU the submission is.
2187 *
2188 * The requests are reference counted, so upon creation they should have an
2189 * initial reference taken using kref_init
2190 */
2191 struct drm_i915_gem_request {
2192 struct kref ref;
2193
2194 /** On Which ring this request was generated */
2195 struct drm_i915_private *i915;
2196 struct intel_engine_cs *ring;
2197
2198 /** GEM sequence number associated with the previous request,
2199 * when the HWS breadcrumb is equal to this the GPU is processing
2200 * this request.
2201 */
2202 u32 previous_seqno;
2203
2204 /** GEM sequence number associated with this request,
2205 * when the HWS breadcrumb is equal or greater than this the GPU
2206 * has finished processing this request.
2207 */
2208 u32 seqno;
2209
2210 /** Position in the ringbuffer of the start of the request */
2211 u32 head;
2212
2213 /**
2214 * Position in the ringbuffer of the start of the postfix.
2215 * This is required to calculate the maximum available ringbuffer
2216 * space without overwriting the postfix.
2217 */
2218 u32 postfix;
2219
2220 /** Position in the ringbuffer of the end of the whole request */
2221 u32 tail;
2222
2223 /**
2224 * Context and ring buffer related to this request
2225 * Contexts are refcounted, so when this request is associated with a
2226 * context, we must increment the context's refcount, to guarantee that
2227 * it persists while any request is linked to it. Requests themselves
2228 * are also refcounted, so the request will only be freed when the last
2229 * reference to it is dismissed, and the code in
2230 * i915_gem_request_free() will then decrement the refcount on the
2231 * context.
2232 */
2233 struct intel_context *ctx;
2234 struct intel_ringbuffer *ringbuf;
2235
2236 /** Batch buffer related to this request if any (used for
2237 error state dump only) */
2238 struct drm_i915_gem_object *batch_obj;
2239
2240 /** Time at which this request was emitted, in jiffies. */
2241 unsigned long emitted_jiffies;
2242
2243 /** global list entry for this request */
2244 struct list_head list;
2245
2246 struct drm_i915_file_private *file_priv;
2247 /** file_priv list entry for this request */
2248 struct list_head client_list;
2249
2250 /** process identifier submitting this request */
2251 struct pid *pid;
2252
2253 /**
2254 * The ELSP only accepts two elements at a time, so we queue
2255 * context/tail pairs on a given queue (ring->execlist_queue) until the
2256 * hardware is available. The queue serves a double purpose: we also use
2257 * it to keep track of the up to 2 contexts currently in the hardware
2258 * (usually one in execution and the other queued up by the GPU): We
2259 * only remove elements from the head of the queue when the hardware
2260 * informs us that an element has been completed.
2261 *
2262 * All accesses to the queue are mediated by a spinlock
2263 * (ring->execlist_lock).
2264 */
2265
2266 /** Execlist link in the submission queue.*/
2267 struct list_head execlist_link;
2268
2269 /** Execlists no. of times this request has been sent to the ELSP */
2270 int elsp_submitted;
2271
2272 };
2273
2274 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2275 struct intel_context *ctx,
2276 struct drm_i915_gem_request **req_out);
2277 void i915_gem_request_cancel(struct drm_i915_gem_request *req);
2278 void i915_gem_request_free(struct kref *req_ref);
2279 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2280 struct drm_file *file);
2281
2282 static inline uint32_t
2283 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2284 {
2285 return req ? req->seqno : 0;
2286 }
2287
2288 static inline struct intel_engine_cs *
2289 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2290 {
2291 return req ? req->ring : NULL;
2292 }
2293
2294 static inline struct drm_i915_gem_request *
2295 i915_gem_request_reference(struct drm_i915_gem_request *req)
2296 {
2297 if (req)
2298 kref_get(&req->ref);
2299 return req;
2300 }
2301
2302 static inline void
2303 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2304 {
2305 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2306 kref_put(&req->ref, i915_gem_request_free);
2307 }
2308
2309 static inline void
2310 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2311 {
2312 struct drm_device *dev;
2313
2314 if (!req)
2315 return;
2316
2317 dev = req->ring->dev;
2318 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2319 mutex_unlock(&dev->struct_mutex);
2320 }
2321
2322 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2323 struct drm_i915_gem_request *src)
2324 {
2325 if (src)
2326 i915_gem_request_reference(src);
2327
2328 if (*pdst)
2329 i915_gem_request_unreference(*pdst);
2330
2331 *pdst = src;
2332 }
2333
2334 /*
2335 * XXX: i915_gem_request_completed should be here but currently needs the
2336 * definition of i915_seqno_passed() which is below. It will be moved in
2337 * a later patch when the call to i915_seqno_passed() is obsoleted...
2338 */
2339
2340 /*
2341 * A command that requires special handling by the command parser.
2342 */
2343 struct drm_i915_cmd_descriptor {
2344 /*
2345 * Flags describing how the command parser processes the command.
2346 *
2347 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2348 * a length mask if not set
2349 * CMD_DESC_SKIP: The command is allowed but does not follow the
2350 * standard length encoding for the opcode range in
2351 * which it falls
2352 * CMD_DESC_REJECT: The command is never allowed
2353 * CMD_DESC_REGISTER: The command should be checked against the
2354 * register whitelist for the appropriate ring
2355 * CMD_DESC_MASTER: The command is allowed if the submitting process
2356 * is the DRM master
2357 */
2358 u32 flags;
2359 #define CMD_DESC_FIXED (1<<0)
2360 #define CMD_DESC_SKIP (1<<1)
2361 #define CMD_DESC_REJECT (1<<2)
2362 #define CMD_DESC_REGISTER (1<<3)
2363 #define CMD_DESC_BITMASK (1<<4)
2364 #define CMD_DESC_MASTER (1<<5)
2365
2366 /*
2367 * The command's unique identification bits and the bitmask to get them.
2368 * This isn't strictly the opcode field as defined in the spec and may
2369 * also include type, subtype, and/or subop fields.
2370 */
2371 struct {
2372 u32 value;
2373 u32 mask;
2374 } cmd;
2375
2376 /*
2377 * The command's length. The command is either fixed length (i.e. does
2378 * not include a length field) or has a length field mask. The flag
2379 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2380 * a length mask. All command entries in a command table must include
2381 * length information.
2382 */
2383 union {
2384 u32 fixed;
2385 u32 mask;
2386 } length;
2387
2388 /*
2389 * Describes where to find a register address in the command to check
2390 * against the ring's register whitelist. Only valid if flags has the
2391 * CMD_DESC_REGISTER bit set.
2392 *
2393 * A non-zero step value implies that the command may access multiple
2394 * registers in sequence (e.g. LRI), in that case step gives the
2395 * distance in dwords between individual offset fields.
2396 */
2397 struct {
2398 u32 offset;
2399 u32 mask;
2400 u32 step;
2401 } reg;
2402
2403 #define MAX_CMD_DESC_BITMASKS 3
2404 /*
2405 * Describes command checks where a particular dword is masked and
2406 * compared against an expected value. If the command does not match
2407 * the expected value, the parser rejects it. Only valid if flags has
2408 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2409 * are valid.
2410 *
2411 * If the check specifies a non-zero condition_mask then the parser
2412 * only performs the check when the bits specified by condition_mask
2413 * are non-zero.
2414 */
2415 struct {
2416 u32 offset;
2417 u32 mask;
2418 u32 expected;
2419 u32 condition_offset;
2420 u32 condition_mask;
2421 } bits[MAX_CMD_DESC_BITMASKS];
2422 };
2423
2424 /*
2425 * A table of commands requiring special handling by the command parser.
2426 *
2427 * Each ring has an array of tables. Each table consists of an array of command
2428 * descriptors, which must be sorted with command opcodes in ascending order.
2429 */
2430 struct drm_i915_cmd_table {
2431 const struct drm_i915_cmd_descriptor *table;
2432 int count;
2433 };
2434
2435 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2436 #define __I915__(p) ({ \
2437 struct drm_i915_private *__p; \
2438 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2439 __p = (struct drm_i915_private *)p; \
2440 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2441 __p = to_i915((struct drm_device *)p); \
2442 else \
2443 BUILD_BUG(); \
2444 __p; \
2445 })
2446 #define INTEL_INFO(p) (&__I915__(p)->info)
2447 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2448 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2449
2450 #define REVID_FOREVER 0xff
2451 /*
2452 * Return true if revision is in range [since,until] inclusive.
2453 *
2454 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2455 */
2456 #define IS_REVID(p, since, until) \
2457 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2458
2459 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2460 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2461 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2462 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2463 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2464 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2465 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2466 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2467 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2468 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2469 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2470 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2471 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2472 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2473 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2474 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2475 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2476 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2477 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2478 INTEL_DEVID(dev) == 0x0152 || \
2479 INTEL_DEVID(dev) == 0x015a)
2480 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2481 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2482 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2483 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
2484 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2485 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2486 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2487 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2488 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2489 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2490 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2491 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2492 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2493 (INTEL_DEVID(dev) & 0xf) == 0xe))
2494 /* ULX machines are also considered ULT. */
2495 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2496 (INTEL_DEVID(dev) & 0xf) == 0xe)
2497 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2498 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2499 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2500 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2501 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2502 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2503 /* ULX machines are also considered ULT. */
2504 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2505 INTEL_DEVID(dev) == 0x0A1E)
2506 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2507 INTEL_DEVID(dev) == 0x1913 || \
2508 INTEL_DEVID(dev) == 0x1916 || \
2509 INTEL_DEVID(dev) == 0x1921 || \
2510 INTEL_DEVID(dev) == 0x1926)
2511 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2512 INTEL_DEVID(dev) == 0x1915 || \
2513 INTEL_DEVID(dev) == 0x191E)
2514 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2515 INTEL_DEVID(dev) == 0x5913 || \
2516 INTEL_DEVID(dev) == 0x5916 || \
2517 INTEL_DEVID(dev) == 0x5921 || \
2518 INTEL_DEVID(dev) == 0x5926)
2519 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2520 INTEL_DEVID(dev) == 0x5915 || \
2521 INTEL_DEVID(dev) == 0x591E)
2522 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2523 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2524 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2525 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2526
2527 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2528
2529 #define SKL_REVID_A0 0x0
2530 #define SKL_REVID_B0 0x1
2531 #define SKL_REVID_C0 0x2
2532 #define SKL_REVID_D0 0x3
2533 #define SKL_REVID_E0 0x4
2534 #define SKL_REVID_F0 0x5
2535
2536 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2537
2538 #define BXT_REVID_A0 0x0
2539 #define BXT_REVID_A1 0x1
2540 #define BXT_REVID_B0 0x3
2541 #define BXT_REVID_C0 0x9
2542
2543 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2544
2545 /*
2546 * The genX designation typically refers to the render engine, so render
2547 * capability related checks should use IS_GEN, while display and other checks
2548 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2549 * chips, etc.).
2550 */
2551 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2552 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2553 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2554 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2555 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2556 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2557 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2558 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2559
2560 #define RENDER_RING (1<<RCS)
2561 #define BSD_RING (1<<VCS)
2562 #define BLT_RING (1<<BCS)
2563 #define VEBOX_RING (1<<VECS)
2564 #define BSD2_RING (1<<VCS2)
2565 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2566 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2567 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2568 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2569 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2570 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2571 __I915__(dev)->ellc_size)
2572 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2573
2574 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2575 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2576 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2577 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2578 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2579
2580 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2581 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2582
2583 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2584 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2585
2586 /* WaRsDisableCoarsePowerGating:skl,bxt */
2587 #define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2588 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2589 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
2590 /*
2591 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2592 * even when in MSI mode. This results in spurious interrupt warnings if the
2593 * legacy irq no. is shared with another device. The kernel then disables that
2594 * interrupt source and so prevents the other device from working properly.
2595 */
2596 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2597 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2598
2599 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2600 * rows, which changed the alignment requirements and fence programming.
2601 */
2602 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2603 IS_I915GM(dev)))
2604 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2605 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2606
2607 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2608 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2609 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2610
2611 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2612
2613 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2614 INTEL_INFO(dev)->gen >= 9)
2615
2616 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2617 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2618 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2619 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2620 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2621 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2622 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2623 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2624 IS_KABYLAKE(dev))
2625 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2626 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2627
2628 #define HAS_CSR(dev) (IS_GEN9(dev))
2629
2630 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2631 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2632
2633 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2634 INTEL_INFO(dev)->gen >= 8)
2635
2636 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2637 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2638 !IS_BROXTON(dev))
2639
2640 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2641 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2642 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2643 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2644 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2645 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2646 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2647 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2648 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2649 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2650
2651 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2652 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2653 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2654 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2655 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2656 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2657 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2658 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2659 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2660
2661 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2662 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2663
2664 /* DPF == dynamic parity feature */
2665 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2666 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2667
2668 #define GT_FREQUENCY_MULTIPLIER 50
2669 #define GEN9_FREQ_SCALER 3
2670
2671 #include "i915_trace.h"
2672
2673 extern const struct drm_ioctl_desc i915_ioctls[];
2674 extern int i915_max_ioctl;
2675
2676 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2677 extern int i915_resume_switcheroo(struct drm_device *dev);
2678
2679 /* i915_dma.c */
2680 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2681 extern int i915_driver_unload(struct drm_device *);
2682 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2683 extern void i915_driver_lastclose(struct drm_device * dev);
2684 extern void i915_driver_preclose(struct drm_device *dev,
2685 struct drm_file *file);
2686 extern void i915_driver_postclose(struct drm_device *dev,
2687 struct drm_file *file);
2688 #ifdef CONFIG_COMPAT
2689 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2690 unsigned long arg);
2691 #endif
2692 extern int intel_gpu_reset(struct drm_device *dev);
2693 extern bool intel_has_gpu_reset(struct drm_device *dev);
2694 extern int i915_reset(struct drm_device *dev);
2695 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2696 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2697 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2698 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2699 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2700
2701 /* intel_hotplug.c */
2702 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2703 void intel_hpd_init(struct drm_i915_private *dev_priv);
2704 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2705 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2706 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2707
2708 /* i915_irq.c */
2709 void i915_queue_hangcheck(struct drm_device *dev);
2710 __printf(3, 4)
2711 void i915_handle_error(struct drm_device *dev, bool wedged,
2712 const char *fmt, ...);
2713
2714 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2715 int intel_irq_install(struct drm_i915_private *dev_priv);
2716 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2717
2718 extern void intel_uncore_sanitize(struct drm_device *dev);
2719 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2720 bool restore_forcewake);
2721 extern void intel_uncore_init(struct drm_device *dev);
2722 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2723 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2724 extern void intel_uncore_fini(struct drm_device *dev);
2725 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2726 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2727 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2728 enum forcewake_domains domains);
2729 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2730 enum forcewake_domains domains);
2731 /* Like above but the caller must manage the uncore.lock itself.
2732 * Must be used with I915_READ_FW and friends.
2733 */
2734 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2735 enum forcewake_domains domains);
2736 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2737 enum forcewake_domains domains);
2738 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2739 static inline bool intel_vgpu_active(struct drm_device *dev)
2740 {
2741 return to_i915(dev)->vgpu.active;
2742 }
2743
2744 void
2745 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2746 u32 status_mask);
2747
2748 void
2749 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2750 u32 status_mask);
2751
2752 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2753 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2754 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2755 uint32_t mask,
2756 uint32_t bits);
2757 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2758 uint32_t interrupt_mask,
2759 uint32_t enabled_irq_mask);
2760 static inline void
2761 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2762 {
2763 ilk_update_display_irq(dev_priv, bits, bits);
2764 }
2765 static inline void
2766 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2767 {
2768 ilk_update_display_irq(dev_priv, bits, 0);
2769 }
2770 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2771 enum pipe pipe,
2772 uint32_t interrupt_mask,
2773 uint32_t enabled_irq_mask);
2774 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2775 enum pipe pipe, uint32_t bits)
2776 {
2777 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2778 }
2779 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2780 enum pipe pipe, uint32_t bits)
2781 {
2782 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2783 }
2784 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2785 uint32_t interrupt_mask,
2786 uint32_t enabled_irq_mask);
2787 static inline void
2788 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2789 {
2790 ibx_display_interrupt_update(dev_priv, bits, bits);
2791 }
2792 static inline void
2793 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2794 {
2795 ibx_display_interrupt_update(dev_priv, bits, 0);
2796 }
2797
2798
2799 /* i915_gem.c */
2800 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2801 struct drm_file *file_priv);
2802 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2803 struct drm_file *file_priv);
2804 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2805 struct drm_file *file_priv);
2806 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2807 struct drm_file *file_priv);
2808 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2809 struct drm_file *file_priv);
2810 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2811 struct drm_file *file_priv);
2812 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2813 struct drm_file *file_priv);
2814 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2815 struct drm_i915_gem_request *req);
2816 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
2817 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2818 struct drm_i915_gem_execbuffer2 *args,
2819 struct list_head *vmas);
2820 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2821 struct drm_file *file_priv);
2822 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2823 struct drm_file *file_priv);
2824 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file_priv);
2826 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2827 struct drm_file *file);
2828 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2829 struct drm_file *file);
2830 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2831 struct drm_file *file_priv);
2832 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2833 struct drm_file *file_priv);
2834 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2835 struct drm_file *file_priv);
2836 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2837 struct drm_file *file_priv);
2838 int i915_gem_init_userptr(struct drm_device *dev);
2839 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file);
2841 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
2843 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
2845 void i915_gem_load(struct drm_device *dev);
2846 void *i915_gem_object_alloc(struct drm_device *dev);
2847 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2848 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2849 const struct drm_i915_gem_object_ops *ops);
2850 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2851 size_t size);
2852 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2853 struct drm_device *dev, const void *data, size_t size);
2854 void i915_gem_free_object(struct drm_gem_object *obj);
2855 void i915_gem_vma_destroy(struct i915_vma *vma);
2856
2857 /* Flags used by pin/bind&friends. */
2858 #define PIN_MAPPABLE (1<<0)
2859 #define PIN_NONBLOCK (1<<1)
2860 #define PIN_GLOBAL (1<<2)
2861 #define PIN_OFFSET_BIAS (1<<3)
2862 #define PIN_USER (1<<4)
2863 #define PIN_UPDATE (1<<5)
2864 #define PIN_ZONE_4G (1<<6)
2865 #define PIN_HIGH (1<<7)
2866 #define PIN_OFFSET_FIXED (1<<8)
2867 #define PIN_OFFSET_MASK (~4095)
2868 int __must_check
2869 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2870 struct i915_address_space *vm,
2871 uint32_t alignment,
2872 uint64_t flags);
2873 int __must_check
2874 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2875 const struct i915_ggtt_view *view,
2876 uint32_t alignment,
2877 uint64_t flags);
2878
2879 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2880 u32 flags);
2881 void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
2882 int __must_check i915_vma_unbind(struct i915_vma *vma);
2883 /*
2884 * BEWARE: Do not use the function below unless you can _absolutely_
2885 * _guarantee_ VMA in question is _not in use_ anywhere.
2886 */
2887 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
2888 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2889 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2890 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2891
2892 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2893 int *needs_clflush);
2894
2895 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2896
2897 static inline int __sg_page_count(struct scatterlist *sg)
2898 {
2899 return sg->length >> PAGE_SHIFT;
2900 }
2901
2902 struct page *
2903 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2904
2905 static inline struct page *
2906 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2907 {
2908 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2909 return NULL;
2910
2911 if (n < obj->get_page.last) {
2912 obj->get_page.sg = obj->pages->sgl;
2913 obj->get_page.last = 0;
2914 }
2915
2916 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2917 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2918 if (unlikely(sg_is_chain(obj->get_page.sg)))
2919 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2920 }
2921
2922 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2923 }
2924
2925 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2926 {
2927 BUG_ON(obj->pages == NULL);
2928 obj->pages_pin_count++;
2929 }
2930 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2931 {
2932 BUG_ON(obj->pages_pin_count == 0);
2933 obj->pages_pin_count--;
2934 }
2935
2936 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2937 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2938 struct intel_engine_cs *to,
2939 struct drm_i915_gem_request **to_req);
2940 void i915_vma_move_to_active(struct i915_vma *vma,
2941 struct drm_i915_gem_request *req);
2942 int i915_gem_dumb_create(struct drm_file *file_priv,
2943 struct drm_device *dev,
2944 struct drm_mode_create_dumb *args);
2945 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2946 uint32_t handle, uint64_t *offset);
2947 /**
2948 * Returns true if seq1 is later than seq2.
2949 */
2950 static inline bool
2951 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2952 {
2953 return (int32_t)(seq1 - seq2) >= 0;
2954 }
2955
2956 static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2957 bool lazy_coherency)
2958 {
2959 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2960 return i915_seqno_passed(seqno, req->previous_seqno);
2961 }
2962
2963 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2964 bool lazy_coherency)
2965 {
2966 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2967 return i915_seqno_passed(seqno, req->seqno);
2968 }
2969
2970 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2971 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2972
2973 struct drm_i915_gem_request *
2974 i915_gem_find_active_request(struct intel_engine_cs *ring);
2975
2976 bool i915_gem_retire_requests(struct drm_device *dev);
2977 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2978 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2979 bool interruptible);
2980
2981 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2982 {
2983 return unlikely(atomic_read(&error->reset_counter)
2984 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2985 }
2986
2987 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2988 {
2989 return atomic_read(&error->reset_counter) & I915_WEDGED;
2990 }
2991
2992 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2993 {
2994 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2995 }
2996
2997 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2998 {
2999 return dev_priv->gpu_error.stop_rings == 0 ||
3000 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3001 }
3002
3003 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3004 {
3005 return dev_priv->gpu_error.stop_rings == 0 ||
3006 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3007 }
3008
3009 void i915_gem_reset(struct drm_device *dev);
3010 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3011 int __must_check i915_gem_init(struct drm_device *dev);
3012 int i915_gem_init_rings(struct drm_device *dev);
3013 int __must_check i915_gem_init_hw(struct drm_device *dev);
3014 int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
3015 void i915_gem_init_swizzling(struct drm_device *dev);
3016 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
3017 int __must_check i915_gpu_idle(struct drm_device *dev);
3018 int __must_check i915_gem_suspend(struct drm_device *dev);
3019 void __i915_add_request(struct drm_i915_gem_request *req,
3020 struct drm_i915_gem_object *batch_obj,
3021 bool flush_caches);
3022 #define i915_add_request(req) \
3023 __i915_add_request(req, NULL, true)
3024 #define i915_add_request_no_flush(req) \
3025 __i915_add_request(req, NULL, false)
3026 int __i915_wait_request(struct drm_i915_gem_request *req,
3027 unsigned reset_counter,
3028 bool interruptible,
3029 s64 *timeout,
3030 struct intel_rps_client *rps);
3031 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
3032 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3033 int __must_check
3034 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3035 bool readonly);
3036 int __must_check
3037 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3038 bool write);
3039 int __must_check
3040 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3041 int __must_check
3042 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3043 u32 alignment,
3044 const struct i915_ggtt_view *view);
3045 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3046 const struct i915_ggtt_view *view);
3047 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3048 int align);
3049 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3050 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3051
3052 uint32_t
3053 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3054 uint32_t
3055 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3056 int tiling_mode, bool fenced);
3057
3058 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3059 enum i915_cache_level cache_level);
3060
3061 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3062 struct dma_buf *dma_buf);
3063
3064 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3065 struct drm_gem_object *gem_obj, int flags);
3066
3067 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3068 const struct i915_ggtt_view *view);
3069 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3070 struct i915_address_space *vm);
3071 static inline u64
3072 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3073 {
3074 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3075 }
3076
3077 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3078 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3079 const struct i915_ggtt_view *view);
3080 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3081 struct i915_address_space *vm);
3082
3083 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3084 struct i915_address_space *vm);
3085 struct i915_vma *
3086 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3087 struct i915_address_space *vm);
3088 struct i915_vma *
3089 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3090 const struct i915_ggtt_view *view);
3091
3092 struct i915_vma *
3093 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3094 struct i915_address_space *vm);
3095 struct i915_vma *
3096 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3097 const struct i915_ggtt_view *view);
3098
3099 static inline struct i915_vma *
3100 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3101 {
3102 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3103 }
3104 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3105
3106 /* Some GGTT VM helpers */
3107 #define i915_obj_to_ggtt(obj) \
3108 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3109 static inline bool i915_is_ggtt(struct i915_address_space *vm)
3110 {
3111 struct i915_address_space *ggtt =
3112 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3113 return vm == ggtt;
3114 }
3115
3116 static inline struct i915_hw_ppgtt *
3117 i915_vm_to_ppgtt(struct i915_address_space *vm)
3118 {
3119 WARN_ON(i915_is_ggtt(vm));
3120
3121 return container_of(vm, struct i915_hw_ppgtt, base);
3122 }
3123
3124
3125 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3126 {
3127 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3128 }
3129
3130 static inline unsigned long
3131 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3132 {
3133 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
3134 }
3135
3136 static inline int __must_check
3137 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3138 uint32_t alignment,
3139 unsigned flags)
3140 {
3141 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3142 alignment, flags | PIN_GLOBAL);
3143 }
3144
3145 static inline int
3146 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3147 {
3148 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3149 }
3150
3151 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3152 const struct i915_ggtt_view *view);
3153 static inline void
3154 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3155 {
3156 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3157 }
3158
3159 /* i915_gem_fence.c */
3160 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3161 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3162
3163 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3164 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3165
3166 void i915_gem_restore_fences(struct drm_device *dev);
3167
3168 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3169 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3170 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3171
3172 /* i915_gem_context.c */
3173 int __must_check i915_gem_context_init(struct drm_device *dev);
3174 void i915_gem_context_fini(struct drm_device *dev);
3175 void i915_gem_context_reset(struct drm_device *dev);
3176 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3177 int i915_gem_context_enable(struct drm_i915_gem_request *req);
3178 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3179 int i915_switch_context(struct drm_i915_gem_request *req);
3180 struct intel_context *
3181 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3182 void i915_gem_context_free(struct kref *ctx_ref);
3183 struct drm_i915_gem_object *
3184 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3185 static inline void i915_gem_context_reference(struct intel_context *ctx)
3186 {
3187 kref_get(&ctx->ref);
3188 }
3189
3190 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3191 {
3192 kref_put(&ctx->ref, i915_gem_context_free);
3193 }
3194
3195 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3196 {
3197 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3198 }
3199
3200 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3201 struct drm_file *file);
3202 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3203 struct drm_file *file);
3204 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3205 struct drm_file *file_priv);
3206 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3207 struct drm_file *file_priv);
3208
3209 /* i915_gem_evict.c */
3210 int __must_check i915_gem_evict_something(struct drm_device *dev,
3211 struct i915_address_space *vm,
3212 int min_size,
3213 unsigned alignment,
3214 unsigned cache_level,
3215 unsigned long start,
3216 unsigned long end,
3217 unsigned flags);
3218 int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3219 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3220
3221 /* belongs in i915_gem_gtt.h */
3222 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3223 {
3224 if (INTEL_INFO(dev)->gen < 6)
3225 intel_gtt_chipset_flush();
3226 }
3227
3228 /* i915_gem_stolen.c */
3229 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3230 struct drm_mm_node *node, u64 size,
3231 unsigned alignment);
3232 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3233 struct drm_mm_node *node, u64 size,
3234 unsigned alignment, u64 start,
3235 u64 end);
3236 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3237 struct drm_mm_node *node);
3238 int i915_gem_init_stolen(struct drm_device *dev);
3239 void i915_gem_cleanup_stolen(struct drm_device *dev);
3240 struct drm_i915_gem_object *
3241 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3242 struct drm_i915_gem_object *
3243 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3244 u32 stolen_offset,
3245 u32 gtt_offset,
3246 u32 size);
3247
3248 /* i915_gem_shrinker.c */
3249 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3250 unsigned long target,
3251 unsigned flags);
3252 #define I915_SHRINK_PURGEABLE 0x1
3253 #define I915_SHRINK_UNBOUND 0x2
3254 #define I915_SHRINK_BOUND 0x4
3255 #define I915_SHRINK_ACTIVE 0x8
3256 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3257 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3258
3259
3260 /* i915_gem_tiling.c */
3261 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3262 {
3263 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3264
3265 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3266 obj->tiling_mode != I915_TILING_NONE;
3267 }
3268
3269 /* i915_gem_debug.c */
3270 #if WATCH_LISTS
3271 int i915_verify_lists(struct drm_device *dev);
3272 #else
3273 #define i915_verify_lists(dev) 0
3274 #endif
3275
3276 /* i915_debugfs.c */
3277 int i915_debugfs_init(struct drm_minor *minor);
3278 void i915_debugfs_cleanup(struct drm_minor *minor);
3279 #ifdef CONFIG_DEBUG_FS
3280 int i915_debugfs_connector_add(struct drm_connector *connector);
3281 void intel_display_crc_init(struct drm_device *dev);
3282 #else
3283 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3284 { return 0; }
3285 static inline void intel_display_crc_init(struct drm_device *dev) {}
3286 #endif
3287
3288 /* i915_gpu_error.c */
3289 __printf(2, 3)
3290 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3291 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3292 const struct i915_error_state_file_priv *error);
3293 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3294 struct drm_i915_private *i915,
3295 size_t count, loff_t pos);
3296 static inline void i915_error_state_buf_release(
3297 struct drm_i915_error_state_buf *eb)
3298 {
3299 kfree(eb->buf);
3300 }
3301 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3302 const char *error_msg);
3303 void i915_error_state_get(struct drm_device *dev,
3304 struct i915_error_state_file_priv *error_priv);
3305 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3306 void i915_destroy_error_state(struct drm_device *dev);
3307
3308 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3309 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3310
3311 /* i915_cmd_parser.c */
3312 int i915_cmd_parser_get_version(void);
3313 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3314 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3315 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3316 int i915_parse_cmds(struct intel_engine_cs *ring,
3317 struct drm_i915_gem_object *batch_obj,
3318 struct drm_i915_gem_object *shadow_batch_obj,
3319 u32 batch_start_offset,
3320 u32 batch_len,
3321 bool is_master);
3322
3323 /* i915_suspend.c */
3324 extern int i915_save_state(struct drm_device *dev);
3325 extern int i915_restore_state(struct drm_device *dev);
3326
3327 /* i915_sysfs.c */
3328 void i915_setup_sysfs(struct drm_device *dev_priv);
3329 void i915_teardown_sysfs(struct drm_device *dev_priv);
3330
3331 /* intel_i2c.c */
3332 extern int intel_setup_gmbus(struct drm_device *dev);
3333 extern void intel_teardown_gmbus(struct drm_device *dev);
3334 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3335 unsigned int pin);
3336
3337 extern struct i2c_adapter *
3338 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3339 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3340 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3341 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3342 {
3343 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3344 }
3345 extern void intel_i2c_reset(struct drm_device *dev);
3346
3347 /* intel_bios.c */
3348 int intel_bios_init(struct drm_i915_private *dev_priv);
3349 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3350
3351 /* intel_opregion.c */
3352 #ifdef CONFIG_ACPI
3353 extern int intel_opregion_setup(struct drm_device *dev);
3354 extern void intel_opregion_init(struct drm_device *dev);
3355 extern void intel_opregion_fini(struct drm_device *dev);
3356 extern void intel_opregion_asle_intr(struct drm_device *dev);
3357 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3358 bool enable);
3359 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3360 pci_power_t state);
3361 #else
3362 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3363 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3364 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3365 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3366 static inline int
3367 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3368 {
3369 return 0;
3370 }
3371 static inline int
3372 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3373 {
3374 return 0;
3375 }
3376 #endif
3377
3378 /* intel_acpi.c */
3379 #ifdef CONFIG_ACPI
3380 extern void intel_register_dsm_handler(void);
3381 extern void intel_unregister_dsm_handler(void);
3382 #else
3383 static inline void intel_register_dsm_handler(void) { return; }
3384 static inline void intel_unregister_dsm_handler(void) { return; }
3385 #endif /* CONFIG_ACPI */
3386
3387 /* modesetting */
3388 extern void intel_modeset_init_hw(struct drm_device *dev);
3389 extern void intel_modeset_init(struct drm_device *dev);
3390 extern void intel_modeset_gem_init(struct drm_device *dev);
3391 extern void intel_modeset_cleanup(struct drm_device *dev);
3392 extern void intel_connector_unregister(struct intel_connector *);
3393 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3394 extern void intel_display_resume(struct drm_device *dev);
3395 extern void i915_redisable_vga(struct drm_device *dev);
3396 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3397 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3398 extern void intel_init_pch_refclk(struct drm_device *dev);
3399 extern void intel_set_rps(struct drm_device *dev, u8 val);
3400 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3401 bool enable);
3402 extern void intel_detect_pch(struct drm_device *dev);
3403 extern int intel_enable_rc6(const struct drm_device *dev);
3404
3405 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3406 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3407 struct drm_file *file);
3408 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3409 struct drm_file *file);
3410
3411 /* overlay */
3412 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3413 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3414 struct intel_overlay_error_state *error);
3415
3416 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3417 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3418 struct drm_device *dev,
3419 struct intel_display_error_state *error);
3420
3421 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3422 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3423
3424 /* intel_sideband.c */
3425 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3426 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3427 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3428 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3429 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3430 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3431 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3432 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3433 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3434 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3435 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3436 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3437 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3438 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3439 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3440 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3441 enum intel_sbi_destination destination);
3442 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3443 enum intel_sbi_destination destination);
3444 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3445 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3446
3447 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3448 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3449
3450 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3451 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3452
3453 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3454 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3455 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3456 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3457
3458 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3459 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3460 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3461 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3462
3463 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3464 * will be implemented using 2 32-bit writes in an arbitrary order with
3465 * an arbitrary delay between them. This can cause the hardware to
3466 * act upon the intermediate value, possibly leading to corruption and
3467 * machine death. You have been warned.
3468 */
3469 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3470 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3471
3472 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3473 u32 upper, lower, old_upper, loop = 0; \
3474 upper = I915_READ(upper_reg); \
3475 do { \
3476 old_upper = upper; \
3477 lower = I915_READ(lower_reg); \
3478 upper = I915_READ(upper_reg); \
3479 } while (upper != old_upper && loop++ < 2); \
3480 (u64)upper << 32 | lower; })
3481
3482 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3483 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3484
3485 #define __raw_read(x, s) \
3486 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3487 i915_reg_t reg) \
3488 { \
3489 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3490 }
3491
3492 #define __raw_write(x, s) \
3493 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3494 i915_reg_t reg, uint##x##_t val) \
3495 { \
3496 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3497 }
3498 __raw_read(8, b)
3499 __raw_read(16, w)
3500 __raw_read(32, l)
3501 __raw_read(64, q)
3502
3503 __raw_write(8, b)
3504 __raw_write(16, w)
3505 __raw_write(32, l)
3506 __raw_write(64, q)
3507
3508 #undef __raw_read
3509 #undef __raw_write
3510
3511 /* These are untraced mmio-accessors that are only valid to be used inside
3512 * criticial sections inside IRQ handlers where forcewake is explicitly
3513 * controlled.
3514 * Think twice, and think again, before using these.
3515 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3516 * intel_uncore_forcewake_irqunlock().
3517 */
3518 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3519 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3520 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3521
3522 /* "Broadcast RGB" property */
3523 #define INTEL_BROADCAST_RGB_AUTO 0
3524 #define INTEL_BROADCAST_RGB_FULL 1
3525 #define INTEL_BROADCAST_RGB_LIMITED 2
3526
3527 static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3528 {
3529 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3530 return VLV_VGACNTRL;
3531 else if (INTEL_INFO(dev)->gen >= 5)
3532 return CPU_VGACNTRL;
3533 else
3534 return VGACNTRL;
3535 }
3536
3537 static inline void __user *to_user_ptr(u64 address)
3538 {
3539 return (void __user *)(uintptr_t)address;
3540 }
3541
3542 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3543 {
3544 unsigned long j = msecs_to_jiffies(m);
3545
3546 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3547 }
3548
3549 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3550 {
3551 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3552 }
3553
3554 static inline unsigned long
3555 timespec_to_jiffies_timeout(const struct timespec *value)
3556 {
3557 unsigned long j = timespec_to_jiffies(value);
3558
3559 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3560 }
3561
3562 /*
3563 * If you need to wait X milliseconds between events A and B, but event B
3564 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3565 * when event A happened, then just before event B you call this function and
3566 * pass the timestamp as the first argument, and X as the second argument.
3567 */
3568 static inline void
3569 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3570 {
3571 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3572
3573 /*
3574 * Don't re-read the value of "jiffies" every time since it may change
3575 * behind our back and break the math.
3576 */
3577 tmp_jiffies = jiffies;
3578 target_jiffies = timestamp_jiffies +
3579 msecs_to_jiffies_timeout(to_wait_ms);
3580
3581 if (time_after(target_jiffies, tmp_jiffies)) {
3582 remaining_jiffies = target_jiffies - tmp_jiffies;
3583 while (remaining_jiffies)
3584 remaining_jiffies =
3585 schedule_timeout_uninterruptible(remaining_jiffies);
3586 }
3587 }
3588
3589 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3590 struct drm_i915_gem_request *req)
3591 {
3592 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3593 i915_gem_request_assign(&ring->trace_irq_req, req);
3594 }
3595
3596 #endif