]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Refactor intel_surf_alignment()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
585fb111 56
1da177e4
LT
57/* General customization:
58 */
59
1da177e4
LT
60#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
db1a6aa2 62#define DRIVER_DATE "20160111"
1da177e4 63
c883ef1b 64#undef WARN_ON
5f77eeb0
DV
65/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
152b2262 73#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
74#endif
75
cd9bfacb 76#undef WARN_ON_ONCE
152b2262 77#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 78
5f77eeb0
DV
79#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
c883ef1b 81
e2c719b7
RC
82/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
32753cb8
JL
91 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 93 DRM_ERROR(format); \
e2c719b7
RC
94 unlikely(__ret_warn_on); \
95})
96
152b2262
JL
97#define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 99
42a8ca4c
JN
100static inline const char *yesno(bool v)
101{
102 return v ? "yes" : "no";
103}
104
317c35d1 105enum pipe {
752aa88a 106 INVALID_PIPE = -1,
317c35d1
JB
107 PIPE_A = 0,
108 PIPE_B,
9db4a9c7 109 PIPE_C,
a57c774a
AK
110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
317c35d1 112};
9db4a9c7 113#define pipe_name(p) ((p) + 'A')
317c35d1 114
a5c961d1
PZ
115enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
a57c774a
AK
119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
a5c961d1
PZ
121};
122#define transcoder_name(t) ((t) + 'A')
123
84139d1e 124/*
31409e97
MR
125 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
126 * number of planes per CRTC. Not all platforms really have this many planes,
127 * which means some arrays of size I915_MAX_PLANES may have unused entries
128 * between the topmost sprite plane and the cursor plane.
84139d1e 129 */
80824003
JB
130enum plane {
131 PLANE_A = 0,
132 PLANE_B,
9db4a9c7 133 PLANE_C,
31409e97
MR
134 PLANE_CURSOR,
135 I915_MAX_PLANES,
80824003 136};
9db4a9c7 137#define plane_name(p) ((p) + 'A')
52440211 138
d615a166 139#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 140
2b139522
ED
141enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148};
149#define port_name(p) ((p) + 'A')
150
a09caddd 151#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
152
153enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156};
157
158enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161};
162
b97186f0
PZ
163enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
f52e353e 173 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
174 POWER_DOMAIN_PORT_DDI_A_LANES,
175 POWER_DOMAIN_PORT_DDI_B_LANES,
176 POWER_DOMAIN_PORT_DDI_C_LANES,
177 POWER_DOMAIN_PORT_DDI_D_LANES,
178 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
179 POWER_DOMAIN_PORT_DSI,
180 POWER_DOMAIN_PORT_CRT,
181 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 182 POWER_DOMAIN_VGA,
fbeeaa23 183 POWER_DOMAIN_AUDIO,
bd2bb1b9 184 POWER_DOMAIN_PLLS,
1407121a
S
185 POWER_DOMAIN_AUX_A,
186 POWER_DOMAIN_AUX_B,
187 POWER_DOMAIN_AUX_C,
188 POWER_DOMAIN_AUX_D,
f0ab43e6 189 POWER_DOMAIN_GMBUS,
dfa57627 190 POWER_DOMAIN_MODESET,
baa70707 191 POWER_DOMAIN_INIT,
bddc7645
ID
192
193 POWER_DOMAIN_NUM,
b97186f0
PZ
194};
195
196#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
197#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
198 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
199#define POWER_DOMAIN_TRANSCODER(tran) \
200 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
201 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 202
1d843f9d
EE
203enum hpd_pin {
204 HPD_NONE = 0,
1d843f9d
EE
205 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
206 HPD_CRT,
207 HPD_SDVO_B,
208 HPD_SDVO_C,
cc24fcdc 209 HPD_PORT_A,
1d843f9d
EE
210 HPD_PORT_B,
211 HPD_PORT_C,
212 HPD_PORT_D,
26951caf 213 HPD_PORT_E,
1d843f9d
EE
214 HPD_NUM_PINS
215};
216
c91711f9
JN
217#define for_each_hpd_pin(__pin) \
218 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
219
5fcece80
JN
220struct i915_hotplug {
221 struct work_struct hotplug_work;
222
223 struct {
224 unsigned long last_jiffies;
225 int count;
226 enum {
227 HPD_ENABLED = 0,
228 HPD_DISABLED = 1,
229 HPD_MARK_DISABLED = 2
230 } state;
231 } stats[HPD_NUM_PINS];
232 u32 event_bits;
233 struct delayed_work reenable_work;
234
235 struct intel_digital_port *irq_port[I915_MAX_PORTS];
236 u32 long_port_mask;
237 u32 short_port_mask;
238 struct work_struct dig_port_work;
239
240 /*
241 * if we get a HPD irq from DP and a HPD irq from non-DP
242 * the non-DP HPD could block the workqueue on a mode config
243 * mutex getting, that userspace may have taken. However
244 * userspace is waiting on the DP workqueue to run which is
245 * blocked behind the non-DP one.
246 */
247 struct workqueue_struct *dp_wq;
248};
249
2a2d5482
CW
250#define I915_GEM_GPU_DOMAINS \
251 (I915_GEM_DOMAIN_RENDER | \
252 I915_GEM_DOMAIN_SAMPLER | \
253 I915_GEM_DOMAIN_COMMAND | \
254 I915_GEM_DOMAIN_INSTRUCTION | \
255 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 256
055e393f
DL
257#define for_each_pipe(__dev_priv, __p) \
258 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
259#define for_each_plane(__dev_priv, __pipe, __p) \
260 for ((__p) = 0; \
261 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
262 (__p)++)
3bdcfc0c
DL
263#define for_each_sprite(__dev_priv, __p, __s) \
264 for ((__s) = 0; \
265 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
266 (__s)++)
9db4a9c7 267
d79b814d
DL
268#define for_each_crtc(dev, crtc) \
269 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
270
27321ae8
ML
271#define for_each_intel_plane(dev, intel_plane) \
272 list_for_each_entry(intel_plane, \
273 &dev->mode_config.plane_list, \
274 base.head)
275
262cd2e1
VS
276#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
277 list_for_each_entry(intel_plane, \
278 &(dev)->mode_config.plane_list, \
279 base.head) \
95150bdf 280 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 281
d063ae48
DL
282#define for_each_intel_crtc(dev, intel_crtc) \
283 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
284
b2784e15
DL
285#define for_each_intel_encoder(dev, intel_encoder) \
286 list_for_each_entry(intel_encoder, \
287 &(dev)->mode_config.encoder_list, \
288 base.head)
289
3a3371ff
ACO
290#define for_each_intel_connector(dev, intel_connector) \
291 list_for_each_entry(intel_connector, \
292 &dev->mode_config.connector_list, \
293 base.head)
294
6c2b7c12
DV
295#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
296 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 297 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 298
53f5e3ca
JB
299#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
300 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 301 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 302
b04c5bd6
BF
303#define for_each_power_domain(domain, mask) \
304 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 305 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 306
e7b903d2 307struct drm_i915_private;
ad46cb53 308struct i915_mm_struct;
5cc9ed4b 309struct i915_mmu_object;
e7b903d2 310
a6f766f3
CW
311struct drm_i915_file_private {
312 struct drm_i915_private *dev_priv;
313 struct drm_file *file;
314
315 struct {
316 spinlock_t lock;
317 struct list_head request_list;
d0bc54f2
CW
318/* 20ms is a fairly arbitrary limit (greater than the average frame time)
319 * chosen to prevent the CPU getting more than a frame ahead of the GPU
320 * (when using lax throttling for the frontbuffer). We also use it to
321 * offer free GPU waitboosts for severely congested workloads.
322 */
323#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
324 } mm;
325 struct idr context_idr;
326
2e1b8730
CW
327 struct intel_rps_client {
328 struct list_head link;
329 unsigned boosts;
330 } rps;
a6f766f3 331
2e1b8730 332 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
333};
334
46edb027
DV
335enum intel_dpll_id {
336 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
337 /* real shared dpll ids must be >= 0 */
9cd86933
DV
338 DPLL_ID_PCH_PLL_A = 0,
339 DPLL_ID_PCH_PLL_B = 1,
429d47d5 340 /* hsw/bdw */
9cd86933
DV
341 DPLL_ID_WRPLL1 = 0,
342 DPLL_ID_WRPLL2 = 1,
00490c22
ML
343 DPLL_ID_SPLL = 2,
344
429d47d5
S
345 /* skl */
346 DPLL_ID_SKL_DPLL1 = 0,
347 DPLL_ID_SKL_DPLL2 = 1,
348 DPLL_ID_SKL_DPLL3 = 2,
46edb027 349};
429d47d5 350#define I915_NUM_PLLS 3
46edb027 351
5358901f 352struct intel_dpll_hw_state {
dcfc3552 353 /* i9xx, pch plls */
66e985c0 354 uint32_t dpll;
8bcc2795 355 uint32_t dpll_md;
66e985c0
DV
356 uint32_t fp0;
357 uint32_t fp1;
dcfc3552
DL
358
359 /* hsw, bdw */
d452c5b6 360 uint32_t wrpll;
00490c22 361 uint32_t spll;
d1a2dc78
S
362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 366 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
dfb82408
S
373
374 /* bxt */
05712c15
ID
375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
5358901f
DV
377};
378
3e369b76 379struct intel_shared_dpll_config {
1e6f2ddc 380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
381 struct intel_dpll_hw_state hw_state;
382};
383
384struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
8bd31e67 386
ee7b9f93
JB
387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
96f6128c
DV
392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
e7b903d2
DV
396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
5358901f
DV
400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
ee7b9f93 403};
ee7b9f93 404
429d47d5
S
405#define SKL_DPLL0 0
406#define SKL_DPLL1 1
407#define SKL_DPLL2 2
408#define SKL_DPLL3 3
409
e69d0bc1
DV
410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
1da177e4
LT
423/* Interface history:
424 *
425 * 1.1: Original.
0d6aa60b
DA
426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
de227f5f 428 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 429 * 1.5: Add vblank pipe configuration
2228ed67
MD
430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
1da177e4
LT
432 */
433#define DRIVER_MAJOR 1
2228ed67 434#define DRIVER_MINOR 6
1da177e4
LT
435#define DRIVER_PATCHLEVEL 0
436
23bc5982 437#define WATCH_LISTS 0
673a394b 438
0a3e67a4
JB
439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
8ee1c3db 444struct intel_opregion {
115719fc
WD
445 struct opregion_header *header;
446 struct opregion_acpi *acpi;
447 struct opregion_swsci *swsci;
ebde53c7
JN
448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
115719fc 450 struct opregion_asle *asle;
04ebaadb 451 void *rvda;
82730385 452 const void *vbt;
ada8f955 453 u32 vbt_size;
115719fc 454 u32 *lid_state;
91a60f20 455 struct work_struct asle_work;
8ee1c3db 456};
44834a67 457#define OPREGION_SIZE (8*1024)
8ee1c3db 458
6ef3d427
CW
459struct intel_overlay;
460struct intel_overlay_error_state;
461
de151cf6 462#define I915_FENCE_REG_NONE -1
42b5aeab
VS
463#define I915_MAX_NUM_FENCES 32
464/* 32 fences + sign bit for FENCE_REG_NONE */
465#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
466
467struct drm_i915_fence_reg {
007cc8ac 468 struct list_head lru_list;
caea7476 469 struct drm_i915_gem_object *obj;
1690e1eb 470 int pin_count;
de151cf6 471};
7c1c2871 472
9b9d172d 473struct sdvo_device_mapping {
e957d772 474 u8 initialized;
9b9d172d 475 u8 dvo_port;
476 u8 slave_addr;
477 u8 dvo_wiring;
e957d772 478 u8 i2c_pin;
b1083333 479 u8 ddc_pin;
9b9d172d 480};
481
c4a1d9e4
CW
482struct intel_display_error_state;
483
63eeaf38 484struct drm_i915_error_state {
742cbee8 485 struct kref ref;
585b0288
BW
486 struct timeval time;
487
cb383002 488 char error_msg[128];
eb5be9d0 489 int iommu;
48b031e3 490 u32 reset_count;
62d5d69b 491 u32 suspend_count;
cb383002 492
585b0288 493 /* Generic register state */
63eeaf38
JB
494 u32 eir;
495 u32 pgtbl_er;
be998e2e 496 u32 ier;
885ea5a8 497 u32 gtier[4];
b9a3906b 498 u32 ccid;
0f3b6849
CW
499 u32 derrmr;
500 u32 forcewake;
585b0288
BW
501 u32 error; /* gen6+ */
502 u32 err_int; /* gen7 */
6c826f34
MK
503 u32 fault_data0; /* gen8, gen9 */
504 u32 fault_data1; /* gen8, gen9 */
585b0288 505 u32 done_reg;
91ec5d11
BW
506 u32 gac_eco;
507 u32 gam_ecochk;
508 u32 gab_ctl;
509 u32 gfx_mode;
585b0288 510 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
511 u64 fence[I915_MAX_NUM_FENCES];
512 struct intel_overlay_error_state *overlay;
513 struct intel_display_error_state *display;
0ca36d78 514 struct drm_i915_error_object *semaphore_obj;
585b0288 515
52d39a21 516 struct drm_i915_error_ring {
372fbb8e 517 bool valid;
362b8af7
BW
518 /* Software tracked state */
519 bool waiting;
520 int hangcheck_score;
521 enum intel_ring_hangcheck_action hangcheck_action;
522 int num_requests;
523
524 /* our own tracking of ring head and tail */
525 u32 cpu_ring_head;
526 u32 cpu_ring_tail;
527
528 u32 semaphore_seqno[I915_NUM_RINGS - 1];
529
530 /* Register state */
94f8cf10 531 u32 start;
362b8af7
BW
532 u32 tail;
533 u32 head;
534 u32 ctl;
535 u32 hws;
536 u32 ipeir;
537 u32 ipehr;
538 u32 instdone;
362b8af7
BW
539 u32 bbstate;
540 u32 instpm;
541 u32 instps;
542 u32 seqno;
543 u64 bbaddr;
50877445 544 u64 acthd;
362b8af7 545 u32 fault_reg;
13ffadd1 546 u64 faddr;
362b8af7
BW
547 u32 rc_psmi; /* sleep state */
548 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
549
52d39a21
CW
550 struct drm_i915_error_object {
551 int page_count;
e1f12325 552 u64 gtt_offset;
52d39a21 553 u32 *pages[0];
ab0e7ff9 554 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 555
52d39a21
CW
556 struct drm_i915_error_request {
557 long jiffies;
558 u32 seqno;
ee4f42b1 559 u32 tail;
52d39a21 560 } *requests;
6c7a01ec
BW
561
562 struct {
563 u32 gfx_mode;
564 union {
565 u64 pdp[4];
566 u32 pp_dir_base;
567 };
568 } vm_info;
ab0e7ff9
CW
569
570 pid_t pid;
571 char comm[TASK_COMM_LEN];
52d39a21 572 } ring[I915_NUM_RINGS];
3a448734 573
9df30794 574 struct drm_i915_error_buffer {
a779e5ab 575 u32 size;
9df30794 576 u32 name;
b4716185 577 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 578 u64 gtt_offset;
9df30794
CW
579 u32 read_domains;
580 u32 write_domain;
4b9de737 581 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
582 s32 pinned:2;
583 u32 tiling:2;
584 u32 dirty:1;
585 u32 purgeable:1;
5cc9ed4b 586 u32 userptr:1;
5d1333fc 587 s32 ring:4;
f56383cb 588 u32 cache_level:3;
95f5301d 589 } **active_bo, **pinned_bo;
6c7a01ec 590
95f5301d 591 u32 *active_bo_count, *pinned_bo_count;
3a448734 592 u32 vm_count;
63eeaf38
JB
593};
594
7bd688cd 595struct intel_connector;
820d2d77 596struct intel_encoder;
5cec258b 597struct intel_crtc_state;
5724dbd1 598struct intel_initial_plane_config;
0e8ffe1b 599struct intel_crtc;
ee9300bb
DV
600struct intel_limit;
601struct dpll;
b8cecdf5 602
e70236a8 603struct drm_i915_display_funcs {
e70236a8
JB
604 int (*get_display_clock_speed)(struct drm_device *dev);
605 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
606 /**
607 * find_dpll() - Find the best values for the PLL
608 * @limit: limits for the PLL
609 * @crtc: current CRTC
610 * @target: target frequency in kHz
611 * @refclk: reference clock frequency in kHz
612 * @match_clock: if provided, @best_clock P divider must
613 * match the P divider from @match_clock
614 * used for LVDS downclocking
615 * @best_clock: best PLL values found
616 *
617 * Returns true on success, false on failure.
618 */
619 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 620 struct intel_crtc_state *crtc_state,
ee9300bb
DV
621 int target, int refclk,
622 struct dpll *match_clock,
623 struct dpll *best_clock);
86c8bbbe
MR
624 int (*compute_pipe_wm)(struct intel_crtc *crtc,
625 struct drm_atomic_state *state);
396e33ae
MR
626 int (*compute_intermediate_wm)(struct drm_device *dev,
627 struct intel_crtc *intel_crtc,
628 struct intel_crtc_state *newstate);
629 void (*initial_watermarks)(struct intel_crtc_state *cstate);
630 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
46ba614c 631 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
632 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
633 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
634 /* Returns the active state of the crtc, and if the crtc is active,
635 * fills out the pipe-config with the hw state. */
636 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 637 struct intel_crtc_state *);
5724dbd1
DL
638 void (*get_initial_plane_config)(struct intel_crtc *,
639 struct intel_initial_plane_config *);
190f68c5
ACO
640 int (*crtc_compute_clock)(struct intel_crtc *crtc,
641 struct intel_crtc_state *crtc_state);
76e5a89c
DV
642 void (*crtc_enable)(struct drm_crtc *crtc);
643 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
644 void (*audio_codec_enable)(struct drm_connector *connector,
645 struct intel_encoder *encoder,
5e7234c9 646 const struct drm_display_mode *adjusted_mode);
69bfe1a9 647 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 648 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 649 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
650 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
651 struct drm_framebuffer *fb,
ed8d1975 652 struct drm_i915_gem_object *obj,
6258fbe2 653 struct drm_i915_gem_request *req,
ed8d1975 654 uint32_t flags);
20afbda2 655 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
656 /* clock updates for mode set */
657 /* cursor updates */
658 /* render clock increase/decrease */
659 /* display clock increase/decrease */
660 /* pll clock increase/decrease */
e70236a8
JB
661};
662
48c1026a
MK
663enum forcewake_domain_id {
664 FW_DOMAIN_ID_RENDER = 0,
665 FW_DOMAIN_ID_BLITTER,
666 FW_DOMAIN_ID_MEDIA,
667
668 FW_DOMAIN_ID_COUNT
669};
670
671enum forcewake_domains {
672 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
673 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
674 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
675 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
676 FORCEWAKE_BLITTER |
677 FORCEWAKE_MEDIA)
678};
679
907b28c5 680struct intel_uncore_funcs {
c8d9a590 681 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 682 enum forcewake_domains domains);
c8d9a590 683 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 684 enum forcewake_domains domains);
0b274481 685
f0f59a00
VS
686 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
687 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
688 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
689 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 690
f0f59a00 691 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 692 uint8_t val, bool trace);
f0f59a00 693 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 694 uint16_t val, bool trace);
f0f59a00 695 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 696 uint32_t val, bool trace);
f0f59a00 697 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 698 uint64_t val, bool trace);
990bbdad
CW
699};
700
907b28c5
CW
701struct intel_uncore {
702 spinlock_t lock; /** lock is also taken in irq contexts. */
703
704 struct intel_uncore_funcs funcs;
705
706 unsigned fifo_count;
48c1026a 707 enum forcewake_domains fw_domains;
b2cff0db
CW
708
709 struct intel_uncore_forcewake_domain {
710 struct drm_i915_private *i915;
48c1026a 711 enum forcewake_domain_id id;
b2cff0db
CW
712 unsigned wake_count;
713 struct timer_list timer;
f0f59a00 714 i915_reg_t reg_set;
05a2fb15
MK
715 u32 val_set;
716 u32 val_clear;
f0f59a00
VS
717 i915_reg_t reg_ack;
718 i915_reg_t reg_post;
05a2fb15 719 u32 val_reset;
b2cff0db 720 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
721
722 int unclaimed_mmio_check;
b2cff0db
CW
723};
724
725/* Iterate over initialised fw domains */
726#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
727 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
728 (i__) < FW_DOMAIN_ID_COUNT; \
729 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 730 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
731
732#define for_each_fw_domain(domain__, dev_priv__, i__) \
733 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 734
b6e7d894
DL
735#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
736#define CSR_VERSION_MAJOR(version) ((version) >> 16)
737#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
738
eb805623 739struct intel_csr {
8144ac59 740 struct work_struct work;
eb805623 741 const char *fw_path;
a7f749f9 742 uint32_t *dmc_payload;
eb805623 743 uint32_t dmc_fw_size;
b6e7d894 744 uint32_t version;
eb805623 745 uint32_t mmio_count;
f0f59a00 746 i915_reg_t mmioaddr[8];
eb805623
DV
747 uint32_t mmiodata[8];
748};
749
79fc46df
DL
750#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
751 func(is_mobile) sep \
752 func(is_i85x) sep \
753 func(is_i915g) sep \
754 func(is_i945gm) sep \
755 func(is_g33) sep \
756 func(need_gfx_hws) sep \
757 func(is_g4x) sep \
758 func(is_pineview) sep \
759 func(is_broadwater) sep \
760 func(is_crestline) sep \
761 func(is_ivybridge) sep \
762 func(is_valleyview) sep \
666a4537 763 func(is_cherryview) sep \
79fc46df 764 func(is_haswell) sep \
7201c0b3 765 func(is_skylake) sep \
7526ac19 766 func(is_broxton) sep \
ef11bdb3 767 func(is_kabylake) sep \
b833d685 768 func(is_preliminary) sep \
79fc46df
DL
769 func(has_fbc) sep \
770 func(has_pipe_cxsr) sep \
771 func(has_hotplug) sep \
772 func(cursor_needs_physical) sep \
773 func(has_overlay) sep \
774 func(overlay_needs_physical) sep \
775 func(supports_tv) sep \
dd93be58 776 func(has_llc) sep \
30568c45
DL
777 func(has_ddi) sep \
778 func(has_fpga_dbg)
c96ea64e 779
a587f779
DL
780#define DEFINE_FLAG(name) u8 name:1
781#define SEP_SEMICOLON ;
c96ea64e 782
cfdf1fa2 783struct intel_device_info {
10fce67a 784 u32 display_mmio_offset;
87f1f465 785 u16 device_id;
7eb552ae 786 u8 num_pipes:3;
d615a166 787 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 788 u8 gen;
73ae478c 789 u8 ring_mask; /* Rings supported by the HW */
a587f779 790 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
791 /* Register offsets for the various display pipes and transcoders */
792 int pipe_offsets[I915_MAX_TRANSCODERS];
793 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 794 int palette_offsets[I915_MAX_PIPES];
5efb3e28 795 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
796
797 /* Slice/subslice/EU info */
798 u8 slice_total;
799 u8 subslice_total;
800 u8 subslice_per_slice;
801 u8 eu_total;
802 u8 eu_per_subslice;
b7668791
DL
803 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
804 u8 subslice_7eu[3];
3873218f
JM
805 u8 has_slice_pg:1;
806 u8 has_subslice_pg:1;
807 u8 has_eu_pg:1;
cfdf1fa2
KH
808};
809
a587f779
DL
810#undef DEFINE_FLAG
811#undef SEP_SEMICOLON
812
7faf1ab2
DV
813enum i915_cache_level {
814 I915_CACHE_NONE = 0,
350ec881
CW
815 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
816 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
817 caches, eg sampler/render caches, and the
818 large Last-Level-Cache. LLC is coherent with
819 the CPU, but L3 is only visible to the GPU. */
651d794f 820 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
821};
822
e59ec13d
MK
823struct i915_ctx_hang_stats {
824 /* This context had batch pending when hang was declared */
825 unsigned batch_pending;
826
827 /* This context had batch active when hang was declared */
828 unsigned batch_active;
be62acb4
MK
829
830 /* Time when this context was last blamed for a GPU reset */
831 unsigned long guilty_ts;
832
676fa572
CW
833 /* If the contexts causes a second GPU hang within this time,
834 * it is permanently banned from submitting any more work.
835 */
836 unsigned long ban_period_seconds;
837
be62acb4
MK
838 /* This context is banned to submit more work */
839 bool banned;
e59ec13d 840};
40521054
BW
841
842/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 843#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
844
845#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
846/**
847 * struct intel_context - as the name implies, represents a context.
848 * @ref: reference count.
849 * @user_handle: userspace tracking identity for this context.
850 * @remap_slice: l3 row remapping information.
b1b38278
DW
851 * @flags: context specific flags:
852 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
853 * @file_priv: filp associated with this context (NULL for global default
854 * context).
855 * @hang_stats: information about the role of this context in possible GPU
856 * hangs.
7df113e4 857 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
858 * @legacy_hw_ctx: render context backing object and whether it is correctly
859 * initialized (legacy ring submission mechanism only).
860 * @link: link in the global list of contexts.
861 *
862 * Contexts are memory images used by the hardware to store copies of their
863 * internal state.
864 */
273497e5 865struct intel_context {
dce3271b 866 struct kref ref;
821d66dd 867 int user_handle;
3ccfd19d 868 uint8_t remap_slice;
9ea4feec 869 struct drm_i915_private *i915;
b1b38278 870 int flags;
40521054 871 struct drm_i915_file_private *file_priv;
e59ec13d 872 struct i915_ctx_hang_stats hang_stats;
ae6c4806 873 struct i915_hw_ppgtt *ppgtt;
a33afea5 874
c9e003af 875 /* Legacy ring buffer submission */
ea0c76f8
OM
876 struct {
877 struct drm_i915_gem_object *rcs_state;
878 bool initialized;
879 } legacy_hw_ctx;
880
c9e003af
OM
881 /* Execlists */
882 struct {
883 struct drm_i915_gem_object *state;
84c2377f 884 struct intel_ringbuffer *ringbuf;
a7cbedec 885 int pin_count;
c9e003af
OM
886 } engine[I915_NUM_RINGS];
887
a33afea5 888 struct list_head link;
40521054
BW
889};
890
a4001f1b
PZ
891enum fb_op_origin {
892 ORIGIN_GTT,
893 ORIGIN_CPU,
894 ORIGIN_CS,
895 ORIGIN_FLIP,
74b4ea1e 896 ORIGIN_DIRTYFB,
a4001f1b
PZ
897};
898
5c3fe8b0 899struct i915_fbc {
25ad93fd
PZ
900 /* This is always the inner lock when overlapping with struct_mutex and
901 * it's the outer lock when overlapping with stolen_lock. */
902 struct mutex lock;
5e59f717 903 unsigned threshold;
5c3fe8b0 904 unsigned int fb_id;
dbef0f15
PZ
905 unsigned int possible_framebuffer_bits;
906 unsigned int busy_bits;
e35fef21 907 struct intel_crtc *crtc;
5c3fe8b0
BW
908 int y;
909
c4213885 910 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
911 struct drm_mm_node *compressed_llb;
912
da46f936
RV
913 bool false_color;
914
d029bcad 915 bool enabled;
0e631adc 916 bool active;
9adccc60 917
5c3fe8b0 918 struct intel_fbc_work {
128d7356
PZ
919 bool scheduled;
920 struct work_struct work;
5c3fe8b0 921 struct drm_framebuffer *fb;
128d7356
PZ
922 unsigned long enable_jiffies;
923 } work;
5c3fe8b0 924
bf6189c6 925 const char *no_fbc_reason;
ff2a3117 926
0e631adc
PZ
927 bool (*is_active)(struct drm_i915_private *dev_priv);
928 void (*activate)(struct intel_crtc *crtc);
929 void (*deactivate)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
930};
931
96178eeb
VK
932/**
933 * HIGH_RR is the highest eDP panel refresh rate read from EDID
934 * LOW_RR is the lowest eDP panel refresh rate found from EDID
935 * parsing for same resolution.
936 */
937enum drrs_refresh_rate_type {
938 DRRS_HIGH_RR,
939 DRRS_LOW_RR,
940 DRRS_MAX_RR, /* RR count */
941};
942
943enum drrs_support_type {
944 DRRS_NOT_SUPPORTED = 0,
945 STATIC_DRRS_SUPPORT = 1,
946 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
947};
948
2807cf69 949struct intel_dp;
96178eeb
VK
950struct i915_drrs {
951 struct mutex mutex;
952 struct delayed_work work;
953 struct intel_dp *dp;
954 unsigned busy_frontbuffer_bits;
955 enum drrs_refresh_rate_type refresh_rate_type;
956 enum drrs_support_type type;
957};
958
a031d709 959struct i915_psr {
f0355c4a 960 struct mutex lock;
a031d709
RV
961 bool sink_support;
962 bool source_ok;
2807cf69 963 struct intel_dp *enabled;
7c8f8a70
RV
964 bool active;
965 struct delayed_work work;
9ca15301 966 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
967 bool psr2_support;
968 bool aux_frame_sync;
3f51e471 969};
5c3fe8b0 970
3bad0781 971enum intel_pch {
f0350830 972 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
973 PCH_IBX, /* Ibexpeak PCH */
974 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 975 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 976 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 977 PCH_NOP,
3bad0781
ZW
978};
979
988d6ee8
PZ
980enum intel_sbi_destination {
981 SBI_ICLK,
982 SBI_MPHY,
983};
984
b690e96c 985#define QUIRK_PIPEA_FORCE (1<<0)
435793df 986#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 987#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 988#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 989#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 990#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 991
8be48d92 992struct intel_fbdev;
1630fe75 993struct intel_fbc_work;
38651674 994
c2b9152f
DV
995struct intel_gmbus {
996 struct i2c_adapter adapter;
f2ce9faf 997 u32 force_bit;
c2b9152f 998 u32 reg0;
f0f59a00 999 i915_reg_t gpio_reg;
c167a6fc 1000 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1001 struct drm_i915_private *dev_priv;
1002};
1003
f4c956ad 1004struct i915_suspend_saved_registers {
e948e994 1005 u32 saveDSPARB;
ba8bbcf6 1006 u32 saveLVDS;
585fb111
JB
1007 u32 savePP_ON_DELAYS;
1008 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1009 u32 savePP_ON;
1010 u32 savePP_OFF;
1011 u32 savePP_CONTROL;
585fb111 1012 u32 savePP_DIVISOR;
ba8bbcf6 1013 u32 saveFBC_CONTROL;
1f84e550 1014 u32 saveCACHE_MODE_0;
1f84e550 1015 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1016 u32 saveSWF0[16];
1017 u32 saveSWF1[16];
85fa792b 1018 u32 saveSWF3[3];
4b9de737 1019 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1020 u32 savePCH_PORT_HOTPLUG;
9f49c376 1021 u16 saveGCDGMBUS;
f4c956ad 1022};
c85aa885 1023
ddeea5b0
ID
1024struct vlv_s0ix_state {
1025 /* GAM */
1026 u32 wr_watermark;
1027 u32 gfx_prio_ctrl;
1028 u32 arb_mode;
1029 u32 gfx_pend_tlb0;
1030 u32 gfx_pend_tlb1;
1031 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1032 u32 media_max_req_count;
1033 u32 gfx_max_req_count;
1034 u32 render_hwsp;
1035 u32 ecochk;
1036 u32 bsd_hwsp;
1037 u32 blt_hwsp;
1038 u32 tlb_rd_addr;
1039
1040 /* MBC */
1041 u32 g3dctl;
1042 u32 gsckgctl;
1043 u32 mbctl;
1044
1045 /* GCP */
1046 u32 ucgctl1;
1047 u32 ucgctl3;
1048 u32 rcgctl1;
1049 u32 rcgctl2;
1050 u32 rstctl;
1051 u32 misccpctl;
1052
1053 /* GPM */
1054 u32 gfxpause;
1055 u32 rpdeuhwtc;
1056 u32 rpdeuc;
1057 u32 ecobus;
1058 u32 pwrdwnupctl;
1059 u32 rp_down_timeout;
1060 u32 rp_deucsw;
1061 u32 rcubmabdtmr;
1062 u32 rcedata;
1063 u32 spare2gh;
1064
1065 /* Display 1 CZ domain */
1066 u32 gt_imr;
1067 u32 gt_ier;
1068 u32 pm_imr;
1069 u32 pm_ier;
1070 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1071
1072 /* GT SA CZ domain */
1073 u32 tilectl;
1074 u32 gt_fifoctl;
1075 u32 gtlc_wake_ctrl;
1076 u32 gtlc_survive;
1077 u32 pmwgicz;
1078
1079 /* Display 2 CZ domain */
1080 u32 gu_ctl0;
1081 u32 gu_ctl1;
9c25210f 1082 u32 pcbr;
ddeea5b0
ID
1083 u32 clock_gate_dis2;
1084};
1085
bf225f20
CW
1086struct intel_rps_ei {
1087 u32 cz_clock;
1088 u32 render_c0;
1089 u32 media_c0;
31685c25
D
1090};
1091
c85aa885 1092struct intel_gen6_power_mgmt {
d4d70aa5
ID
1093 /*
1094 * work, interrupts_enabled and pm_iir are protected by
1095 * dev_priv->irq_lock
1096 */
c85aa885 1097 struct work_struct work;
d4d70aa5 1098 bool interrupts_enabled;
c85aa885 1099 u32 pm_iir;
59cdb63d 1100
b39fb297
BW
1101 /* Frequencies are stored in potentially platform dependent multiples.
1102 * In other words, *_freq needs to be multiplied by X to be interesting.
1103 * Soft limits are those which are used for the dynamic reclocking done
1104 * by the driver (raise frequencies under heavy loads, and lower for
1105 * lighter loads). Hard limits are those imposed by the hardware.
1106 *
1107 * A distinction is made for overclocking, which is never enabled by
1108 * default, and is considered to be above the hard limit if it's
1109 * possible at all.
1110 */
1111 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1112 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1113 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1114 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1115 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1116 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1117 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1118 u8 rp1_freq; /* "less than" RP0 power/freqency */
1119 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1120
8fb55197
CW
1121 u8 up_threshold; /* Current %busy required to uplock */
1122 u8 down_threshold; /* Current %busy required to downclock */
1123
dd75fdc8
CW
1124 int last_adj;
1125 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1126
8d3afd7d
CW
1127 spinlock_t client_lock;
1128 struct list_head clients;
1129 bool client_boost;
1130
c0951f0c 1131 bool enabled;
1a01ab3b 1132 struct delayed_work delayed_resume_work;
1854d5ca 1133 unsigned boosts;
4fc688ce 1134
2e1b8730 1135 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1136
bf225f20
CW
1137 /* manual wa residency calculations */
1138 struct intel_rps_ei up_ei, down_ei;
1139
4fc688ce
JB
1140 /*
1141 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1142 * Must be taken after struct_mutex if nested. Note that
1143 * this lock may be held for long periods of time when
1144 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1145 */
1146 struct mutex hw_lock;
c85aa885
DV
1147};
1148
1a240d4d
DV
1149/* defined intel_pm.c */
1150extern spinlock_t mchdev_lock;
1151
c85aa885
DV
1152struct intel_ilk_power_mgmt {
1153 u8 cur_delay;
1154 u8 min_delay;
1155 u8 max_delay;
1156 u8 fmax;
1157 u8 fstart;
1158
1159 u64 last_count1;
1160 unsigned long last_time1;
1161 unsigned long chipset_power;
1162 u64 last_count2;
5ed0bdf2 1163 u64 last_time2;
c85aa885
DV
1164 unsigned long gfx_power;
1165 u8 corr;
1166
1167 int c_m;
1168 int r_t;
1169};
1170
c6cb582e
ID
1171struct drm_i915_private;
1172struct i915_power_well;
1173
1174struct i915_power_well_ops {
1175 /*
1176 * Synchronize the well's hw state to match the current sw state, for
1177 * example enable/disable it based on the current refcount. Called
1178 * during driver init and resume time, possibly after first calling
1179 * the enable/disable handlers.
1180 */
1181 void (*sync_hw)(struct drm_i915_private *dev_priv,
1182 struct i915_power_well *power_well);
1183 /*
1184 * Enable the well and resources that depend on it (for example
1185 * interrupts located on the well). Called after the 0->1 refcount
1186 * transition.
1187 */
1188 void (*enable)(struct drm_i915_private *dev_priv,
1189 struct i915_power_well *power_well);
1190 /*
1191 * Disable the well and resources that depend on it. Called after
1192 * the 1->0 refcount transition.
1193 */
1194 void (*disable)(struct drm_i915_private *dev_priv,
1195 struct i915_power_well *power_well);
1196 /* Returns the hw enabled state. */
1197 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199};
1200
a38911a3
WX
1201/* Power well structure for haswell */
1202struct i915_power_well {
c1ca727f 1203 const char *name;
6f3ef5dd 1204 bool always_on;
a38911a3
WX
1205 /* power well enable/disable usage count */
1206 int count;
bfafe93a
ID
1207 /* cached hw enabled state */
1208 bool hw_enabled;
c1ca727f 1209 unsigned long domains;
77961eb9 1210 unsigned long data;
c6cb582e 1211 const struct i915_power_well_ops *ops;
a38911a3
WX
1212};
1213
83c00f55 1214struct i915_power_domains {
baa70707
ID
1215 /*
1216 * Power wells needed for initialization at driver init and suspend
1217 * time are on. They are kept on until after the first modeset.
1218 */
1219 bool init_power_on;
0d116a29 1220 bool initializing;
c1ca727f 1221 int power_well_count;
baa70707 1222
83c00f55 1223 struct mutex lock;
1da51581 1224 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1225 struct i915_power_well *power_wells;
83c00f55
ID
1226};
1227
35a85ac6 1228#define MAX_L3_SLICES 2
a4da4fa4 1229struct intel_l3_parity {
35a85ac6 1230 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1231 struct work_struct error_work;
35a85ac6 1232 int which_slice;
a4da4fa4
DV
1233};
1234
4b5aed62 1235struct i915_gem_mm {
4b5aed62
DV
1236 /** Memory allocator for GTT stolen memory */
1237 struct drm_mm stolen;
92e97d2f
PZ
1238 /** Protects the usage of the GTT stolen memory allocator. This is
1239 * always the inner lock when overlapping with struct_mutex. */
1240 struct mutex stolen_lock;
1241
4b5aed62
DV
1242 /** List of all objects in gtt_space. Used to restore gtt
1243 * mappings on resume */
1244 struct list_head bound_list;
1245 /**
1246 * List of objects which are not bound to the GTT (thus
1247 * are idle and not used by the GPU) but still have
1248 * (presumably uncached) pages still attached.
1249 */
1250 struct list_head unbound_list;
1251
1252 /** Usable portion of the GTT for GEM */
1253 unsigned long stolen_base; /* limited to low memory (32-bit) */
1254
4b5aed62
DV
1255 /** PPGTT used for aliasing the PPGTT with the GTT */
1256 struct i915_hw_ppgtt *aliasing_ppgtt;
1257
2cfcd32a 1258 struct notifier_block oom_notifier;
ceabbba5 1259 struct shrinker shrinker;
4b5aed62
DV
1260 bool shrinker_no_lock_stealing;
1261
4b5aed62
DV
1262 /** LRU list of objects with fence regs on them. */
1263 struct list_head fence_list;
1264
1265 /**
1266 * We leave the user IRQ off as much as possible,
1267 * but this means that requests will finish and never
1268 * be retired once the system goes idle. Set a timer to
1269 * fire periodically while the ring is running. When it
1270 * fires, go retire requests.
1271 */
1272 struct delayed_work retire_work;
1273
b29c19b6
CW
1274 /**
1275 * When we detect an idle GPU, we want to turn on
1276 * powersaving features. So once we see that there
1277 * are no more requests outstanding and no more
1278 * arrive within a small period of time, we fire
1279 * off the idle_work.
1280 */
1281 struct delayed_work idle_work;
1282
4b5aed62
DV
1283 /**
1284 * Are we in a non-interruptible section of code like
1285 * modesetting?
1286 */
1287 bool interruptible;
1288
f62a0076
CW
1289 /**
1290 * Is the GPU currently considered idle, or busy executing userspace
1291 * requests? Whilst idle, we attempt to power down the hardware and
1292 * display clocks. In order to reduce the effect on performance, there
1293 * is a slight delay before we do so.
1294 */
1295 bool busy;
1296
bdf1e7e3
DV
1297 /* the indicator for dispatch video commands on two BSD rings */
1298 int bsd_ring_dispatch_index;
1299
4b5aed62
DV
1300 /** Bit 6 swizzling required for X tiling */
1301 uint32_t bit_6_swizzle_x;
1302 /** Bit 6 swizzling required for Y tiling */
1303 uint32_t bit_6_swizzle_y;
1304
4b5aed62 1305 /* accounting, useful for userland debugging */
c20e8355 1306 spinlock_t object_stat_lock;
4b5aed62
DV
1307 size_t object_memory;
1308 u32 object_count;
1309};
1310
edc3d884 1311struct drm_i915_error_state_buf {
0a4cd7c8 1312 struct drm_i915_private *i915;
edc3d884
MK
1313 unsigned bytes;
1314 unsigned size;
1315 int err;
1316 u8 *buf;
1317 loff_t start;
1318 loff_t pos;
1319};
1320
fc16b48b
MK
1321struct i915_error_state_file_priv {
1322 struct drm_device *dev;
1323 struct drm_i915_error_state *error;
1324};
1325
99584db3
DV
1326struct i915_gpu_error {
1327 /* For hangcheck timer */
1328#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1329#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1330 /* Hang gpu twice in this window and your context gets banned */
1331#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1332
737b1506
CW
1333 struct workqueue_struct *hangcheck_wq;
1334 struct delayed_work hangcheck_work;
99584db3
DV
1335
1336 /* For reset and error_state handling. */
1337 spinlock_t lock;
1338 /* Protected by the above dev->gpu_error.lock. */
1339 struct drm_i915_error_state *first_error;
094f9a54
CW
1340
1341 unsigned long missed_irq_rings;
1342
1f83fee0 1343 /**
2ac0f450 1344 * State variable controlling the reset flow and count
1f83fee0 1345 *
2ac0f450
MK
1346 * This is a counter which gets incremented when reset is triggered,
1347 * and again when reset has been handled. So odd values (lowest bit set)
1348 * means that reset is in progress and even values that
1349 * (reset_counter >> 1):th reset was successfully completed.
1350 *
1351 * If reset is not completed succesfully, the I915_WEDGE bit is
1352 * set meaning that hardware is terminally sour and there is no
1353 * recovery. All waiters on the reset_queue will be woken when
1354 * that happens.
1355 *
1356 * This counter is used by the wait_seqno code to notice that reset
1357 * event happened and it needs to restart the entire ioctl (since most
1358 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1359 *
1360 * This is important for lock-free wait paths, where no contended lock
1361 * naturally enforces the correct ordering between the bail-out of the
1362 * waiter and the gpu reset work code.
1f83fee0
DV
1363 */
1364 atomic_t reset_counter;
1365
1f83fee0 1366#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1367#define I915_WEDGED (1 << 31)
1f83fee0
DV
1368
1369 /**
1370 * Waitqueue to signal when the reset has completed. Used by clients
1371 * that wait for dev_priv->mm.wedged to settle.
1372 */
1373 wait_queue_head_t reset_queue;
33196ded 1374
88b4aa87
MK
1375 /* Userspace knobs for gpu hang simulation;
1376 * combines both a ring mask, and extra flags
1377 */
1378 u32 stop_rings;
1379#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1380#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1381
1382 /* For missed irq/seqno simulation. */
1383 unsigned int test_irq_rings;
6689c167
MA
1384
1385 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1386 bool reload_in_reset;
99584db3
DV
1387};
1388
b8efb17b
ZR
1389enum modeset_restore {
1390 MODESET_ON_LID_OPEN,
1391 MODESET_DONE,
1392 MODESET_SUSPENDED,
1393};
1394
500ea70d
RV
1395#define DP_AUX_A 0x40
1396#define DP_AUX_B 0x10
1397#define DP_AUX_C 0x20
1398#define DP_AUX_D 0x30
1399
11c1b657
XZ
1400#define DDC_PIN_B 0x05
1401#define DDC_PIN_C 0x04
1402#define DDC_PIN_D 0x06
1403
6acab15a 1404struct ddi_vbt_port_info {
ce4dd49e
DL
1405 /*
1406 * This is an index in the HDMI/DVI DDI buffer translation table.
1407 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1408 * populate this field.
1409 */
1410#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1411 uint8_t hdmi_level_shift;
311a2094
PZ
1412
1413 uint8_t supports_dvi:1;
1414 uint8_t supports_hdmi:1;
1415 uint8_t supports_dp:1;
500ea70d
RV
1416
1417 uint8_t alternate_aux_channel;
11c1b657 1418 uint8_t alternate_ddc_pin;
75067dde
AK
1419
1420 uint8_t dp_boost_level;
1421 uint8_t hdmi_boost_level;
6acab15a
PZ
1422};
1423
bfd7ebda
RV
1424enum psr_lines_to_wait {
1425 PSR_0_LINES_TO_WAIT = 0,
1426 PSR_1_LINE_TO_WAIT,
1427 PSR_4_LINES_TO_WAIT,
1428 PSR_8_LINES_TO_WAIT
83a7280e
PB
1429};
1430
41aa3448
RV
1431struct intel_vbt_data {
1432 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1433 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1434
1435 /* Feature bits */
1436 unsigned int int_tv_support:1;
1437 unsigned int lvds_dither:1;
1438 unsigned int lvds_vbt:1;
1439 unsigned int int_crt_support:1;
1440 unsigned int lvds_use_ssc:1;
1441 unsigned int display_clock_mode:1;
1442 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1443 unsigned int has_mipi:1;
41aa3448
RV
1444 int lvds_ssc_freq;
1445 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1446
83a7280e
PB
1447 enum drrs_support_type drrs_type;
1448
41aa3448
RV
1449 /* eDP */
1450 int edp_rate;
1451 int edp_lanes;
1452 int edp_preemphasis;
1453 int edp_vswing;
1454 bool edp_initialized;
1455 bool edp_support;
1456 int edp_bpp;
1457 struct edp_power_seq edp_pps;
1458
bfd7ebda
RV
1459 struct {
1460 bool full_link;
1461 bool require_aux_wakeup;
1462 int idle_frames;
1463 enum psr_lines_to_wait lines_to_wait;
1464 int tp1_wakeup_time;
1465 int tp2_tp3_wakeup_time;
1466 } psr;
1467
f00076d2
JN
1468 struct {
1469 u16 pwm_freq_hz;
39fbc9c8 1470 bool present;
f00076d2 1471 bool active_low_pwm;
1de6068e 1472 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1473 } backlight;
1474
d17c5443
SK
1475 /* MIPI DSI */
1476 struct {
3e6bd011 1477 u16 port;
d17c5443 1478 u16 panel_id;
d3b542fc
SK
1479 struct mipi_config *config;
1480 struct mipi_pps_data *pps;
1481 u8 seq_version;
1482 u32 size;
1483 u8 *data;
8d3ed2f3 1484 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1485 } dsi;
1486
41aa3448
RV
1487 int crt_ddc_pin;
1488
1489 int child_dev_num;
768f69c9 1490 union child_device_config *child_dev;
6acab15a
PZ
1491
1492 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1493};
1494
77c122bc
VS
1495enum intel_ddb_partitioning {
1496 INTEL_DDB_PART_1_2,
1497 INTEL_DDB_PART_5_6, /* IVB+ */
1498};
1499
1fd527cc
VS
1500struct intel_wm_level {
1501 bool enable;
1502 uint32_t pri_val;
1503 uint32_t spr_val;
1504 uint32_t cur_val;
1505 uint32_t fbc_val;
1506};
1507
820c1980 1508struct ilk_wm_values {
609cedef
VS
1509 uint32_t wm_pipe[3];
1510 uint32_t wm_lp[3];
1511 uint32_t wm_lp_spr[3];
1512 uint32_t wm_linetime[3];
1513 bool enable_fbc_wm;
1514 enum intel_ddb_partitioning partitioning;
1515};
1516
262cd2e1
VS
1517struct vlv_pipe_wm {
1518 uint16_t primary;
1519 uint16_t sprite[2];
1520 uint8_t cursor;
1521};
ae80152d 1522
262cd2e1
VS
1523struct vlv_sr_wm {
1524 uint16_t plane;
1525 uint8_t cursor;
1526};
ae80152d 1527
262cd2e1
VS
1528struct vlv_wm_values {
1529 struct vlv_pipe_wm pipe[3];
1530 struct vlv_sr_wm sr;
0018fda1
VS
1531 struct {
1532 uint8_t cursor;
1533 uint8_t sprite[2];
1534 uint8_t primary;
1535 } ddl[3];
6eb1a681
VS
1536 uint8_t level;
1537 bool cxsr;
0018fda1
VS
1538};
1539
c193924e 1540struct skl_ddb_entry {
16160e3d 1541 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1542};
1543
1544static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1545{
16160e3d 1546 return entry->end - entry->start;
c193924e
DL
1547}
1548
08db6652
DL
1549static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1550 const struct skl_ddb_entry *e2)
1551{
1552 if (e1->start == e2->start && e1->end == e2->end)
1553 return true;
1554
1555 return false;
1556}
1557
c193924e 1558struct skl_ddb_allocation {
34bb56af 1559 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1560 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1561 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1562};
1563
2ac96d2a
PB
1564struct skl_wm_values {
1565 bool dirty[I915_MAX_PIPES];
c193924e 1566 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1567 uint32_t wm_linetime[I915_MAX_PIPES];
1568 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1569 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1570};
1571
1572struct skl_wm_level {
1573 bool plane_en[I915_MAX_PLANES];
1574 uint16_t plane_res_b[I915_MAX_PLANES];
1575 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1576};
1577
c67a470b 1578/*
765dab67
PZ
1579 * This struct helps tracking the state needed for runtime PM, which puts the
1580 * device in PCI D3 state. Notice that when this happens, nothing on the
1581 * graphics device works, even register access, so we don't get interrupts nor
1582 * anything else.
c67a470b 1583 *
765dab67
PZ
1584 * Every piece of our code that needs to actually touch the hardware needs to
1585 * either call intel_runtime_pm_get or call intel_display_power_get with the
1586 * appropriate power domain.
a8a8bd54 1587 *
765dab67
PZ
1588 * Our driver uses the autosuspend delay feature, which means we'll only really
1589 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1590 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1591 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1592 *
1593 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1594 * goes back to false exactly before we reenable the IRQs. We use this variable
1595 * to check if someone is trying to enable/disable IRQs while they're supposed
1596 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1597 * case it happens.
c67a470b 1598 *
765dab67 1599 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1600 */
5d584b2e 1601struct i915_runtime_pm {
1f814dac 1602 atomic_t wakeref_count;
2b19efeb 1603 atomic_t atomic_seq;
5d584b2e 1604 bool suspended;
2aeb7d3a 1605 bool irqs_enabled;
c67a470b
PZ
1606};
1607
926321d5
DV
1608enum intel_pipe_crc_source {
1609 INTEL_PIPE_CRC_SOURCE_NONE,
1610 INTEL_PIPE_CRC_SOURCE_PLANE1,
1611 INTEL_PIPE_CRC_SOURCE_PLANE2,
1612 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1613 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1614 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1615 INTEL_PIPE_CRC_SOURCE_TV,
1616 INTEL_PIPE_CRC_SOURCE_DP_B,
1617 INTEL_PIPE_CRC_SOURCE_DP_C,
1618 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1619 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1620 INTEL_PIPE_CRC_SOURCE_MAX,
1621};
1622
8bf1e9f1 1623struct intel_pipe_crc_entry {
ac2300d4 1624 uint32_t frame;
8bf1e9f1
SH
1625 uint32_t crc[5];
1626};
1627
b2c88f5b 1628#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1629struct intel_pipe_crc {
d538bbdf
DL
1630 spinlock_t lock;
1631 bool opened; /* exclusive access to the result file */
e5f75aca 1632 struct intel_pipe_crc_entry *entries;
926321d5 1633 enum intel_pipe_crc_source source;
d538bbdf 1634 int head, tail;
07144428 1635 wait_queue_head_t wq;
8bf1e9f1
SH
1636};
1637
f99d7069
DV
1638struct i915_frontbuffer_tracking {
1639 struct mutex lock;
1640
1641 /*
1642 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1643 * scheduled flips.
1644 */
1645 unsigned busy_bits;
1646 unsigned flip_bits;
1647};
1648
7225342a 1649struct i915_wa_reg {
f0f59a00 1650 i915_reg_t addr;
7225342a
MK
1651 u32 value;
1652 /* bitmask representing WA bits */
1653 u32 mask;
1654};
1655
1656#define I915_MAX_WA_REGS 16
1657
1658struct i915_workarounds {
1659 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1660 u32 count;
1661};
1662
cf9d2890
YZ
1663struct i915_virtual_gpu {
1664 bool active;
1665};
1666
5f19e2bf
JH
1667struct i915_execbuffer_params {
1668 struct drm_device *dev;
1669 struct drm_file *file;
1670 uint32_t dispatch_flags;
1671 uint32_t args_batch_start_offset;
af98714e 1672 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1673 struct intel_engine_cs *ring;
1674 struct drm_i915_gem_object *batch_obj;
1675 struct intel_context *ctx;
6a6ae79a 1676 struct drm_i915_gem_request *request;
5f19e2bf
JH
1677};
1678
aa363136
MR
1679/* used in computing the new watermarks state */
1680struct intel_wm_config {
1681 unsigned int num_pipes_active;
1682 bool sprites_enabled;
1683 bool sprites_scaled;
1684};
1685
77fec556 1686struct drm_i915_private {
f4c956ad 1687 struct drm_device *dev;
efab6d8d 1688 struct kmem_cache *objects;
e20d2ab7 1689 struct kmem_cache *vmas;
efab6d8d 1690 struct kmem_cache *requests;
f4c956ad 1691
5c969aa7 1692 const struct intel_device_info info;
f4c956ad
DV
1693
1694 int relative_constants_mode;
1695
1696 void __iomem *regs;
1697
907b28c5 1698 struct intel_uncore uncore;
f4c956ad 1699
cf9d2890
YZ
1700 struct i915_virtual_gpu vgpu;
1701
33a732f4
AD
1702 struct intel_guc guc;
1703
eb805623
DV
1704 struct intel_csr csr;
1705
5ea6e5e3 1706 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1707
f4c956ad
DV
1708 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1709 * controller on different i2c buses. */
1710 struct mutex gmbus_mutex;
1711
1712 /**
1713 * Base address of the gmbus and gpio block.
1714 */
1715 uint32_t gpio_mmio_base;
1716
b6fdd0f2
SS
1717 /* MMIO base address for MIPI regs */
1718 uint32_t mipi_mmio_base;
1719
443a389f
VS
1720 uint32_t psr_mmio_base;
1721
28c70f16
DV
1722 wait_queue_head_t gmbus_wait_queue;
1723
f4c956ad 1724 struct pci_dev *bridge_dev;
a4872ba6 1725 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1726 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1727 uint32_t last_seqno, next_seqno;
f4c956ad 1728
ba8286fa 1729 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1730 struct resource mch_res;
1731
f4c956ad
DV
1732 /* protects the irq masks */
1733 spinlock_t irq_lock;
1734
84c33a64
SG
1735 /* protects the mmio flip data */
1736 spinlock_t mmio_flip_lock;
1737
f8b79e58
ID
1738 bool display_irqs_enabled;
1739
9ee32fea
DV
1740 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1741 struct pm_qos_request pm_qos;
1742
a580516d
VS
1743 /* Sideband mailbox protection */
1744 struct mutex sb_lock;
f4c956ad
DV
1745
1746 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1747 union {
1748 u32 irq_mask;
1749 u32 de_irq_mask[I915_MAX_PIPES];
1750 };
f4c956ad 1751 u32 gt_irq_mask;
605cd25b 1752 u32 pm_irq_mask;
a6706b45 1753 u32 pm_rps_events;
91d181dd 1754 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1755
5fcece80 1756 struct i915_hotplug hotplug;
5c3fe8b0 1757 struct i915_fbc fbc;
439d7ac0 1758 struct i915_drrs drrs;
f4c956ad 1759 struct intel_opregion opregion;
41aa3448 1760 struct intel_vbt_data vbt;
f4c956ad 1761
d9ceb816
JB
1762 bool preserve_bios_swizzle;
1763
f4c956ad
DV
1764 /* overlay */
1765 struct intel_overlay *overlay;
f4c956ad 1766
58c68779 1767 /* backlight registers and fields in struct intel_panel */
07f11d49 1768 struct mutex backlight_lock;
31ad8ec6 1769
f4c956ad 1770 /* LVDS info */
f4c956ad
DV
1771 bool no_aux_handshake;
1772
e39b999a
VS
1773 /* protects panel power sequencer state */
1774 struct mutex pps_mutex;
1775
f4c956ad 1776 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1777 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1778
1779 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1780 unsigned int skl_boot_cdclk;
1a617b77 1781 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1782 unsigned int max_dotclk_freq;
6bcda4f0 1783 unsigned int hpll_freq;
bfa7df01 1784 unsigned int czclk_freq;
f4c956ad 1785
645416f5
DV
1786 /**
1787 * wq - Driver workqueue for GEM.
1788 *
1789 * NOTE: Work items scheduled here are not allowed to grab any modeset
1790 * locks, for otherwise the flushing done in the pageflip code will
1791 * result in deadlocks.
1792 */
f4c956ad
DV
1793 struct workqueue_struct *wq;
1794
1795 /* Display functions */
1796 struct drm_i915_display_funcs display;
1797
1798 /* PCH chipset type */
1799 enum intel_pch pch_type;
17a303ec 1800 unsigned short pch_id;
f4c956ad
DV
1801
1802 unsigned long quirks;
1803
b8efb17b
ZR
1804 enum modeset_restore modeset_restore;
1805 struct mutex modeset_restore_lock;
673a394b 1806
a7bbbd63 1807 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1808 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1809
4b5aed62 1810 struct i915_gem_mm mm;
ad46cb53
CW
1811 DECLARE_HASHTABLE(mm_structs, 7);
1812 struct mutex mm_lock;
8781342d 1813
8781342d
DV
1814 /* Kernel Modesetting */
1815
9b9d172d 1816 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1817
76c4ac04
DL
1818 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1819 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1820 wait_queue_head_t pending_flip_queue;
1821
c4597872
DV
1822#ifdef CONFIG_DEBUG_FS
1823 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1824#endif
1825
565602d7 1826 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1827 int num_shared_dpll;
1828 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
565602d7
ML
1829
1830 unsigned int active_crtcs;
1831 unsigned int min_pixclk[I915_MAX_PIPES];
1832
e4607fcf 1833 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1834
7225342a 1835 struct i915_workarounds workarounds;
888b5995 1836
652c393a
JB
1837 /* Reclocking support */
1838 bool render_reclock_avail;
f99d7069
DV
1839
1840 struct i915_frontbuffer_tracking fb_tracking;
1841
652c393a 1842 u16 orig_clock;
f97108d1 1843
c4804411 1844 bool mchbar_need_disable;
f97108d1 1845
a4da4fa4
DV
1846 struct intel_l3_parity l3_parity;
1847
59124506
BW
1848 /* Cannot be determined by PCIID. You must always read a register. */
1849 size_t ellc_size;
1850
c6a828d3 1851 /* gen6+ rps state */
c85aa885 1852 struct intel_gen6_power_mgmt rps;
c6a828d3 1853
20e4d407
DV
1854 /* ilk-only ips/rps state. Everything in here is protected by the global
1855 * mchdev_lock in intel_pm.c */
c85aa885 1856 struct intel_ilk_power_mgmt ips;
b5e50c3f 1857
83c00f55 1858 struct i915_power_domains power_domains;
a38911a3 1859
a031d709 1860 struct i915_psr psr;
3f51e471 1861
99584db3 1862 struct i915_gpu_error gpu_error;
ae681d96 1863
c9cddffc
JB
1864 struct drm_i915_gem_object *vlv_pctx;
1865
0695726e 1866#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1867 /* list of fbdev register on this device */
1868 struct intel_fbdev *fbdev;
82e3b8c1 1869 struct work_struct fbdev_suspend_work;
4520f53a 1870#endif
e953fd7b
CW
1871
1872 struct drm_property *broadcast_rgb_property;
3f43c48d 1873 struct drm_property *force_audio_property;
e3689190 1874
58fddc28 1875 /* hda/i915 audio component */
51e1d83c 1876 struct i915_audio_component *audio_component;
58fddc28 1877 bool audio_component_registered;
4a21ef7d
LY
1878 /**
1879 * av_mutex - mutex for audio/video sync
1880 *
1881 */
1882 struct mutex av_mutex;
58fddc28 1883
254f965c 1884 uint32_t hw_context_size;
a33afea5 1885 struct list_head context_list;
f4c956ad 1886
3e68320e 1887 u32 fdi_rx_config;
68d18ad7 1888
70722468
VS
1889 u32 chv_phy_control;
1890
842f1c8b 1891 u32 suspend_count;
bc87229f 1892 bool suspended_to_idle;
f4c956ad 1893 struct i915_suspend_saved_registers regfile;
ddeea5b0 1894 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1895
53615a5e
VS
1896 struct {
1897 /*
1898 * Raw watermark latency values:
1899 * in 0.1us units for WM0,
1900 * in 0.5us units for WM1+.
1901 */
1902 /* primary */
1903 uint16_t pri_latency[5];
1904 /* sprite */
1905 uint16_t spr_latency[5];
1906 /* cursor */
1907 uint16_t cur_latency[5];
2af30a5c
PB
1908 /*
1909 * Raw watermark memory latency values
1910 * for SKL for all 8 levels
1911 * in 1us units.
1912 */
1913 uint16_t skl_latency[8];
609cedef 1914
aa363136
MR
1915 /* Committed wm config */
1916 struct intel_wm_config config;
1917
2d41c0b5
PB
1918 /*
1919 * The skl_wm_values structure is a bit too big for stack
1920 * allocation, so we keep the staging struct where we store
1921 * intermediate results here instead.
1922 */
1923 struct skl_wm_values skl_results;
1924
609cedef 1925 /* current hardware state */
2d41c0b5
PB
1926 union {
1927 struct ilk_wm_values hw;
1928 struct skl_wm_values skl_hw;
0018fda1 1929 struct vlv_wm_values vlv;
2d41c0b5 1930 };
58590c14
VS
1931
1932 uint8_t max_level;
396e33ae
MR
1933
1934 /*
1935 * Should be held around atomic WM register writing; also
1936 * protects * intel_crtc->wm.active and
1937 * cstate->wm.need_postvbl_update.
1938 */
1939 struct mutex wm_mutex;
53615a5e
VS
1940 } wm;
1941
8a187455
PZ
1942 struct i915_runtime_pm pm;
1943
a83014d3
OM
1944 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1945 struct {
5f19e2bf 1946 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1947 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1948 struct list_head *vmas);
a83014d3
OM
1949 int (*init_rings)(struct drm_device *dev);
1950 void (*cleanup_ring)(struct intel_engine_cs *ring);
1951 void (*stop_ring)(struct intel_engine_cs *ring);
1952 } gt;
1953
9e458034
SJ
1954 bool edp_low_vswing;
1955
3be60de9
VS
1956 /* perform PHY state sanity checks? */
1957 bool chv_phy_assert[2];
1958
0bdf5a05
TI
1959 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1960
bdf1e7e3
DV
1961 /*
1962 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1963 * will be rejected. Instead look for a better place.
1964 */
77fec556 1965};
1da177e4 1966
2c1792a1
CW
1967static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1968{
1969 return dev->dev_private;
1970}
1971
888d0d42
ID
1972static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1973{
1974 return to_i915(dev_get_drvdata(dev));
1975}
1976
33a732f4
AD
1977static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1978{
1979 return container_of(guc, struct drm_i915_private, guc);
1980}
1981
b4519513
CW
1982/* Iterate over initialised rings */
1983#define for_each_ring(ring__, dev_priv__, i__) \
1984 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
95150bdf 1985 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
b4519513 1986
b1d7e4b4
WF
1987enum hdmi_force_audio {
1988 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1989 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1990 HDMI_AUDIO_AUTO, /* trust EDID */
1991 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1992};
1993
190d6cd5 1994#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1995
37e680a1
CW
1996struct drm_i915_gem_object_ops {
1997 /* Interface between the GEM object and its backing storage.
1998 * get_pages() is called once prior to the use of the associated set
1999 * of pages before to binding them into the GTT, and put_pages() is
2000 * called after we no longer need them. As we expect there to be
2001 * associated cost with migrating pages between the backing storage
2002 * and making them available for the GPU (e.g. clflush), we may hold
2003 * onto the pages after they are no longer referenced by the GPU
2004 * in case they may be used again shortly (for example migrating the
2005 * pages to a different memory domain within the GTT). put_pages()
2006 * will therefore most likely be called when the object itself is
2007 * being released or under memory pressure (where we attempt to
2008 * reap pages for the shrinker).
2009 */
2010 int (*get_pages)(struct drm_i915_gem_object *);
2011 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
2012 int (*dmabuf_export)(struct drm_i915_gem_object *);
2013 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2014};
2015
a071fa00
DV
2016/*
2017 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2018 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2019 * doesn't mean that the hw necessarily already scans it out, but that any
2020 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2021 *
2022 * We have one bit per pipe and per scanout plane type.
2023 */
d1b9d039
SAK
2024#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2025#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2026#define INTEL_FRONTBUFFER_BITS \
2027 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2028#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2029 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2030#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2031 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2032#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2033 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2034#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2035 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2036#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2037 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2038
673a394b 2039struct drm_i915_gem_object {
c397b908 2040 struct drm_gem_object base;
673a394b 2041
37e680a1
CW
2042 const struct drm_i915_gem_object_ops *ops;
2043
2f633156
BW
2044 /** List of VMAs backed by this object */
2045 struct list_head vma_list;
2046
c1ad11fc
CW
2047 /** Stolen memory for this object, instead of being backed by shmem. */
2048 struct drm_mm_node *stolen;
35c20a60 2049 struct list_head global_list;
673a394b 2050
b4716185 2051 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2052 /** Used in execbuf to temporarily hold a ref */
2053 struct list_head obj_exec_link;
673a394b 2054
8d9d5744 2055 struct list_head batch_pool_link;
493018dc 2056
673a394b 2057 /**
65ce3027
CW
2058 * This is set if the object is on the active lists (has pending
2059 * rendering and so a non-zero seqno), and is not set if it i s on
2060 * inactive (ready to be unbound) list.
673a394b 2061 */
b4716185 2062 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2063
2064 /**
2065 * This is set if the object has been written to since last bound
2066 * to the GTT
2067 */
0206e353 2068 unsigned int dirty:1;
778c3544
DV
2069
2070 /**
2071 * Fence register bits (if any) for this object. Will be set
2072 * as needed when mapped into the GTT.
2073 * Protected by dev->struct_mutex.
778c3544 2074 */
4b9de737 2075 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2076
778c3544
DV
2077 /**
2078 * Advice: are the backing pages purgeable?
2079 */
0206e353 2080 unsigned int madv:2;
778c3544 2081
778c3544
DV
2082 /**
2083 * Current tiling mode for the object.
2084 */
0206e353 2085 unsigned int tiling_mode:2;
5d82e3e6
CW
2086 /**
2087 * Whether the tiling parameters for the currently associated fence
2088 * register have changed. Note that for the purposes of tracking
2089 * tiling changes we also treat the unfenced register, the register
2090 * slot that the object occupies whilst it executes a fenced
2091 * command (such as BLT on gen2/3), as a "fence".
2092 */
2093 unsigned int fence_dirty:1;
778c3544 2094
75e9e915
DV
2095 /**
2096 * Is the object at the current location in the gtt mappable and
2097 * fenceable? Used to avoid costly recalculations.
2098 */
0206e353 2099 unsigned int map_and_fenceable:1;
75e9e915 2100
fb7d516a
DV
2101 /**
2102 * Whether the current gtt mapping needs to be mappable (and isn't just
2103 * mappable by accident). Track pin and fault separate for a more
2104 * accurate mappable working set.
2105 */
0206e353 2106 unsigned int fault_mappable:1;
fb7d516a 2107
24f3a8cf
AG
2108 /*
2109 * Is the object to be mapped as read-only to the GPU
2110 * Only honoured if hardware has relevant pte bit
2111 */
2112 unsigned long gt_ro:1;
651d794f 2113 unsigned int cache_level:3;
0f71979a 2114 unsigned int cache_dirty:1;
93dfb40c 2115
a071fa00
DV
2116 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2117
8a0c39b1
TU
2118 unsigned int pin_display;
2119
9da3da66 2120 struct sg_table *pages;
a5570178 2121 int pages_pin_count;
ee286370
CW
2122 struct get_page {
2123 struct scatterlist *sg;
2124 int last;
2125 } get_page;
673a394b 2126
1286ff73 2127 /* prime dma-buf support */
9a70cc2a
DA
2128 void *dma_buf_vmapping;
2129 int vmapping_count;
2130
b4716185
CW
2131 /** Breadcrumb of last rendering to the buffer.
2132 * There can only be one writer, but we allow for multiple readers.
2133 * If there is a writer that necessarily implies that all other
2134 * read requests are complete - but we may only be lazily clearing
2135 * the read requests. A read request is naturally the most recent
2136 * request on a ring, so we may have two different write and read
2137 * requests on one ring where the write request is older than the
2138 * read request. This allows for the CPU to read from an active
2139 * buffer by only waiting for the write to complete.
2140 * */
2141 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2142 struct drm_i915_gem_request *last_write_req;
caea7476 2143 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2144 struct drm_i915_gem_request *last_fenced_req;
673a394b 2145
778c3544 2146 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2147 uint32_t stride;
673a394b 2148
80075d49
DV
2149 /** References from framebuffers, locks out tiling changes. */
2150 unsigned long framebuffer_references;
2151
280b713b 2152 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2153 unsigned long *bit_17;
280b713b 2154
5cc9ed4b 2155 union {
6a2c4232
CW
2156 /** for phy allocated objects */
2157 struct drm_dma_handle *phys_handle;
2158
5cc9ed4b
CW
2159 struct i915_gem_userptr {
2160 uintptr_t ptr;
2161 unsigned read_only :1;
2162 unsigned workers :4;
2163#define I915_GEM_USERPTR_MAX_WORKERS 15
2164
ad46cb53
CW
2165 struct i915_mm_struct *mm;
2166 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2167 struct work_struct *work;
2168 } userptr;
2169 };
2170};
62b8b215 2171#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2172
a071fa00
DV
2173void i915_gem_track_fb(struct drm_i915_gem_object *old,
2174 struct drm_i915_gem_object *new,
2175 unsigned frontbuffer_bits);
2176
673a394b
EA
2177/**
2178 * Request queue structure.
2179 *
2180 * The request queue allows us to note sequence numbers that have been emitted
2181 * and may be associated with active buffers to be retired.
2182 *
97b2a6a1
JH
2183 * By keeping this list, we can avoid having to do questionable sequence
2184 * number comparisons on buffer last_read|write_seqno. It also allows an
2185 * emission time to be associated with the request for tracking how far ahead
2186 * of the GPU the submission is.
b3a38998
NH
2187 *
2188 * The requests are reference counted, so upon creation they should have an
2189 * initial reference taken using kref_init
673a394b
EA
2190 */
2191struct drm_i915_gem_request {
abfe262a
JH
2192 struct kref ref;
2193
852835f3 2194 /** On Which ring this request was generated */
efab6d8d 2195 struct drm_i915_private *i915;
a4872ba6 2196 struct intel_engine_cs *ring;
852835f3 2197
821485dc
CW
2198 /** GEM sequence number associated with the previous request,
2199 * when the HWS breadcrumb is equal to this the GPU is processing
2200 * this request.
2201 */
2202 u32 previous_seqno;
2203
2204 /** GEM sequence number associated with this request,
2205 * when the HWS breadcrumb is equal or greater than this the GPU
2206 * has finished processing this request.
2207 */
2208 u32 seqno;
673a394b 2209
7d736f4f
MK
2210 /** Position in the ringbuffer of the start of the request */
2211 u32 head;
2212
72f95afa
NH
2213 /**
2214 * Position in the ringbuffer of the start of the postfix.
2215 * This is required to calculate the maximum available ringbuffer
2216 * space without overwriting the postfix.
2217 */
2218 u32 postfix;
2219
2220 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2221 u32 tail;
2222
b3a38998 2223 /**
a8c6ecb3 2224 * Context and ring buffer related to this request
b3a38998
NH
2225 * Contexts are refcounted, so when this request is associated with a
2226 * context, we must increment the context's refcount, to guarantee that
2227 * it persists while any request is linked to it. Requests themselves
2228 * are also refcounted, so the request will only be freed when the last
2229 * reference to it is dismissed, and the code in
2230 * i915_gem_request_free() will then decrement the refcount on the
2231 * context.
2232 */
273497e5 2233 struct intel_context *ctx;
98e1bd4a 2234 struct intel_ringbuffer *ringbuf;
0e50e96b 2235
dc4be607
JH
2236 /** Batch buffer related to this request if any (used for
2237 error state dump only) */
7d736f4f
MK
2238 struct drm_i915_gem_object *batch_obj;
2239
673a394b
EA
2240 /** Time at which this request was emitted, in jiffies. */
2241 unsigned long emitted_jiffies;
2242
b962442e 2243 /** global list entry for this request */
673a394b 2244 struct list_head list;
b962442e 2245
f787a5f5 2246 struct drm_i915_file_private *file_priv;
b962442e
EA
2247 /** file_priv list entry for this request */
2248 struct list_head client_list;
67e2937b 2249
071c92de
MK
2250 /** process identifier submitting this request */
2251 struct pid *pid;
2252
6d3d8274
NH
2253 /**
2254 * The ELSP only accepts two elements at a time, so we queue
2255 * context/tail pairs on a given queue (ring->execlist_queue) until the
2256 * hardware is available. The queue serves a double purpose: we also use
2257 * it to keep track of the up to 2 contexts currently in the hardware
2258 * (usually one in execution and the other queued up by the GPU): We
2259 * only remove elements from the head of the queue when the hardware
2260 * informs us that an element has been completed.
2261 *
2262 * All accesses to the queue are mediated by a spinlock
2263 * (ring->execlist_lock).
2264 */
2265
2266 /** Execlist link in the submission queue.*/
2267 struct list_head execlist_link;
2268
2269 /** Execlists no. of times this request has been sent to the ELSP */
2270 int elsp_submitted;
2271
673a394b
EA
2272};
2273
6689cb2b 2274int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2275 struct intel_context *ctx,
2276 struct drm_i915_gem_request **req_out);
29b1b415 2277void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2278void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2279int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2280 struct drm_file *file);
abfe262a 2281
b793a00a
JH
2282static inline uint32_t
2283i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2284{
2285 return req ? req->seqno : 0;
2286}
2287
2288static inline struct intel_engine_cs *
2289i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2290{
2291 return req ? req->ring : NULL;
2292}
2293
b2cfe0ab 2294static inline struct drm_i915_gem_request *
abfe262a
JH
2295i915_gem_request_reference(struct drm_i915_gem_request *req)
2296{
b2cfe0ab
CW
2297 if (req)
2298 kref_get(&req->ref);
2299 return req;
abfe262a
JH
2300}
2301
2302static inline void
2303i915_gem_request_unreference(struct drm_i915_gem_request *req)
2304{
f245860e 2305 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2306 kref_put(&req->ref, i915_gem_request_free);
2307}
2308
41037f9f
CW
2309static inline void
2310i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2311{
b833bb61
ML
2312 struct drm_device *dev;
2313
2314 if (!req)
2315 return;
41037f9f 2316
b833bb61
ML
2317 dev = req->ring->dev;
2318 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2319 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2320}
2321
abfe262a
JH
2322static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2323 struct drm_i915_gem_request *src)
2324{
2325 if (src)
2326 i915_gem_request_reference(src);
2327
2328 if (*pdst)
2329 i915_gem_request_unreference(*pdst);
2330
2331 *pdst = src;
2332}
2333
1b5a433a
JH
2334/*
2335 * XXX: i915_gem_request_completed should be here but currently needs the
2336 * definition of i915_seqno_passed() which is below. It will be moved in
2337 * a later patch when the call to i915_seqno_passed() is obsoleted...
2338 */
2339
351e3db2
BV
2340/*
2341 * A command that requires special handling by the command parser.
2342 */
2343struct drm_i915_cmd_descriptor {
2344 /*
2345 * Flags describing how the command parser processes the command.
2346 *
2347 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2348 * a length mask if not set
2349 * CMD_DESC_SKIP: The command is allowed but does not follow the
2350 * standard length encoding for the opcode range in
2351 * which it falls
2352 * CMD_DESC_REJECT: The command is never allowed
2353 * CMD_DESC_REGISTER: The command should be checked against the
2354 * register whitelist for the appropriate ring
2355 * CMD_DESC_MASTER: The command is allowed if the submitting process
2356 * is the DRM master
2357 */
2358 u32 flags;
2359#define CMD_DESC_FIXED (1<<0)
2360#define CMD_DESC_SKIP (1<<1)
2361#define CMD_DESC_REJECT (1<<2)
2362#define CMD_DESC_REGISTER (1<<3)
2363#define CMD_DESC_BITMASK (1<<4)
2364#define CMD_DESC_MASTER (1<<5)
2365
2366 /*
2367 * The command's unique identification bits and the bitmask to get them.
2368 * This isn't strictly the opcode field as defined in the spec and may
2369 * also include type, subtype, and/or subop fields.
2370 */
2371 struct {
2372 u32 value;
2373 u32 mask;
2374 } cmd;
2375
2376 /*
2377 * The command's length. The command is either fixed length (i.e. does
2378 * not include a length field) or has a length field mask. The flag
2379 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2380 * a length mask. All command entries in a command table must include
2381 * length information.
2382 */
2383 union {
2384 u32 fixed;
2385 u32 mask;
2386 } length;
2387
2388 /*
2389 * Describes where to find a register address in the command to check
2390 * against the ring's register whitelist. Only valid if flags has the
2391 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2392 *
2393 * A non-zero step value implies that the command may access multiple
2394 * registers in sequence (e.g. LRI), in that case step gives the
2395 * distance in dwords between individual offset fields.
351e3db2
BV
2396 */
2397 struct {
2398 u32 offset;
2399 u32 mask;
6a65c5b9 2400 u32 step;
351e3db2
BV
2401 } reg;
2402
2403#define MAX_CMD_DESC_BITMASKS 3
2404 /*
2405 * Describes command checks where a particular dword is masked and
2406 * compared against an expected value. If the command does not match
2407 * the expected value, the parser rejects it. Only valid if flags has
2408 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2409 * are valid.
d4d48035
BV
2410 *
2411 * If the check specifies a non-zero condition_mask then the parser
2412 * only performs the check when the bits specified by condition_mask
2413 * are non-zero.
351e3db2
BV
2414 */
2415 struct {
2416 u32 offset;
2417 u32 mask;
2418 u32 expected;
d4d48035
BV
2419 u32 condition_offset;
2420 u32 condition_mask;
351e3db2
BV
2421 } bits[MAX_CMD_DESC_BITMASKS];
2422};
2423
2424/*
2425 * A table of commands requiring special handling by the command parser.
2426 *
2427 * Each ring has an array of tables. Each table consists of an array of command
2428 * descriptors, which must be sorted with command opcodes in ascending order.
2429 */
2430struct drm_i915_cmd_table {
2431 const struct drm_i915_cmd_descriptor *table;
2432 int count;
2433};
2434
dbbe9127 2435/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2436#define __I915__(p) ({ \
2437 struct drm_i915_private *__p; \
2438 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2439 __p = (struct drm_i915_private *)p; \
2440 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2441 __p = to_i915((struct drm_device *)p); \
2442 else \
2443 BUILD_BUG(); \
2444 __p; \
2445})
dbbe9127 2446#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2447#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2448#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2449
e87a005d
JN
2450#define REVID_FOREVER 0xff
2451/*
2452 * Return true if revision is in range [since,until] inclusive.
2453 *
2454 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2455 */
2456#define IS_REVID(p, since, until) \
2457 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2458
87f1f465
CW
2459#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2460#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2461#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2462#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2463#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2464#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2465#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2466#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2467#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2468#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2469#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2470#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2471#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2472#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2473#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2474#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2475#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2476#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2477#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2478 INTEL_DEVID(dev) == 0x0152 || \
2479 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2480#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2481#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2482#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2483#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2484#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2485#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2486#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2487#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2488#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2489 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2490#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2491 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2492 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2493 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2494/* ULX machines are also considered ULT. */
2495#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2496 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2497#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2498 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2499#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2500 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2501#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2502 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2503/* ULX machines are also considered ULT. */
87f1f465
CW
2504#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2505 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2506#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2507 INTEL_DEVID(dev) == 0x1913 || \
2508 INTEL_DEVID(dev) == 0x1916 || \
2509 INTEL_DEVID(dev) == 0x1921 || \
2510 INTEL_DEVID(dev) == 0x1926)
2511#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2512 INTEL_DEVID(dev) == 0x1915 || \
2513 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2514#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2515 INTEL_DEVID(dev) == 0x5913 || \
2516 INTEL_DEVID(dev) == 0x5916 || \
2517 INTEL_DEVID(dev) == 0x5921 || \
2518 INTEL_DEVID(dev) == 0x5926)
2519#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2520 INTEL_DEVID(dev) == 0x5915 || \
2521 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2522#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2523 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2524#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2525 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2526
b833d685 2527#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2528
ef712bb4
JN
2529#define SKL_REVID_A0 0x0
2530#define SKL_REVID_B0 0x1
2531#define SKL_REVID_C0 0x2
2532#define SKL_REVID_D0 0x3
2533#define SKL_REVID_E0 0x4
2534#define SKL_REVID_F0 0x5
2535
e87a005d
JN
2536#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2537
ef712bb4 2538#define BXT_REVID_A0 0x0
fffda3f4 2539#define BXT_REVID_A1 0x1
ef712bb4
JN
2540#define BXT_REVID_B0 0x3
2541#define BXT_REVID_C0 0x9
6c74c87f 2542
e87a005d
JN
2543#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2544
85436696
JB
2545/*
2546 * The genX designation typically refers to the render engine, so render
2547 * capability related checks should use IS_GEN, while display and other checks
2548 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2549 * chips, etc.).
2550 */
cae5852d
ZN
2551#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2552#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2553#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2554#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2555#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2556#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2557#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2558#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2559
73ae478c
BW
2560#define RENDER_RING (1<<RCS)
2561#define BSD_RING (1<<VCS)
2562#define BLT_RING (1<<BCS)
2563#define VEBOX_RING (1<<VECS)
845f74a7 2564#define BSD2_RING (1<<VCS2)
63c42e56 2565#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2566#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2567#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2568#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2569#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2570#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2571 __I915__(dev)->ellc_size)
cae5852d
ZN
2572#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2573
254f965c 2574#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2575#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2576#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2577#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2578#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2579
05394f39 2580#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2581#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2582
b45305fc
DV
2583/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2584#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2585
2586/* WaRsDisableCoarsePowerGating:skl,bxt */
2587#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2588 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2589 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2590/*
2591 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2592 * even when in MSI mode. This results in spurious interrupt warnings if the
2593 * legacy irq no. is shared with another device. The kernel then disables that
2594 * interrupt source and so prevents the other device from working properly.
2595 */
2596#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2597#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2598
cae5852d
ZN
2599/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2600 * rows, which changed the alignment requirements and fence programming.
2601 */
2602#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2603 IS_I915GM(dev)))
cae5852d
ZN
2604#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2605#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2606
2607#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2608#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2609#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2610
dbf7786e 2611#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2612
0c9b3715
JN
2613#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2614 INTEL_INFO(dev)->gen >= 9)
2615
dd93be58 2616#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2617#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2618#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2619 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2620 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2621#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2622 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2623 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2624 IS_KABYLAKE(dev))
58abf1da
RV
2625#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2626#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2627
7b403ffb 2628#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2629
2b81b844
RV
2630#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2631#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2632
a9ed33ca
AJ
2633#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2634 INTEL_INFO(dev)->gen >= 8)
2635
97d3308a 2636#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2637 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2638 !IS_BROXTON(dev))
97d3308a 2639
17a303ec
PZ
2640#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2641#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2642#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2643#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2644#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2645#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2646#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2647#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2648#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2649#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2650
f2fbc690 2651#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2652#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2653#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2654#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2655#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2656#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2657#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2658#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2659#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2660
666a4537
WB
2661#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2662 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2663
040d2baa
BW
2664/* DPF == dynamic parity feature */
2665#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2666#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2667
c8735b0c 2668#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2669#define GEN9_FREQ_SCALER 3
c8735b0c 2670
05394f39
CW
2671#include "i915_trace.h"
2672
baa70943 2673extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2674extern int i915_max_ioctl;
2675
1751fcf9
ML
2676extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2677extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2678
c838d719 2679/* i915_dma.c */
22eae947 2680extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2681extern int i915_driver_unload(struct drm_device *);
2885f6ac 2682extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2683extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2684extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2685 struct drm_file *file);
673a394b 2686extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2687 struct drm_file *file);
c43b5634 2688#ifdef CONFIG_COMPAT
0d6aa60b
DA
2689extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2690 unsigned long arg);
c43b5634 2691#endif
8e96d9c4 2692extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2693extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2694extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2695extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2696extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2697extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2698extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2699int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2700
77913b39
JN
2701/* intel_hotplug.c */
2702void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2703void intel_hpd_init(struct drm_i915_private *dev_priv);
2704void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2705void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2706bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2707
1da177e4 2708/* i915_irq.c */
10cd45b6 2709void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2710__printf(3, 4)
2711void i915_handle_error(struct drm_device *dev, bool wedged,
2712 const char *fmt, ...);
1da177e4 2713
b963291c 2714extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2715int intel_irq_install(struct drm_i915_private *dev_priv);
2716void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2717
2718extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2719extern void intel_uncore_early_sanitize(struct drm_device *dev,
2720 bool restore_forcewake);
907b28c5 2721extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2722extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2723extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2724extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2725extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2726const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2727void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2728 enum forcewake_domains domains);
59bad947 2729void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2730 enum forcewake_domains domains);
a6111f7b
CW
2731/* Like above but the caller must manage the uncore.lock itself.
2732 * Must be used with I915_READ_FW and friends.
2733 */
2734void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2735 enum forcewake_domains domains);
2736void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2737 enum forcewake_domains domains);
59bad947 2738void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2739static inline bool intel_vgpu_active(struct drm_device *dev)
2740{
2741 return to_i915(dev)->vgpu.active;
2742}
b1f14ad0 2743
7c463586 2744void
50227e1c 2745i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2746 u32 status_mask);
7c463586
KP
2747
2748void
50227e1c 2749i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2750 u32 status_mask);
7c463586 2751
f8b79e58
ID
2752void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2753void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2754void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2755 uint32_t mask,
2756 uint32_t bits);
fbdedaea
VS
2757void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2758 uint32_t interrupt_mask,
2759 uint32_t enabled_irq_mask);
2760static inline void
2761ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2762{
2763 ilk_update_display_irq(dev_priv, bits, bits);
2764}
2765static inline void
2766ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2767{
2768 ilk_update_display_irq(dev_priv, bits, 0);
2769}
013d3752
VS
2770void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2771 enum pipe pipe,
2772 uint32_t interrupt_mask,
2773 uint32_t enabled_irq_mask);
2774static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2775 enum pipe pipe, uint32_t bits)
2776{
2777 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2778}
2779static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2780 enum pipe pipe, uint32_t bits)
2781{
2782 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2783}
47339cd9
DV
2784void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2785 uint32_t interrupt_mask,
2786 uint32_t enabled_irq_mask);
14443261
VS
2787static inline void
2788ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2789{
2790 ibx_display_interrupt_update(dev_priv, bits, bits);
2791}
2792static inline void
2793ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2794{
2795 ibx_display_interrupt_update(dev_priv, bits, 0);
2796}
2797
f8b79e58 2798
673a394b 2799/* i915_gem.c */
673a394b
EA
2800int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2801 struct drm_file *file_priv);
2802int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2803 struct drm_file *file_priv);
2804int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2805 struct drm_file *file_priv);
2806int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2807 struct drm_file *file_priv);
de151cf6
JB
2808int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2809 struct drm_file *file_priv);
673a394b
EA
2810int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2811 struct drm_file *file_priv);
2812int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2813 struct drm_file *file_priv);
ba8b7ccb 2814void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2815 struct drm_i915_gem_request *req);
adeca76d 2816void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2817int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2818 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2819 struct list_head *vmas);
673a394b
EA
2820int i915_gem_execbuffer(struct drm_device *dev, void *data,
2821 struct drm_file *file_priv);
76446cac
JB
2822int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2823 struct drm_file *file_priv);
673a394b
EA
2824int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file_priv);
199adf40
BW
2826int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2827 struct drm_file *file);
2828int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2829 struct drm_file *file);
673a394b
EA
2830int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2831 struct drm_file *file_priv);
3ef94daa
CW
2832int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2833 struct drm_file *file_priv);
673a394b
EA
2834int i915_gem_set_tiling(struct drm_device *dev, void *data,
2835 struct drm_file *file_priv);
2836int i915_gem_get_tiling(struct drm_device *dev, void *data,
2837 struct drm_file *file_priv);
5cc9ed4b
CW
2838int i915_gem_init_userptr(struct drm_device *dev);
2839int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file);
5a125c3c
EA
2841int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
23ba4fd0
BW
2843int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
673a394b 2845void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2846void *i915_gem_object_alloc(struct drm_device *dev);
2847void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2848void i915_gem_object_init(struct drm_i915_gem_object *obj,
2849 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2850struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2851 size_t size);
ea70299d
DG
2852struct drm_i915_gem_object *i915_gem_object_create_from_data(
2853 struct drm_device *dev, const void *data, size_t size);
673a394b 2854void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2855void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2856
0875546c
DV
2857/* Flags used by pin/bind&friends. */
2858#define PIN_MAPPABLE (1<<0)
2859#define PIN_NONBLOCK (1<<1)
2860#define PIN_GLOBAL (1<<2)
2861#define PIN_OFFSET_BIAS (1<<3)
2862#define PIN_USER (1<<4)
2863#define PIN_UPDATE (1<<5)
101b506a
MT
2864#define PIN_ZONE_4G (1<<6)
2865#define PIN_HIGH (1<<7)
506a8e87 2866#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2867#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2868int __must_check
2869i915_gem_object_pin(struct drm_i915_gem_object *obj,
2870 struct i915_address_space *vm,
2871 uint32_t alignment,
2872 uint64_t flags);
2873int __must_check
2874i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2875 const struct i915_ggtt_view *view,
2876 uint32_t alignment,
2877 uint64_t flags);
fe14d5f4
TU
2878
2879int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2880 u32 flags);
d0710abb 2881void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2882int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2883/*
2884 * BEWARE: Do not use the function below unless you can _absolutely_
2885 * _guarantee_ VMA in question is _not in use_ anywhere.
2886 */
2887int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2888int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2889void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2890void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2891
4c914c0c
BV
2892int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2893 int *needs_clflush);
2894
37e680a1 2895int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2896
2897static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2898{
ee286370
CW
2899 return sg->length >> PAGE_SHIFT;
2900}
67d5a50c 2901
033908ae
DG
2902struct page *
2903i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2904
ee286370
CW
2905static inline struct page *
2906i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2907{
ee286370
CW
2908 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2909 return NULL;
67d5a50c 2910
ee286370
CW
2911 if (n < obj->get_page.last) {
2912 obj->get_page.sg = obj->pages->sgl;
2913 obj->get_page.last = 0;
2914 }
67d5a50c 2915
ee286370
CW
2916 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2917 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2918 if (unlikely(sg_is_chain(obj->get_page.sg)))
2919 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2920 }
67d5a50c 2921
ee286370 2922 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2923}
ee286370 2924
a5570178
CW
2925static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2926{
2927 BUG_ON(obj->pages == NULL);
2928 obj->pages_pin_count++;
2929}
2930static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2931{
2932 BUG_ON(obj->pages_pin_count == 0);
2933 obj->pages_pin_count--;
2934}
2935
54cf91dc 2936int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2937int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2938 struct intel_engine_cs *to,
2939 struct drm_i915_gem_request **to_req);
e2d05a8b 2940void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2941 struct drm_i915_gem_request *req);
ff72145b
DA
2942int i915_gem_dumb_create(struct drm_file *file_priv,
2943 struct drm_device *dev,
2944 struct drm_mode_create_dumb *args);
da6b51d0
DA
2945int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2946 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2947/**
2948 * Returns true if seq1 is later than seq2.
2949 */
2950static inline bool
2951i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2952{
2953 return (int32_t)(seq1 - seq2) >= 0;
2954}
2955
821485dc
CW
2956static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2957 bool lazy_coherency)
2958{
2959 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2960 return i915_seqno_passed(seqno, req->previous_seqno);
2961}
2962
1b5a433a
JH
2963static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2964 bool lazy_coherency)
2965{
821485dc 2966 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
1b5a433a
JH
2967 return i915_seqno_passed(seqno, req->seqno);
2968}
2969
fca26bb4
MK
2970int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2971int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2972
8d9fc7fd 2973struct drm_i915_gem_request *
a4872ba6 2974i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2975
b29c19b6 2976bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2977void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2978int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2979 bool interruptible);
84c33a64 2980
1f83fee0
DV
2981static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2982{
2983 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2984 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2985}
2986
2987static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2988{
2ac0f450
MK
2989 return atomic_read(&error->reset_counter) & I915_WEDGED;
2990}
2991
2992static inline u32 i915_reset_count(struct i915_gpu_error *error)
2993{
2994 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2995}
a71d8d94 2996
88b4aa87
MK
2997static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2998{
2999 return dev_priv->gpu_error.stop_rings == 0 ||
3000 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3001}
3002
3003static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3004{
3005 return dev_priv->gpu_error.stop_rings == 0 ||
3006 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3007}
3008
069efc1d 3009void i915_gem_reset(struct drm_device *dev);
000433b6 3010bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3011int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 3012int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 3013int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3014int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3015void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 3016void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 3017int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3018int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3019void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3020 struct drm_i915_gem_object *batch_obj,
3021 bool flush_caches);
75289874 3022#define i915_add_request(req) \
fcfa423c 3023 __i915_add_request(req, NULL, true)
75289874 3024#define i915_add_request_no_flush(req) \
fcfa423c 3025 __i915_add_request(req, NULL, false)
9c654818 3026int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3027 unsigned reset_counter,
3028 bool interruptible,
3029 s64 *timeout,
2e1b8730 3030 struct intel_rps_client *rps);
a4b3a571 3031int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3032int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3033int __must_check
2e2f351d
CW
3034i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3035 bool readonly);
3036int __must_check
2021746e
CW
3037i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3038 bool write);
3039int __must_check
dabdfe02
CW
3040i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3041int __must_check
2da3b9b9
CW
3042i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3043 u32 alignment,
e6617330
TU
3044 const struct i915_ggtt_view *view);
3045void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3046 const struct i915_ggtt_view *view);
00731155 3047int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3048 int align);
b29c19b6 3049int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3050void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3051
0fa87796
ID
3052uint32_t
3053i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3054uint32_t
d865110c
ID
3055i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3056 int tiling_mode, bool fenced);
467cffba 3057
e4ffd173
CW
3058int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3059 enum i915_cache_level cache_level);
3060
1286ff73
DV
3061struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3062 struct dma_buf *dma_buf);
3063
3064struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3065 struct drm_gem_object *gem_obj, int flags);
3066
088e0df4
MT
3067u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3068 const struct i915_ggtt_view *view);
3069u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3070 struct i915_address_space *vm);
3071static inline u64
ec7adb6e 3072i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3073{
9abc4648 3074 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3075}
ec7adb6e 3076
a70a3148 3077bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3078bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3079 const struct i915_ggtt_view *view);
a70a3148 3080bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3081 struct i915_address_space *vm);
fe14d5f4 3082
a70a3148
BW
3083unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3084 struct i915_address_space *vm);
fe14d5f4 3085struct i915_vma *
ec7adb6e
JL
3086i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3087 struct i915_address_space *vm);
3088struct i915_vma *
3089i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3090 const struct i915_ggtt_view *view);
fe14d5f4 3091
accfef2e
BW
3092struct i915_vma *
3093i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3094 struct i915_address_space *vm);
3095struct i915_vma *
3096i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3097 const struct i915_ggtt_view *view);
5c2abbea 3098
ec7adb6e
JL
3099static inline struct i915_vma *
3100i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3101{
3102 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3103}
ec7adb6e 3104bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3105
a70a3148 3106/* Some GGTT VM helpers */
5dc383b0 3107#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3108 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3109static inline bool i915_is_ggtt(struct i915_address_space *vm)
3110{
3111 struct i915_address_space *ggtt =
3112 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3113 return vm == ggtt;
3114}
3115
841cd773
DV
3116static inline struct i915_hw_ppgtt *
3117i915_vm_to_ppgtt(struct i915_address_space *vm)
3118{
3119 WARN_ON(i915_is_ggtt(vm));
3120
3121 return container_of(vm, struct i915_hw_ppgtt, base);
3122}
3123
3124
a70a3148
BW
3125static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3126{
9abc4648 3127 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3128}
3129
3130static inline unsigned long
3131i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3132{
5dc383b0 3133 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3134}
c37e2204
BW
3135
3136static inline int __must_check
3137i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3138 uint32_t alignment,
1ec9e26d 3139 unsigned flags)
c37e2204 3140{
5dc383b0
DV
3141 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3142 alignment, flags | PIN_GLOBAL);
c37e2204 3143}
a70a3148 3144
b287110e
DV
3145static inline int
3146i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3147{
3148 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3149}
3150
e6617330
TU
3151void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3152 const struct i915_ggtt_view *view);
3153static inline void
3154i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3155{
3156 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3157}
b287110e 3158
41a36b73
DV
3159/* i915_gem_fence.c */
3160int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3161int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3162
3163bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3164void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3165
3166void i915_gem_restore_fences(struct drm_device *dev);
3167
7f96ecaf
DV
3168void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3169void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3170void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3171
254f965c 3172/* i915_gem_context.c */
8245be31 3173int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3174void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3175void i915_gem_context_reset(struct drm_device *dev);
e422b888 3176int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3177int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3178void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3179int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3180struct intel_context *
41bde553 3181i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3182void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3183struct drm_i915_gem_object *
3184i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3185static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3186{
691e6415 3187 kref_get(&ctx->ref);
dce3271b
MK
3188}
3189
273497e5 3190static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3191{
691e6415 3192 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3193}
3194
273497e5 3195static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3196{
821d66dd 3197 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3198}
3199
84624813
BW
3200int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3201 struct drm_file *file);
3202int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3203 struct drm_file *file);
c9dc0f35
CW
3204int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3205 struct drm_file *file_priv);
3206int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3207 struct drm_file *file_priv);
1286ff73 3208
679845ed
BW
3209/* i915_gem_evict.c */
3210int __must_check i915_gem_evict_something(struct drm_device *dev,
3211 struct i915_address_space *vm,
3212 int min_size,
3213 unsigned alignment,
3214 unsigned cache_level,
d23db88c
CW
3215 unsigned long start,
3216 unsigned long end,
1ec9e26d 3217 unsigned flags);
506a8e87 3218int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3219int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3220
0260c420 3221/* belongs in i915_gem_gtt.h */
d09105c6 3222static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3223{
3224 if (INTEL_INFO(dev)->gen < 6)
3225 intel_gtt_chipset_flush();
3226}
246cbfb5 3227
9797fbfb 3228/* i915_gem_stolen.c */
d713fd49
PZ
3229int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3230 struct drm_mm_node *node, u64 size,
3231 unsigned alignment);
a9da512b
PZ
3232int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3233 struct drm_mm_node *node, u64 size,
3234 unsigned alignment, u64 start,
3235 u64 end);
d713fd49
PZ
3236void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3237 struct drm_mm_node *node);
9797fbfb
CW
3238int i915_gem_init_stolen(struct drm_device *dev);
3239void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3240struct drm_i915_gem_object *
3241i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3242struct drm_i915_gem_object *
3243i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3244 u32 stolen_offset,
3245 u32 gtt_offset,
3246 u32 size);
9797fbfb 3247
be6a0376
DV
3248/* i915_gem_shrinker.c */
3249unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3250 unsigned long target,
be6a0376
DV
3251 unsigned flags);
3252#define I915_SHRINK_PURGEABLE 0x1
3253#define I915_SHRINK_UNBOUND 0x2
3254#define I915_SHRINK_BOUND 0x4
5763ff04 3255#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3256unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3257void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3258
3259
673a394b 3260/* i915_gem_tiling.c */
2c1792a1 3261static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3262{
50227e1c 3263 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3264
3265 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3266 obj->tiling_mode != I915_TILING_NONE;
3267}
3268
673a394b 3269/* i915_gem_debug.c */
23bc5982
CW
3270#if WATCH_LISTS
3271int i915_verify_lists(struct drm_device *dev);
673a394b 3272#else
23bc5982 3273#define i915_verify_lists(dev) 0
673a394b 3274#endif
1da177e4 3275
2017263e 3276/* i915_debugfs.c */
27c202ad
BG
3277int i915_debugfs_init(struct drm_minor *minor);
3278void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3279#ifdef CONFIG_DEBUG_FS
249e87de 3280int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3281void intel_display_crc_init(struct drm_device *dev);
3282#else
101057fa
DV
3283static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3284{ return 0; }
f8c168fa 3285static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3286#endif
84734a04
MK
3287
3288/* i915_gpu_error.c */
edc3d884
MK
3289__printf(2, 3)
3290void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3291int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3292 const struct i915_error_state_file_priv *error);
4dc955f7 3293int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3294 struct drm_i915_private *i915,
4dc955f7
MK
3295 size_t count, loff_t pos);
3296static inline void i915_error_state_buf_release(
3297 struct drm_i915_error_state_buf *eb)
3298{
3299 kfree(eb->buf);
3300}
58174462
MK
3301void i915_capture_error_state(struct drm_device *dev, bool wedge,
3302 const char *error_msg);
84734a04
MK
3303void i915_error_state_get(struct drm_device *dev,
3304 struct i915_error_state_file_priv *error_priv);
3305void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3306void i915_destroy_error_state(struct drm_device *dev);
3307
3308void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3309const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3310
351e3db2 3311/* i915_cmd_parser.c */
d728c8ef 3312int i915_cmd_parser_get_version(void);
a4872ba6
OM
3313int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3314void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3315bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3316int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3317 struct drm_i915_gem_object *batch_obj,
78a42377 3318 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3319 u32 batch_start_offset,
b9ffd80e 3320 u32 batch_len,
351e3db2
BV
3321 bool is_master);
3322
317c35d1
JB
3323/* i915_suspend.c */
3324extern int i915_save_state(struct drm_device *dev);
3325extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3326
0136db58
BW
3327/* i915_sysfs.c */
3328void i915_setup_sysfs(struct drm_device *dev_priv);
3329void i915_teardown_sysfs(struct drm_device *dev_priv);
3330
f899fc64
CW
3331/* intel_i2c.c */
3332extern int intel_setup_gmbus(struct drm_device *dev);
3333extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3334extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3335 unsigned int pin);
3bd7d909 3336
0184df46
JN
3337extern struct i2c_adapter *
3338intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3339extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3340extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3341static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3342{
3343 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3344}
f899fc64
CW
3345extern void intel_i2c_reset(struct drm_device *dev);
3346
8b8e1a89 3347/* intel_bios.c */
98f3a1dc 3348int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3349bool intel_bios_is_valid_vbt(const void *buf, size_t size);
8b8e1a89 3350
3b617967 3351/* intel_opregion.c */
44834a67 3352#ifdef CONFIG_ACPI
27d50c82 3353extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3354extern void intel_opregion_init(struct drm_device *dev);
3355extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3356extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3357extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3358 bool enable);
ecbc5cf3
JN
3359extern int intel_opregion_notify_adapter(struct drm_device *dev,
3360 pci_power_t state);
65e082c9 3361#else
27d50c82 3362static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3363static inline void intel_opregion_init(struct drm_device *dev) { return; }
3364static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3365static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3366static inline int
3367intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3368{
3369 return 0;
3370}
ecbc5cf3
JN
3371static inline int
3372intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3373{
3374 return 0;
3375}
65e082c9 3376#endif
8ee1c3db 3377
723bfd70
JB
3378/* intel_acpi.c */
3379#ifdef CONFIG_ACPI
3380extern void intel_register_dsm_handler(void);
3381extern void intel_unregister_dsm_handler(void);
3382#else
3383static inline void intel_register_dsm_handler(void) { return; }
3384static inline void intel_unregister_dsm_handler(void) { return; }
3385#endif /* CONFIG_ACPI */
3386
79e53945 3387/* modesetting */
f817586c 3388extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3389extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3390extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3391extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3392extern void intel_connector_unregister(struct intel_connector *);
28d52043 3393extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3394extern void intel_display_resume(struct drm_device *dev);
44cec740 3395extern void i915_redisable_vga(struct drm_device *dev);
04098753 3396extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3397extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3398extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3399extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3400extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3401 bool enable);
0206e353 3402extern void intel_detect_pch(struct drm_device *dev);
0136db58 3403extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3404
2911a35b 3405extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3406int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3407 struct drm_file *file);
b6359918
MK
3408int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3409 struct drm_file *file);
575155a9 3410
6ef3d427
CW
3411/* overlay */
3412extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3413extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3414 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3415
3416extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3417extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3418 struct drm_device *dev,
3419 struct intel_display_error_state *error);
6ef3d427 3420
151a49d0
TR
3421int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3422int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3423
3424/* intel_sideband.c */
707b6e3d
D
3425u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3426void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3427u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3428u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3429void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3430u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3431void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3432u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3433void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3434u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3435void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3436u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3437void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3438u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3439void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3440u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3441 enum intel_sbi_destination destination);
3442void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3443 enum intel_sbi_destination destination);
e9fe51c6
SK
3444u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3445void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3446
616bc820
VS
3447int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3448int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3449
0b274481
BW
3450#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3451#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3452
3453#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3454#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3455#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3456#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3457
3458#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3459#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3460#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3461#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3462
698b3135
CW
3463/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3464 * will be implemented using 2 32-bit writes in an arbitrary order with
3465 * an arbitrary delay between them. This can cause the hardware to
3466 * act upon the intermediate value, possibly leading to corruption and
3467 * machine death. You have been warned.
3468 */
0b274481
BW
3469#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3470#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3471
50877445 3472#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3473 u32 upper, lower, old_upper, loop = 0; \
3474 upper = I915_READ(upper_reg); \
ee0a227b 3475 do { \
acd29f7b 3476 old_upper = upper; \
ee0a227b 3477 lower = I915_READ(lower_reg); \
acd29f7b
CW
3478 upper = I915_READ(upper_reg); \
3479 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3480 (u64)upper << 32 | lower; })
50877445 3481
cae5852d
ZN
3482#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3483#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3484
75aa3f63
VS
3485#define __raw_read(x, s) \
3486static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3487 i915_reg_t reg) \
75aa3f63 3488{ \
f0f59a00 3489 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3490}
3491
3492#define __raw_write(x, s) \
3493static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3494 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3495{ \
f0f59a00 3496 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3497}
3498__raw_read(8, b)
3499__raw_read(16, w)
3500__raw_read(32, l)
3501__raw_read(64, q)
3502
3503__raw_write(8, b)
3504__raw_write(16, w)
3505__raw_write(32, l)
3506__raw_write(64, q)
3507
3508#undef __raw_read
3509#undef __raw_write
3510
a6111f7b
CW
3511/* These are untraced mmio-accessors that are only valid to be used inside
3512 * criticial sections inside IRQ handlers where forcewake is explicitly
3513 * controlled.
3514 * Think twice, and think again, before using these.
3515 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3516 * intel_uncore_forcewake_irqunlock().
3517 */
75aa3f63
VS
3518#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3519#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3520#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3521
55bc60db
VS
3522/* "Broadcast RGB" property */
3523#define INTEL_BROADCAST_RGB_AUTO 0
3524#define INTEL_BROADCAST_RGB_FULL 1
3525#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3526
f0f59a00 3527static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3528{
666a4537 3529 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3530 return VLV_VGACNTRL;
92e23b99
SJ
3531 else if (INTEL_INFO(dev)->gen >= 5)
3532 return CPU_VGACNTRL;
766aa1c4
VS
3533 else
3534 return VGACNTRL;
3535}
3536
2bb4629a
VS
3537static inline void __user *to_user_ptr(u64 address)
3538{
3539 return (void __user *)(uintptr_t)address;
3540}
3541
df97729f
ID
3542static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3543{
3544 unsigned long j = msecs_to_jiffies(m);
3545
3546 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3547}
3548
7bd0e226
DV
3549static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3550{
3551 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3552}
3553
df97729f
ID
3554static inline unsigned long
3555timespec_to_jiffies_timeout(const struct timespec *value)
3556{
3557 unsigned long j = timespec_to_jiffies(value);
3558
3559 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3560}
3561
dce56b3c
PZ
3562/*
3563 * If you need to wait X milliseconds between events A and B, but event B
3564 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3565 * when event A happened, then just before event B you call this function and
3566 * pass the timestamp as the first argument, and X as the second argument.
3567 */
3568static inline void
3569wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3570{
ec5e0cfb 3571 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3572
3573 /*
3574 * Don't re-read the value of "jiffies" every time since it may change
3575 * behind our back and break the math.
3576 */
3577 tmp_jiffies = jiffies;
3578 target_jiffies = timestamp_jiffies +
3579 msecs_to_jiffies_timeout(to_wait_ms);
3580
3581 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3582 remaining_jiffies = target_jiffies - tmp_jiffies;
3583 while (remaining_jiffies)
3584 remaining_jiffies =
3585 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3586 }
3587}
3588
581c26e8
JH
3589static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3590 struct drm_i915_gem_request *req)
3591{
3592 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3593 i915_gem_request_assign(&ring->trace_irq_req, req);
3594}
3595
1da177e4 3596#endif