]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Don't enable IPS when pixel rate exceeds 95%
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
82d5b58f 59#define DRIVER_DATE "20150522"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
c91711f9
JN
220#define for_each_hpd_pin(__pin) \
221 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
222
5fcece80
JN
223struct i915_hotplug {
224 struct work_struct hotplug_work;
225
226 struct {
227 unsigned long last_jiffies;
228 int count;
229 enum {
230 HPD_ENABLED = 0,
231 HPD_DISABLED = 1,
232 HPD_MARK_DISABLED = 2
233 } state;
234 } stats[HPD_NUM_PINS];
235 u32 event_bits;
236 struct delayed_work reenable_work;
237
238 struct intel_digital_port *irq_port[I915_MAX_PORTS];
239 u32 long_port_mask;
240 u32 short_port_mask;
241 struct work_struct dig_port_work;
242
243 /*
244 * if we get a HPD irq from DP and a HPD irq from non-DP
245 * the non-DP HPD could block the workqueue on a mode config
246 * mutex getting, that userspace may have taken. However
247 * userspace is waiting on the DP workqueue to run which is
248 * blocked behind the non-DP one.
249 */
250 struct workqueue_struct *dp_wq;
251};
252
2a2d5482
CW
253#define I915_GEM_GPU_DOMAINS \
254 (I915_GEM_DOMAIN_RENDER | \
255 I915_GEM_DOMAIN_SAMPLER | \
256 I915_GEM_DOMAIN_COMMAND | \
257 I915_GEM_DOMAIN_INSTRUCTION | \
258 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 259
055e393f
DL
260#define for_each_pipe(__dev_priv, __p) \
261 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
262#define for_each_plane(__dev_priv, __pipe, __p) \
263 for ((__p) = 0; \
264 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
265 (__p)++)
3bdcfc0c
DL
266#define for_each_sprite(__dev_priv, __p, __s) \
267 for ((__s) = 0; \
268 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
269 (__s)++)
9db4a9c7 270
d79b814d
DL
271#define for_each_crtc(dev, crtc) \
272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
273
27321ae8
ML
274#define for_each_intel_plane(dev, intel_plane) \
275 list_for_each_entry(intel_plane, \
276 &dev->mode_config.plane_list, \
277 base.head)
278
d063ae48
DL
279#define for_each_intel_crtc(dev, intel_crtc) \
280 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
281
b2784e15
DL
282#define for_each_intel_encoder(dev, intel_encoder) \
283 list_for_each_entry(intel_encoder, \
284 &(dev)->mode_config.encoder_list, \
285 base.head)
286
3a3371ff
ACO
287#define for_each_intel_connector(dev, intel_connector) \
288 list_for_each_entry(intel_connector, \
289 &dev->mode_config.connector_list, \
290 base.head)
291
6c2b7c12
DV
292#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
293 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
294 if ((intel_encoder)->base.crtc == (__crtc))
295
53f5e3ca
JB
296#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
297 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
298 if ((intel_connector)->base.encoder == (__encoder))
299
b04c5bd6
BF
300#define for_each_power_domain(domain, mask) \
301 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
302 if ((1 << (domain)) & (mask))
303
e7b903d2 304struct drm_i915_private;
ad46cb53 305struct i915_mm_struct;
5cc9ed4b 306struct i915_mmu_object;
e7b903d2 307
a6f766f3
CW
308struct drm_i915_file_private {
309 struct drm_i915_private *dev_priv;
310 struct drm_file *file;
311
312 struct {
313 spinlock_t lock;
314 struct list_head request_list;
d0bc54f2
CW
315/* 20ms is a fairly arbitrary limit (greater than the average frame time)
316 * chosen to prevent the CPU getting more than a frame ahead of the GPU
317 * (when using lax throttling for the frontbuffer). We also use it to
318 * offer free GPU waitboosts for severely congested workloads.
319 */
320#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
321 } mm;
322 struct idr context_idr;
323
2e1b8730
CW
324 struct intel_rps_client {
325 struct list_head link;
326 unsigned boosts;
327 } rps;
a6f766f3 328
2e1b8730 329 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
330};
331
46edb027
DV
332enum intel_dpll_id {
333 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
334 /* real shared dpll ids must be >= 0 */
9cd86933
DV
335 DPLL_ID_PCH_PLL_A = 0,
336 DPLL_ID_PCH_PLL_B = 1,
429d47d5 337 /* hsw/bdw */
9cd86933
DV
338 DPLL_ID_WRPLL1 = 0,
339 DPLL_ID_WRPLL2 = 1,
429d47d5
S
340 /* skl */
341 DPLL_ID_SKL_DPLL1 = 0,
342 DPLL_ID_SKL_DPLL2 = 1,
343 DPLL_ID_SKL_DPLL3 = 2,
46edb027 344};
429d47d5 345#define I915_NUM_PLLS 3
46edb027 346
5358901f 347struct intel_dpll_hw_state {
dcfc3552 348 /* i9xx, pch plls */
66e985c0 349 uint32_t dpll;
8bcc2795 350 uint32_t dpll_md;
66e985c0
DV
351 uint32_t fp0;
352 uint32_t fp1;
dcfc3552
DL
353
354 /* hsw, bdw */
d452c5b6 355 uint32_t wrpll;
d1a2dc78
S
356
357 /* skl */
358 /*
359 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 360 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
361 * the register. This allows us to easily compare the state to share
362 * the DPLL.
363 */
364 uint32_t ctrl1;
365 /* HDMI only, 0 when used for DP */
366 uint32_t cfgcr1, cfgcr2;
dfb82408
S
367
368 /* bxt */
b6dc71f3 369 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pll10, pcsdw12;
5358901f
DV
370};
371
3e369b76 372struct intel_shared_dpll_config {
1e6f2ddc 373 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
374 struct intel_dpll_hw_state hw_state;
375};
376
377struct intel_shared_dpll {
378 struct intel_shared_dpll_config config;
8bd31e67
ACO
379 struct intel_shared_dpll_config *new_config;
380
ee7b9f93
JB
381 int active; /* count of number of active CRTCs (i.e. DPMS on) */
382 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
383 const char *name;
384 /* should match the index in the dev_priv->shared_dplls array */
385 enum intel_dpll_id id;
96f6128c
DV
386 /* The mode_set hook is optional and should be used together with the
387 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
388 void (*mode_set)(struct drm_i915_private *dev_priv,
389 struct intel_shared_dpll *pll);
e7b903d2
DV
390 void (*enable)(struct drm_i915_private *dev_priv,
391 struct intel_shared_dpll *pll);
392 void (*disable)(struct drm_i915_private *dev_priv,
393 struct intel_shared_dpll *pll);
5358901f
DV
394 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll,
396 struct intel_dpll_hw_state *hw_state);
ee7b9f93 397};
ee7b9f93 398
429d47d5
S
399#define SKL_DPLL0 0
400#define SKL_DPLL1 1
401#define SKL_DPLL2 2
402#define SKL_DPLL3 3
403
e69d0bc1
DV
404/* Used by dp and fdi links */
405struct intel_link_m_n {
406 uint32_t tu;
407 uint32_t gmch_m;
408 uint32_t gmch_n;
409 uint32_t link_m;
410 uint32_t link_n;
411};
412
413void intel_link_compute_m_n(int bpp, int nlanes,
414 int pixel_clock, int link_clock,
415 struct intel_link_m_n *m_n);
416
1da177e4
LT
417/* Interface history:
418 *
419 * 1.1: Original.
0d6aa60b
DA
420 * 1.2: Add Power Management
421 * 1.3: Add vblank support
de227f5f 422 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 423 * 1.5: Add vblank pipe configuration
2228ed67
MD
424 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
425 * - Support vertical blank on secondary display pipe
1da177e4
LT
426 */
427#define DRIVER_MAJOR 1
2228ed67 428#define DRIVER_MINOR 6
1da177e4
LT
429#define DRIVER_PATCHLEVEL 0
430
23bc5982 431#define WATCH_LISTS 0
673a394b 432
0a3e67a4
JB
433struct opregion_header;
434struct opregion_acpi;
435struct opregion_swsci;
436struct opregion_asle;
437
8ee1c3db 438struct intel_opregion {
5bc4418b
BW
439 struct opregion_header __iomem *header;
440 struct opregion_acpi __iomem *acpi;
441 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
442 u32 swsci_gbda_sub_functions;
443 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
444 struct opregion_asle __iomem *asle;
445 void __iomem *vbt;
01fe9dbd 446 u32 __iomem *lid_state;
91a60f20 447 struct work_struct asle_work;
8ee1c3db 448};
44834a67 449#define OPREGION_SIZE (8*1024)
8ee1c3db 450
6ef3d427
CW
451struct intel_overlay;
452struct intel_overlay_error_state;
453
de151cf6 454#define I915_FENCE_REG_NONE -1
42b5aeab
VS
455#define I915_MAX_NUM_FENCES 32
456/* 32 fences + sign bit for FENCE_REG_NONE */
457#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
458
459struct drm_i915_fence_reg {
007cc8ac 460 struct list_head lru_list;
caea7476 461 struct drm_i915_gem_object *obj;
1690e1eb 462 int pin_count;
de151cf6 463};
7c1c2871 464
9b9d172d 465struct sdvo_device_mapping {
e957d772 466 u8 initialized;
9b9d172d 467 u8 dvo_port;
468 u8 slave_addr;
469 u8 dvo_wiring;
e957d772 470 u8 i2c_pin;
b1083333 471 u8 ddc_pin;
9b9d172d 472};
473
c4a1d9e4
CW
474struct intel_display_error_state;
475
63eeaf38 476struct drm_i915_error_state {
742cbee8 477 struct kref ref;
585b0288
BW
478 struct timeval time;
479
cb383002 480 char error_msg[128];
48b031e3 481 u32 reset_count;
62d5d69b 482 u32 suspend_count;
cb383002 483
585b0288 484 /* Generic register state */
63eeaf38
JB
485 u32 eir;
486 u32 pgtbl_er;
be998e2e 487 u32 ier;
885ea5a8 488 u32 gtier[4];
b9a3906b 489 u32 ccid;
0f3b6849
CW
490 u32 derrmr;
491 u32 forcewake;
585b0288
BW
492 u32 error; /* gen6+ */
493 u32 err_int; /* gen7 */
6c826f34
MK
494 u32 fault_data0; /* gen8, gen9 */
495 u32 fault_data1; /* gen8, gen9 */
585b0288 496 u32 done_reg;
91ec5d11
BW
497 u32 gac_eco;
498 u32 gam_ecochk;
499 u32 gab_ctl;
500 u32 gfx_mode;
585b0288 501 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
502 u64 fence[I915_MAX_NUM_FENCES];
503 struct intel_overlay_error_state *overlay;
504 struct intel_display_error_state *display;
0ca36d78 505 struct drm_i915_error_object *semaphore_obj;
585b0288 506
52d39a21 507 struct drm_i915_error_ring {
372fbb8e 508 bool valid;
362b8af7
BW
509 /* Software tracked state */
510 bool waiting;
511 int hangcheck_score;
512 enum intel_ring_hangcheck_action hangcheck_action;
513 int num_requests;
514
515 /* our own tracking of ring head and tail */
516 u32 cpu_ring_head;
517 u32 cpu_ring_tail;
518
519 u32 semaphore_seqno[I915_NUM_RINGS - 1];
520
521 /* Register state */
94f8cf10 522 u32 start;
362b8af7
BW
523 u32 tail;
524 u32 head;
525 u32 ctl;
526 u32 hws;
527 u32 ipeir;
528 u32 ipehr;
529 u32 instdone;
362b8af7
BW
530 u32 bbstate;
531 u32 instpm;
532 u32 instps;
533 u32 seqno;
534 u64 bbaddr;
50877445 535 u64 acthd;
362b8af7 536 u32 fault_reg;
13ffadd1 537 u64 faddr;
362b8af7
BW
538 u32 rc_psmi; /* sleep state */
539 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
540
52d39a21
CW
541 struct drm_i915_error_object {
542 int page_count;
543 u32 gtt_offset;
544 u32 *pages[0];
ab0e7ff9 545 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 546
52d39a21
CW
547 struct drm_i915_error_request {
548 long jiffies;
549 u32 seqno;
ee4f42b1 550 u32 tail;
52d39a21 551 } *requests;
6c7a01ec
BW
552
553 struct {
554 u32 gfx_mode;
555 union {
556 u64 pdp[4];
557 u32 pp_dir_base;
558 };
559 } vm_info;
ab0e7ff9
CW
560
561 pid_t pid;
562 char comm[TASK_COMM_LEN];
52d39a21 563 } ring[I915_NUM_RINGS];
3a448734 564
9df30794 565 struct drm_i915_error_buffer {
a779e5ab 566 u32 size;
9df30794 567 u32 name;
b4716185 568 u32 rseqno[I915_NUM_RINGS], wseqno;
9df30794
CW
569 u32 gtt_offset;
570 u32 read_domains;
571 u32 write_domain;
4b9de737 572 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
573 s32 pinned:2;
574 u32 tiling:2;
575 u32 dirty:1;
576 u32 purgeable:1;
5cc9ed4b 577 u32 userptr:1;
5d1333fc 578 s32 ring:4;
f56383cb 579 u32 cache_level:3;
95f5301d 580 } **active_bo, **pinned_bo;
6c7a01ec 581
95f5301d 582 u32 *active_bo_count, *pinned_bo_count;
3a448734 583 u32 vm_count;
63eeaf38
JB
584};
585
7bd688cd 586struct intel_connector;
820d2d77 587struct intel_encoder;
5cec258b 588struct intel_crtc_state;
5724dbd1 589struct intel_initial_plane_config;
0e8ffe1b 590struct intel_crtc;
ee9300bb
DV
591struct intel_limit;
592struct dpll;
b8cecdf5 593
e70236a8 594struct drm_i915_display_funcs {
ee5382ae 595 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 596 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
597 void (*disable_fbc)(struct drm_device *dev);
598 int (*get_display_clock_speed)(struct drm_device *dev);
599 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
600 /**
601 * find_dpll() - Find the best values for the PLL
602 * @limit: limits for the PLL
603 * @crtc: current CRTC
604 * @target: target frequency in kHz
605 * @refclk: reference clock frequency in kHz
606 * @match_clock: if provided, @best_clock P divider must
607 * match the P divider from @match_clock
608 * used for LVDS downclocking
609 * @best_clock: best PLL values found
610 *
611 * Returns true on success, false on failure.
612 */
613 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 614 struct intel_crtc_state *crtc_state,
ee9300bb
DV
615 int target, int refclk,
616 struct dpll *match_clock,
617 struct dpll *best_clock);
46ba614c 618 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
619 void (*update_sprite_wm)(struct drm_plane *plane,
620 struct drm_crtc *crtc,
ed57cb8a
DL
621 uint32_t sprite_width, uint32_t sprite_height,
622 int pixel_size, bool enable, bool scaled);
679dacd4 623 void (*modeset_global_resources)(struct drm_atomic_state *state);
0e8ffe1b
DV
624 /* Returns the active state of the crtc, and if the crtc is active,
625 * fills out the pipe-config with the hw state. */
626 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 627 struct intel_crtc_state *);
5724dbd1
DL
628 void (*get_initial_plane_config)(struct intel_crtc *,
629 struct intel_initial_plane_config *);
190f68c5
ACO
630 int (*crtc_compute_clock)(struct intel_crtc *crtc,
631 struct intel_crtc_state *crtc_state);
76e5a89c
DV
632 void (*crtc_enable)(struct drm_crtc *crtc);
633 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 634 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
635 void (*audio_codec_enable)(struct drm_connector *connector,
636 struct intel_encoder *encoder,
637 struct drm_display_mode *mode);
638 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 639 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 640 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
641 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
642 struct drm_framebuffer *fb,
ed8d1975 643 struct drm_i915_gem_object *obj,
a4872ba6 644 struct intel_engine_cs *ring,
ed8d1975 645 uint32_t flags);
29b9bde6
DV
646 void (*update_primary_plane)(struct drm_crtc *crtc,
647 struct drm_framebuffer *fb,
648 int x, int y);
20afbda2 649 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
650 /* clock updates for mode set */
651 /* cursor updates */
652 /* render clock increase/decrease */
653 /* display clock increase/decrease */
654 /* pll clock increase/decrease */
7bd688cd 655
6517d273 656 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
657 uint32_t (*get_backlight)(struct intel_connector *connector);
658 void (*set_backlight)(struct intel_connector *connector,
659 uint32_t level);
660 void (*disable_backlight)(struct intel_connector *connector);
661 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
662};
663
48c1026a
MK
664enum forcewake_domain_id {
665 FW_DOMAIN_ID_RENDER = 0,
666 FW_DOMAIN_ID_BLITTER,
667 FW_DOMAIN_ID_MEDIA,
668
669 FW_DOMAIN_ID_COUNT
670};
671
672enum forcewake_domains {
673 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
674 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
675 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
676 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
677 FORCEWAKE_BLITTER |
678 FORCEWAKE_MEDIA)
679};
680
907b28c5 681struct intel_uncore_funcs {
c8d9a590 682 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 683 enum forcewake_domains domains);
c8d9a590 684 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 685 enum forcewake_domains domains);
0b274481
BW
686
687 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
688 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
689 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
690 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691
692 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
693 uint8_t val, bool trace);
694 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
695 uint16_t val, bool trace);
696 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
697 uint32_t val, bool trace);
698 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
699 uint64_t val, bool trace);
990bbdad
CW
700};
701
907b28c5
CW
702struct intel_uncore {
703 spinlock_t lock; /** lock is also taken in irq contexts. */
704
705 struct intel_uncore_funcs funcs;
706
707 unsigned fifo_count;
48c1026a 708 enum forcewake_domains fw_domains;
b2cff0db
CW
709
710 struct intel_uncore_forcewake_domain {
711 struct drm_i915_private *i915;
48c1026a 712 enum forcewake_domain_id id;
b2cff0db
CW
713 unsigned wake_count;
714 struct timer_list timer;
05a2fb15
MK
715 u32 reg_set;
716 u32 val_set;
717 u32 val_clear;
718 u32 reg_ack;
719 u32 reg_post;
720 u32 val_reset;
b2cff0db 721 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
722};
723
724/* Iterate over initialised fw domains */
725#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
726 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
727 (i__) < FW_DOMAIN_ID_COUNT; \
728 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
729 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
730
731#define for_each_fw_domain(domain__, dev_priv__, i__) \
732 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 733
dc174300
SS
734enum csr_state {
735 FW_UNINITIALIZED = 0,
736 FW_LOADED,
737 FW_FAILED
738};
739
eb805623
DV
740struct intel_csr {
741 const char *fw_path;
742 __be32 *dmc_payload;
743 uint32_t dmc_fw_size;
744 uint32_t mmio_count;
745 uint32_t mmioaddr[8];
746 uint32_t mmiodata[8];
dc174300 747 enum csr_state state;
eb805623
DV
748};
749
79fc46df
DL
750#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
751 func(is_mobile) sep \
752 func(is_i85x) sep \
753 func(is_i915g) sep \
754 func(is_i945gm) sep \
755 func(is_g33) sep \
756 func(need_gfx_hws) sep \
757 func(is_g4x) sep \
758 func(is_pineview) sep \
759 func(is_broadwater) sep \
760 func(is_crestline) sep \
761 func(is_ivybridge) sep \
762 func(is_valleyview) sep \
763 func(is_haswell) sep \
7201c0b3 764 func(is_skylake) sep \
b833d685 765 func(is_preliminary) sep \
79fc46df
DL
766 func(has_fbc) sep \
767 func(has_pipe_cxsr) sep \
768 func(has_hotplug) sep \
769 func(cursor_needs_physical) sep \
770 func(has_overlay) sep \
771 func(overlay_needs_physical) sep \
772 func(supports_tv) sep \
dd93be58 773 func(has_llc) sep \
30568c45
DL
774 func(has_ddi) sep \
775 func(has_fpga_dbg)
c96ea64e 776
a587f779
DL
777#define DEFINE_FLAG(name) u8 name:1
778#define SEP_SEMICOLON ;
c96ea64e 779
cfdf1fa2 780struct intel_device_info {
10fce67a 781 u32 display_mmio_offset;
87f1f465 782 u16 device_id;
7eb552ae 783 u8 num_pipes:3;
d615a166 784 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 785 u8 gen;
73ae478c 786 u8 ring_mask; /* Rings supported by the HW */
a587f779 787 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
788 /* Register offsets for the various display pipes and transcoders */
789 int pipe_offsets[I915_MAX_TRANSCODERS];
790 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 791 int palette_offsets[I915_MAX_PIPES];
5efb3e28 792 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
793
794 /* Slice/subslice/EU info */
795 u8 slice_total;
796 u8 subslice_total;
797 u8 subslice_per_slice;
798 u8 eu_total;
799 u8 eu_per_subslice;
b7668791
DL
800 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
801 u8 subslice_7eu[3];
3873218f
JM
802 u8 has_slice_pg:1;
803 u8 has_subslice_pg:1;
804 u8 has_eu_pg:1;
cfdf1fa2
KH
805};
806
a587f779
DL
807#undef DEFINE_FLAG
808#undef SEP_SEMICOLON
809
7faf1ab2
DV
810enum i915_cache_level {
811 I915_CACHE_NONE = 0,
350ec881
CW
812 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
813 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
814 caches, eg sampler/render caches, and the
815 large Last-Level-Cache. LLC is coherent with
816 the CPU, but L3 is only visible to the GPU. */
651d794f 817 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
818};
819
e59ec13d
MK
820struct i915_ctx_hang_stats {
821 /* This context had batch pending when hang was declared */
822 unsigned batch_pending;
823
824 /* This context had batch active when hang was declared */
825 unsigned batch_active;
be62acb4
MK
826
827 /* Time when this context was last blamed for a GPU reset */
828 unsigned long guilty_ts;
829
676fa572
CW
830 /* If the contexts causes a second GPU hang within this time,
831 * it is permanently banned from submitting any more work.
832 */
833 unsigned long ban_period_seconds;
834
be62acb4
MK
835 /* This context is banned to submit more work */
836 bool banned;
e59ec13d 837};
40521054
BW
838
839/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 840#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
841
842#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
843/**
844 * struct intel_context - as the name implies, represents a context.
845 * @ref: reference count.
846 * @user_handle: userspace tracking identity for this context.
847 * @remap_slice: l3 row remapping information.
b1b38278
DW
848 * @flags: context specific flags:
849 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
850 * @file_priv: filp associated with this context (NULL for global default
851 * context).
852 * @hang_stats: information about the role of this context in possible GPU
853 * hangs.
7df113e4 854 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
855 * @legacy_hw_ctx: render context backing object and whether it is correctly
856 * initialized (legacy ring submission mechanism only).
857 * @link: link in the global list of contexts.
858 *
859 * Contexts are memory images used by the hardware to store copies of their
860 * internal state.
861 */
273497e5 862struct intel_context {
dce3271b 863 struct kref ref;
821d66dd 864 int user_handle;
3ccfd19d 865 uint8_t remap_slice;
b1b38278 866 int flags;
40521054 867 struct drm_i915_file_private *file_priv;
e59ec13d 868 struct i915_ctx_hang_stats hang_stats;
ae6c4806 869 struct i915_hw_ppgtt *ppgtt;
a33afea5 870
c9e003af 871 /* Legacy ring buffer submission */
ea0c76f8
OM
872 struct {
873 struct drm_i915_gem_object *rcs_state;
874 bool initialized;
875 } legacy_hw_ctx;
876
c9e003af 877 /* Execlists */
564ddb2f 878 bool rcs_initialized;
c9e003af
OM
879 struct {
880 struct drm_i915_gem_object *state;
84c2377f 881 struct intel_ringbuffer *ringbuf;
a7cbedec 882 int pin_count;
c9e003af
OM
883 } engine[I915_NUM_RINGS];
884
a33afea5 885 struct list_head link;
40521054
BW
886};
887
a4001f1b
PZ
888enum fb_op_origin {
889 ORIGIN_GTT,
890 ORIGIN_CPU,
891 ORIGIN_CS,
892 ORIGIN_FLIP,
893};
894
5c3fe8b0 895struct i915_fbc {
60ee5cd2 896 unsigned long uncompressed_size;
5e59f717 897 unsigned threshold;
5c3fe8b0 898 unsigned int fb_id;
dbef0f15
PZ
899 unsigned int possible_framebuffer_bits;
900 unsigned int busy_bits;
e35fef21 901 struct intel_crtc *crtc;
5c3fe8b0
BW
902 int y;
903
c4213885 904 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
905 struct drm_mm_node *compressed_llb;
906
da46f936
RV
907 bool false_color;
908
9adccc60
PZ
909 /* Tracks whether the HW is actually enabled, not whether the feature is
910 * possible. */
911 bool enabled;
912
5c3fe8b0
BW
913 struct intel_fbc_work {
914 struct delayed_work work;
915 struct drm_crtc *crtc;
916 struct drm_framebuffer *fb;
5c3fe8b0
BW
917 } *fbc_work;
918
29ebf90f
CW
919 enum no_fbc_reason {
920 FBC_OK, /* FBC is enabled */
921 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
922 FBC_NO_OUTPUT, /* no outputs enabled to compress */
923 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
924 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
925 FBC_MODE_TOO_LARGE, /* mode too large for compression */
926 FBC_BAD_PLANE, /* fbc not supported on plane */
927 FBC_NOT_TILED, /* buffer not tiled */
928 FBC_MULTIPLE_PIPES, /* more than one pipe active */
929 FBC_MODULE_PARAM,
930 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
931 } no_fbc_reason;
b5e50c3f
JB
932};
933
96178eeb
VK
934/**
935 * HIGH_RR is the highest eDP panel refresh rate read from EDID
936 * LOW_RR is the lowest eDP panel refresh rate found from EDID
937 * parsing for same resolution.
938 */
939enum drrs_refresh_rate_type {
940 DRRS_HIGH_RR,
941 DRRS_LOW_RR,
942 DRRS_MAX_RR, /* RR count */
943};
944
945enum drrs_support_type {
946 DRRS_NOT_SUPPORTED = 0,
947 STATIC_DRRS_SUPPORT = 1,
948 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
949};
950
2807cf69 951struct intel_dp;
96178eeb
VK
952struct i915_drrs {
953 struct mutex mutex;
954 struct delayed_work work;
955 struct intel_dp *dp;
956 unsigned busy_frontbuffer_bits;
957 enum drrs_refresh_rate_type refresh_rate_type;
958 enum drrs_support_type type;
959};
960
a031d709 961struct i915_psr {
f0355c4a 962 struct mutex lock;
a031d709
RV
963 bool sink_support;
964 bool source_ok;
2807cf69 965 struct intel_dp *enabled;
7c8f8a70
RV
966 bool active;
967 struct delayed_work work;
9ca15301 968 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
969 bool psr2_support;
970 bool aux_frame_sync;
3f51e471 971};
5c3fe8b0 972
3bad0781 973enum intel_pch {
f0350830 974 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
975 PCH_IBX, /* Ibexpeak PCH */
976 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 977 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 978 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 979 PCH_NOP,
3bad0781
ZW
980};
981
988d6ee8
PZ
982enum intel_sbi_destination {
983 SBI_ICLK,
984 SBI_MPHY,
985};
986
b690e96c 987#define QUIRK_PIPEA_FORCE (1<<0)
435793df 988#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 989#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 990#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 991#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 992#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 993
8be48d92 994struct intel_fbdev;
1630fe75 995struct intel_fbc_work;
38651674 996
c2b9152f
DV
997struct intel_gmbus {
998 struct i2c_adapter adapter;
f2ce9faf 999 u32 force_bit;
c2b9152f 1000 u32 reg0;
36c785f0 1001 u32 gpio_reg;
c167a6fc 1002 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1003 struct drm_i915_private *dev_priv;
1004};
1005
f4c956ad 1006struct i915_suspend_saved_registers {
e948e994 1007 u32 saveDSPARB;
ba8bbcf6 1008 u32 saveLVDS;
585fb111
JB
1009 u32 savePP_ON_DELAYS;
1010 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1011 u32 savePP_ON;
1012 u32 savePP_OFF;
1013 u32 savePP_CONTROL;
585fb111 1014 u32 savePP_DIVISOR;
ba8bbcf6 1015 u32 saveFBC_CONTROL;
1f84e550 1016 u32 saveCACHE_MODE_0;
1f84e550 1017 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1018 u32 saveSWF0[16];
1019 u32 saveSWF1[16];
1020 u32 saveSWF2[3];
4b9de737 1021 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1022 u32 savePCH_PORT_HOTPLUG;
9f49c376 1023 u16 saveGCDGMBUS;
f4c956ad 1024};
c85aa885 1025
ddeea5b0
ID
1026struct vlv_s0ix_state {
1027 /* GAM */
1028 u32 wr_watermark;
1029 u32 gfx_prio_ctrl;
1030 u32 arb_mode;
1031 u32 gfx_pend_tlb0;
1032 u32 gfx_pend_tlb1;
1033 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1034 u32 media_max_req_count;
1035 u32 gfx_max_req_count;
1036 u32 render_hwsp;
1037 u32 ecochk;
1038 u32 bsd_hwsp;
1039 u32 blt_hwsp;
1040 u32 tlb_rd_addr;
1041
1042 /* MBC */
1043 u32 g3dctl;
1044 u32 gsckgctl;
1045 u32 mbctl;
1046
1047 /* GCP */
1048 u32 ucgctl1;
1049 u32 ucgctl3;
1050 u32 rcgctl1;
1051 u32 rcgctl2;
1052 u32 rstctl;
1053 u32 misccpctl;
1054
1055 /* GPM */
1056 u32 gfxpause;
1057 u32 rpdeuhwtc;
1058 u32 rpdeuc;
1059 u32 ecobus;
1060 u32 pwrdwnupctl;
1061 u32 rp_down_timeout;
1062 u32 rp_deucsw;
1063 u32 rcubmabdtmr;
1064 u32 rcedata;
1065 u32 spare2gh;
1066
1067 /* Display 1 CZ domain */
1068 u32 gt_imr;
1069 u32 gt_ier;
1070 u32 pm_imr;
1071 u32 pm_ier;
1072 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1073
1074 /* GT SA CZ domain */
1075 u32 tilectl;
1076 u32 gt_fifoctl;
1077 u32 gtlc_wake_ctrl;
1078 u32 gtlc_survive;
1079 u32 pmwgicz;
1080
1081 /* Display 2 CZ domain */
1082 u32 gu_ctl0;
1083 u32 gu_ctl1;
9c25210f 1084 u32 pcbr;
ddeea5b0
ID
1085 u32 clock_gate_dis2;
1086};
1087
bf225f20
CW
1088struct intel_rps_ei {
1089 u32 cz_clock;
1090 u32 render_c0;
1091 u32 media_c0;
31685c25
D
1092};
1093
c85aa885 1094struct intel_gen6_power_mgmt {
d4d70aa5
ID
1095 /*
1096 * work, interrupts_enabled and pm_iir are protected by
1097 * dev_priv->irq_lock
1098 */
c85aa885 1099 struct work_struct work;
d4d70aa5 1100 bool interrupts_enabled;
c85aa885 1101 u32 pm_iir;
59cdb63d 1102
b39fb297
BW
1103 /* Frequencies are stored in potentially platform dependent multiples.
1104 * In other words, *_freq needs to be multiplied by X to be interesting.
1105 * Soft limits are those which are used for the dynamic reclocking done
1106 * by the driver (raise frequencies under heavy loads, and lower for
1107 * lighter loads). Hard limits are those imposed by the hardware.
1108 *
1109 * A distinction is made for overclocking, which is never enabled by
1110 * default, and is considered to be above the hard limit if it's
1111 * possible at all.
1112 */
1113 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1114 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1115 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1116 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1117 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1118 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1119 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1120 u8 rp1_freq; /* "less than" RP0 power/freqency */
1121 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1122 u32 cz_freq;
1a01ab3b 1123
8fb55197
CW
1124 u8 up_threshold; /* Current %busy required to uplock */
1125 u8 down_threshold; /* Current %busy required to downclock */
1126
dd75fdc8
CW
1127 int last_adj;
1128 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1129
8d3afd7d
CW
1130 spinlock_t client_lock;
1131 struct list_head clients;
1132 bool client_boost;
1133
c0951f0c 1134 bool enabled;
1a01ab3b 1135 struct delayed_work delayed_resume_work;
1854d5ca 1136 unsigned boosts;
4fc688ce 1137
2e1b8730 1138 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1139
bf225f20
CW
1140 /* manual wa residency calculations */
1141 struct intel_rps_ei up_ei, down_ei;
1142
4fc688ce
JB
1143 /*
1144 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1145 * Must be taken after struct_mutex if nested. Note that
1146 * this lock may be held for long periods of time when
1147 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1148 */
1149 struct mutex hw_lock;
c85aa885
DV
1150};
1151
1a240d4d
DV
1152/* defined intel_pm.c */
1153extern spinlock_t mchdev_lock;
1154
c85aa885
DV
1155struct intel_ilk_power_mgmt {
1156 u8 cur_delay;
1157 u8 min_delay;
1158 u8 max_delay;
1159 u8 fmax;
1160 u8 fstart;
1161
1162 u64 last_count1;
1163 unsigned long last_time1;
1164 unsigned long chipset_power;
1165 u64 last_count2;
5ed0bdf2 1166 u64 last_time2;
c85aa885
DV
1167 unsigned long gfx_power;
1168 u8 corr;
1169
1170 int c_m;
1171 int r_t;
1172};
1173
c6cb582e
ID
1174struct drm_i915_private;
1175struct i915_power_well;
1176
1177struct i915_power_well_ops {
1178 /*
1179 * Synchronize the well's hw state to match the current sw state, for
1180 * example enable/disable it based on the current refcount. Called
1181 * during driver init and resume time, possibly after first calling
1182 * the enable/disable handlers.
1183 */
1184 void (*sync_hw)(struct drm_i915_private *dev_priv,
1185 struct i915_power_well *power_well);
1186 /*
1187 * Enable the well and resources that depend on it (for example
1188 * interrupts located on the well). Called after the 0->1 refcount
1189 * transition.
1190 */
1191 void (*enable)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193 /*
1194 * Disable the well and resources that depend on it. Called after
1195 * the 1->0 refcount transition.
1196 */
1197 void (*disable)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /* Returns the hw enabled state. */
1200 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202};
1203
a38911a3
WX
1204/* Power well structure for haswell */
1205struct i915_power_well {
c1ca727f 1206 const char *name;
6f3ef5dd 1207 bool always_on;
a38911a3
WX
1208 /* power well enable/disable usage count */
1209 int count;
bfafe93a
ID
1210 /* cached hw enabled state */
1211 bool hw_enabled;
c1ca727f 1212 unsigned long domains;
77961eb9 1213 unsigned long data;
c6cb582e 1214 const struct i915_power_well_ops *ops;
a38911a3
WX
1215};
1216
83c00f55 1217struct i915_power_domains {
baa70707
ID
1218 /*
1219 * Power wells needed for initialization at driver init and suspend
1220 * time are on. They are kept on until after the first modeset.
1221 */
1222 bool init_power_on;
0d116a29 1223 bool initializing;
c1ca727f 1224 int power_well_count;
baa70707 1225
83c00f55 1226 struct mutex lock;
1da51581 1227 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1228 struct i915_power_well *power_wells;
83c00f55
ID
1229};
1230
35a85ac6 1231#define MAX_L3_SLICES 2
a4da4fa4 1232struct intel_l3_parity {
35a85ac6 1233 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1234 struct work_struct error_work;
35a85ac6 1235 int which_slice;
a4da4fa4
DV
1236};
1237
4b5aed62 1238struct i915_gem_mm {
4b5aed62
DV
1239 /** Memory allocator for GTT stolen memory */
1240 struct drm_mm stolen;
4b5aed62
DV
1241 /** List of all objects in gtt_space. Used to restore gtt
1242 * mappings on resume */
1243 struct list_head bound_list;
1244 /**
1245 * List of objects which are not bound to the GTT (thus
1246 * are idle and not used by the GPU) but still have
1247 * (presumably uncached) pages still attached.
1248 */
1249 struct list_head unbound_list;
1250
1251 /** Usable portion of the GTT for GEM */
1252 unsigned long stolen_base; /* limited to low memory (32-bit) */
1253
4b5aed62
DV
1254 /** PPGTT used for aliasing the PPGTT with the GTT */
1255 struct i915_hw_ppgtt *aliasing_ppgtt;
1256
2cfcd32a 1257 struct notifier_block oom_notifier;
ceabbba5 1258 struct shrinker shrinker;
4b5aed62
DV
1259 bool shrinker_no_lock_stealing;
1260
4b5aed62
DV
1261 /** LRU list of objects with fence regs on them. */
1262 struct list_head fence_list;
1263
1264 /**
1265 * We leave the user IRQ off as much as possible,
1266 * but this means that requests will finish and never
1267 * be retired once the system goes idle. Set a timer to
1268 * fire periodically while the ring is running. When it
1269 * fires, go retire requests.
1270 */
1271 struct delayed_work retire_work;
1272
b29c19b6
CW
1273 /**
1274 * When we detect an idle GPU, we want to turn on
1275 * powersaving features. So once we see that there
1276 * are no more requests outstanding and no more
1277 * arrive within a small period of time, we fire
1278 * off the idle_work.
1279 */
1280 struct delayed_work idle_work;
1281
4b5aed62
DV
1282 /**
1283 * Are we in a non-interruptible section of code like
1284 * modesetting?
1285 */
1286 bool interruptible;
1287
f62a0076
CW
1288 /**
1289 * Is the GPU currently considered idle, or busy executing userspace
1290 * requests? Whilst idle, we attempt to power down the hardware and
1291 * display clocks. In order to reduce the effect on performance, there
1292 * is a slight delay before we do so.
1293 */
1294 bool busy;
1295
bdf1e7e3
DV
1296 /* the indicator for dispatch video commands on two BSD rings */
1297 int bsd_ring_dispatch_index;
1298
4b5aed62
DV
1299 /** Bit 6 swizzling required for X tiling */
1300 uint32_t bit_6_swizzle_x;
1301 /** Bit 6 swizzling required for Y tiling */
1302 uint32_t bit_6_swizzle_y;
1303
4b5aed62 1304 /* accounting, useful for userland debugging */
c20e8355 1305 spinlock_t object_stat_lock;
4b5aed62
DV
1306 size_t object_memory;
1307 u32 object_count;
1308};
1309
edc3d884 1310struct drm_i915_error_state_buf {
0a4cd7c8 1311 struct drm_i915_private *i915;
edc3d884
MK
1312 unsigned bytes;
1313 unsigned size;
1314 int err;
1315 u8 *buf;
1316 loff_t start;
1317 loff_t pos;
1318};
1319
fc16b48b
MK
1320struct i915_error_state_file_priv {
1321 struct drm_device *dev;
1322 struct drm_i915_error_state *error;
1323};
1324
99584db3
DV
1325struct i915_gpu_error {
1326 /* For hangcheck timer */
1327#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1328#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1329 /* Hang gpu twice in this window and your context gets banned */
1330#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1331
737b1506
CW
1332 struct workqueue_struct *hangcheck_wq;
1333 struct delayed_work hangcheck_work;
99584db3
DV
1334
1335 /* For reset and error_state handling. */
1336 spinlock_t lock;
1337 /* Protected by the above dev->gpu_error.lock. */
1338 struct drm_i915_error_state *first_error;
094f9a54
CW
1339
1340 unsigned long missed_irq_rings;
1341
1f83fee0 1342 /**
2ac0f450 1343 * State variable controlling the reset flow and count
1f83fee0 1344 *
2ac0f450
MK
1345 * This is a counter which gets incremented when reset is triggered,
1346 * and again when reset has been handled. So odd values (lowest bit set)
1347 * means that reset is in progress and even values that
1348 * (reset_counter >> 1):th reset was successfully completed.
1349 *
1350 * If reset is not completed succesfully, the I915_WEDGE bit is
1351 * set meaning that hardware is terminally sour and there is no
1352 * recovery. All waiters on the reset_queue will be woken when
1353 * that happens.
1354 *
1355 * This counter is used by the wait_seqno code to notice that reset
1356 * event happened and it needs to restart the entire ioctl (since most
1357 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1358 *
1359 * This is important for lock-free wait paths, where no contended lock
1360 * naturally enforces the correct ordering between the bail-out of the
1361 * waiter and the gpu reset work code.
1f83fee0
DV
1362 */
1363 atomic_t reset_counter;
1364
1f83fee0 1365#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1366#define I915_WEDGED (1 << 31)
1f83fee0
DV
1367
1368 /**
1369 * Waitqueue to signal when the reset has completed. Used by clients
1370 * that wait for dev_priv->mm.wedged to settle.
1371 */
1372 wait_queue_head_t reset_queue;
33196ded 1373
88b4aa87
MK
1374 /* Userspace knobs for gpu hang simulation;
1375 * combines both a ring mask, and extra flags
1376 */
1377 u32 stop_rings;
1378#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1379#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1380
1381 /* For missed irq/seqno simulation. */
1382 unsigned int test_irq_rings;
6689c167
MA
1383
1384 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1385 bool reload_in_reset;
99584db3
DV
1386};
1387
b8efb17b
ZR
1388enum modeset_restore {
1389 MODESET_ON_LID_OPEN,
1390 MODESET_DONE,
1391 MODESET_SUSPENDED,
1392};
1393
6acab15a 1394struct ddi_vbt_port_info {
ce4dd49e
DL
1395 /*
1396 * This is an index in the HDMI/DVI DDI buffer translation table.
1397 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1398 * populate this field.
1399 */
1400#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1401 uint8_t hdmi_level_shift;
311a2094
PZ
1402
1403 uint8_t supports_dvi:1;
1404 uint8_t supports_hdmi:1;
1405 uint8_t supports_dp:1;
6acab15a
PZ
1406};
1407
bfd7ebda
RV
1408enum psr_lines_to_wait {
1409 PSR_0_LINES_TO_WAIT = 0,
1410 PSR_1_LINE_TO_WAIT,
1411 PSR_4_LINES_TO_WAIT,
1412 PSR_8_LINES_TO_WAIT
83a7280e
PB
1413};
1414
41aa3448
RV
1415struct intel_vbt_data {
1416 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1417 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1418
1419 /* Feature bits */
1420 unsigned int int_tv_support:1;
1421 unsigned int lvds_dither:1;
1422 unsigned int lvds_vbt:1;
1423 unsigned int int_crt_support:1;
1424 unsigned int lvds_use_ssc:1;
1425 unsigned int display_clock_mode:1;
1426 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1427 unsigned int has_mipi:1;
41aa3448
RV
1428 int lvds_ssc_freq;
1429 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1430
83a7280e
PB
1431 enum drrs_support_type drrs_type;
1432
41aa3448
RV
1433 /* eDP */
1434 int edp_rate;
1435 int edp_lanes;
1436 int edp_preemphasis;
1437 int edp_vswing;
1438 bool edp_initialized;
1439 bool edp_support;
1440 int edp_bpp;
1441 struct edp_power_seq edp_pps;
1442
bfd7ebda
RV
1443 struct {
1444 bool full_link;
1445 bool require_aux_wakeup;
1446 int idle_frames;
1447 enum psr_lines_to_wait lines_to_wait;
1448 int tp1_wakeup_time;
1449 int tp2_tp3_wakeup_time;
1450 } psr;
1451
f00076d2
JN
1452 struct {
1453 u16 pwm_freq_hz;
39fbc9c8 1454 bool present;
f00076d2 1455 bool active_low_pwm;
1de6068e 1456 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1457 } backlight;
1458
d17c5443
SK
1459 /* MIPI DSI */
1460 struct {
3e6bd011 1461 u16 port;
d17c5443 1462 u16 panel_id;
d3b542fc
SK
1463 struct mipi_config *config;
1464 struct mipi_pps_data *pps;
1465 u8 seq_version;
1466 u32 size;
1467 u8 *data;
1468 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1469 } dsi;
1470
41aa3448
RV
1471 int crt_ddc_pin;
1472
1473 int child_dev_num;
768f69c9 1474 union child_device_config *child_dev;
6acab15a
PZ
1475
1476 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1477};
1478
77c122bc
VS
1479enum intel_ddb_partitioning {
1480 INTEL_DDB_PART_1_2,
1481 INTEL_DDB_PART_5_6, /* IVB+ */
1482};
1483
1fd527cc
VS
1484struct intel_wm_level {
1485 bool enable;
1486 uint32_t pri_val;
1487 uint32_t spr_val;
1488 uint32_t cur_val;
1489 uint32_t fbc_val;
1490};
1491
820c1980 1492struct ilk_wm_values {
609cedef
VS
1493 uint32_t wm_pipe[3];
1494 uint32_t wm_lp[3];
1495 uint32_t wm_lp_spr[3];
1496 uint32_t wm_linetime[3];
1497 bool enable_fbc_wm;
1498 enum intel_ddb_partitioning partitioning;
1499};
1500
0018fda1 1501struct vlv_wm_values {
ae80152d
VS
1502 struct {
1503 uint16_t primary;
1504 uint16_t sprite[2];
1505 uint8_t cursor;
1506 } pipe[3];
1507
1508 struct {
1509 uint16_t plane;
1510 uint8_t cursor;
1511 } sr;
1512
0018fda1
VS
1513 struct {
1514 uint8_t cursor;
1515 uint8_t sprite[2];
1516 uint8_t primary;
1517 } ddl[3];
1518};
1519
c193924e 1520struct skl_ddb_entry {
16160e3d 1521 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1522};
1523
1524static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1525{
16160e3d 1526 return entry->end - entry->start;
c193924e
DL
1527}
1528
08db6652
DL
1529static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1530 const struct skl_ddb_entry *e2)
1531{
1532 if (e1->start == e2->start && e1->end == e2->end)
1533 return true;
1534
1535 return false;
1536}
1537
c193924e 1538struct skl_ddb_allocation {
34bb56af 1539 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1540 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1541 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1542 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1543};
1544
2ac96d2a
PB
1545struct skl_wm_values {
1546 bool dirty[I915_MAX_PIPES];
c193924e 1547 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1548 uint32_t wm_linetime[I915_MAX_PIPES];
1549 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1550 uint32_t cursor[I915_MAX_PIPES][8];
1551 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1552 uint32_t cursor_trans[I915_MAX_PIPES];
1553};
1554
1555struct skl_wm_level {
1556 bool plane_en[I915_MAX_PLANES];
b99f58da 1557 bool cursor_en;
2ac96d2a
PB
1558 uint16_t plane_res_b[I915_MAX_PLANES];
1559 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1560 uint16_t cursor_res_b;
1561 uint8_t cursor_res_l;
1562};
1563
c67a470b 1564/*
765dab67
PZ
1565 * This struct helps tracking the state needed for runtime PM, which puts the
1566 * device in PCI D3 state. Notice that when this happens, nothing on the
1567 * graphics device works, even register access, so we don't get interrupts nor
1568 * anything else.
c67a470b 1569 *
765dab67
PZ
1570 * Every piece of our code that needs to actually touch the hardware needs to
1571 * either call intel_runtime_pm_get or call intel_display_power_get with the
1572 * appropriate power domain.
a8a8bd54 1573 *
765dab67
PZ
1574 * Our driver uses the autosuspend delay feature, which means we'll only really
1575 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1576 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1577 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1578 *
1579 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1580 * goes back to false exactly before we reenable the IRQs. We use this variable
1581 * to check if someone is trying to enable/disable IRQs while they're supposed
1582 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1583 * case it happens.
c67a470b 1584 *
765dab67 1585 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1586 */
5d584b2e
PZ
1587struct i915_runtime_pm {
1588 bool suspended;
2aeb7d3a 1589 bool irqs_enabled;
c67a470b
PZ
1590};
1591
926321d5
DV
1592enum intel_pipe_crc_source {
1593 INTEL_PIPE_CRC_SOURCE_NONE,
1594 INTEL_PIPE_CRC_SOURCE_PLANE1,
1595 INTEL_PIPE_CRC_SOURCE_PLANE2,
1596 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1597 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1598 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1599 INTEL_PIPE_CRC_SOURCE_TV,
1600 INTEL_PIPE_CRC_SOURCE_DP_B,
1601 INTEL_PIPE_CRC_SOURCE_DP_C,
1602 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1603 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1604 INTEL_PIPE_CRC_SOURCE_MAX,
1605};
1606
8bf1e9f1 1607struct intel_pipe_crc_entry {
ac2300d4 1608 uint32_t frame;
8bf1e9f1
SH
1609 uint32_t crc[5];
1610};
1611
b2c88f5b 1612#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1613struct intel_pipe_crc {
d538bbdf
DL
1614 spinlock_t lock;
1615 bool opened; /* exclusive access to the result file */
e5f75aca 1616 struct intel_pipe_crc_entry *entries;
926321d5 1617 enum intel_pipe_crc_source source;
d538bbdf 1618 int head, tail;
07144428 1619 wait_queue_head_t wq;
8bf1e9f1
SH
1620};
1621
f99d7069
DV
1622struct i915_frontbuffer_tracking {
1623 struct mutex lock;
1624
1625 /*
1626 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1627 * scheduled flips.
1628 */
1629 unsigned busy_bits;
1630 unsigned flip_bits;
1631};
1632
7225342a
MK
1633struct i915_wa_reg {
1634 u32 addr;
1635 u32 value;
1636 /* bitmask representing WA bits */
1637 u32 mask;
1638};
1639
1640#define I915_MAX_WA_REGS 16
1641
1642struct i915_workarounds {
1643 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1644 u32 count;
1645};
1646
cf9d2890
YZ
1647struct i915_virtual_gpu {
1648 bool active;
1649};
1650
77fec556 1651struct drm_i915_private {
f4c956ad 1652 struct drm_device *dev;
efab6d8d 1653 struct kmem_cache *objects;
e20d2ab7 1654 struct kmem_cache *vmas;
efab6d8d 1655 struct kmem_cache *requests;
f4c956ad 1656
5c969aa7 1657 const struct intel_device_info info;
f4c956ad
DV
1658
1659 int relative_constants_mode;
1660
1661 void __iomem *regs;
1662
907b28c5 1663 struct intel_uncore uncore;
f4c956ad 1664
cf9d2890
YZ
1665 struct i915_virtual_gpu vgpu;
1666
eb805623
DV
1667 struct intel_csr csr;
1668
1669 /* Display CSR-related protection */
1670 struct mutex csr_lock;
1671
5ea6e5e3 1672 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1673
f4c956ad
DV
1674 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1675 * controller on different i2c buses. */
1676 struct mutex gmbus_mutex;
1677
1678 /**
1679 * Base address of the gmbus and gpio block.
1680 */
1681 uint32_t gpio_mmio_base;
1682
b6fdd0f2
SS
1683 /* MMIO base address for MIPI regs */
1684 uint32_t mipi_mmio_base;
1685
28c70f16
DV
1686 wait_queue_head_t gmbus_wait_queue;
1687
f4c956ad 1688 struct pci_dev *bridge_dev;
a4872ba6 1689 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1690 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1691 uint32_t last_seqno, next_seqno;
f4c956ad 1692
ba8286fa 1693 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1694 struct resource mch_res;
1695
f4c956ad
DV
1696 /* protects the irq masks */
1697 spinlock_t irq_lock;
1698
84c33a64
SG
1699 /* protects the mmio flip data */
1700 spinlock_t mmio_flip_lock;
1701
f8b79e58
ID
1702 bool display_irqs_enabled;
1703
9ee32fea
DV
1704 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1705 struct pm_qos_request pm_qos;
1706
a580516d
VS
1707 /* Sideband mailbox protection */
1708 struct mutex sb_lock;
f4c956ad
DV
1709
1710 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1711 union {
1712 u32 irq_mask;
1713 u32 de_irq_mask[I915_MAX_PIPES];
1714 };
f4c956ad 1715 u32 gt_irq_mask;
605cd25b 1716 u32 pm_irq_mask;
a6706b45 1717 u32 pm_rps_events;
91d181dd 1718 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1719
5fcece80 1720 struct i915_hotplug hotplug;
5c3fe8b0 1721 struct i915_fbc fbc;
439d7ac0 1722 struct i915_drrs drrs;
f4c956ad 1723 struct intel_opregion opregion;
41aa3448 1724 struct intel_vbt_data vbt;
f4c956ad 1725
d9ceb816
JB
1726 bool preserve_bios_swizzle;
1727
f4c956ad
DV
1728 /* overlay */
1729 struct intel_overlay *overlay;
f4c956ad 1730
58c68779 1731 /* backlight registers and fields in struct intel_panel */
07f11d49 1732 struct mutex backlight_lock;
31ad8ec6 1733
f4c956ad 1734 /* LVDS info */
f4c956ad
DV
1735 bool no_aux_handshake;
1736
e39b999a
VS
1737 /* protects panel power sequencer state */
1738 struct mutex pps_mutex;
1739
f4c956ad
DV
1740 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1741 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1742 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1743
1744 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1745 unsigned int skl_boot_cdclk;
44913155 1746 unsigned int cdclk_freq, max_cdclk_freq;
6bcda4f0 1747 unsigned int hpll_freq;
f4c956ad 1748
645416f5
DV
1749 /**
1750 * wq - Driver workqueue for GEM.
1751 *
1752 * NOTE: Work items scheduled here are not allowed to grab any modeset
1753 * locks, for otherwise the flushing done in the pageflip code will
1754 * result in deadlocks.
1755 */
f4c956ad
DV
1756 struct workqueue_struct *wq;
1757
1758 /* Display functions */
1759 struct drm_i915_display_funcs display;
1760
1761 /* PCH chipset type */
1762 enum intel_pch pch_type;
17a303ec 1763 unsigned short pch_id;
f4c956ad
DV
1764
1765 unsigned long quirks;
1766
b8efb17b
ZR
1767 enum modeset_restore modeset_restore;
1768 struct mutex modeset_restore_lock;
673a394b 1769
a7bbbd63 1770 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1771 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1772
4b5aed62 1773 struct i915_gem_mm mm;
ad46cb53
CW
1774 DECLARE_HASHTABLE(mm_structs, 7);
1775 struct mutex mm_lock;
8781342d 1776
8781342d
DV
1777 /* Kernel Modesetting */
1778
9b9d172d 1779 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1780
76c4ac04
DL
1781 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1782 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1783 wait_queue_head_t pending_flip_queue;
1784
c4597872
DV
1785#ifdef CONFIG_DEBUG_FS
1786 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1787#endif
1788
e72f9fbf
DV
1789 int num_shared_dpll;
1790 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1791 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1792
7225342a 1793 struct i915_workarounds workarounds;
888b5995 1794
652c393a
JB
1795 /* Reclocking support */
1796 bool render_reclock_avail;
1797 bool lvds_downclock_avail;
18f9ed12
ZY
1798 /* indicates the reduced downclock for LVDS*/
1799 int lvds_downclock;
f99d7069
DV
1800
1801 struct i915_frontbuffer_tracking fb_tracking;
1802
652c393a 1803 u16 orig_clock;
f97108d1 1804
c4804411 1805 bool mchbar_need_disable;
f97108d1 1806
a4da4fa4
DV
1807 struct intel_l3_parity l3_parity;
1808
59124506
BW
1809 /* Cannot be determined by PCIID. You must always read a register. */
1810 size_t ellc_size;
1811
c6a828d3 1812 /* gen6+ rps state */
c85aa885 1813 struct intel_gen6_power_mgmt rps;
c6a828d3 1814
20e4d407
DV
1815 /* ilk-only ips/rps state. Everything in here is protected by the global
1816 * mchdev_lock in intel_pm.c */
c85aa885 1817 struct intel_ilk_power_mgmt ips;
b5e50c3f 1818
83c00f55 1819 struct i915_power_domains power_domains;
a38911a3 1820
a031d709 1821 struct i915_psr psr;
3f51e471 1822
99584db3 1823 struct i915_gpu_error gpu_error;
ae681d96 1824
c9cddffc
JB
1825 struct drm_i915_gem_object *vlv_pctx;
1826
4520f53a 1827#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1828 /* list of fbdev register on this device */
1829 struct intel_fbdev *fbdev;
82e3b8c1 1830 struct work_struct fbdev_suspend_work;
4520f53a 1831#endif
e953fd7b
CW
1832
1833 struct drm_property *broadcast_rgb_property;
3f43c48d 1834 struct drm_property *force_audio_property;
e3689190 1835
58fddc28
ID
1836 /* hda/i915 audio component */
1837 bool audio_component_registered;
1838
254f965c 1839 uint32_t hw_context_size;
a33afea5 1840 struct list_head context_list;
f4c956ad 1841
3e68320e 1842 u32 fdi_rx_config;
68d18ad7 1843
70722468
VS
1844 u32 chv_phy_control;
1845
842f1c8b 1846 u32 suspend_count;
f4c956ad 1847 struct i915_suspend_saved_registers regfile;
ddeea5b0 1848 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1849
53615a5e
VS
1850 struct {
1851 /*
1852 * Raw watermark latency values:
1853 * in 0.1us units for WM0,
1854 * in 0.5us units for WM1+.
1855 */
1856 /* primary */
1857 uint16_t pri_latency[5];
1858 /* sprite */
1859 uint16_t spr_latency[5];
1860 /* cursor */
1861 uint16_t cur_latency[5];
2af30a5c
PB
1862 /*
1863 * Raw watermark memory latency values
1864 * for SKL for all 8 levels
1865 * in 1us units.
1866 */
1867 uint16_t skl_latency[8];
609cedef 1868
2d41c0b5
PB
1869 /*
1870 * The skl_wm_values structure is a bit too big for stack
1871 * allocation, so we keep the staging struct where we store
1872 * intermediate results here instead.
1873 */
1874 struct skl_wm_values skl_results;
1875
609cedef 1876 /* current hardware state */
2d41c0b5
PB
1877 union {
1878 struct ilk_wm_values hw;
1879 struct skl_wm_values skl_hw;
0018fda1 1880 struct vlv_wm_values vlv;
2d41c0b5 1881 };
53615a5e
VS
1882 } wm;
1883
8a187455
PZ
1884 struct i915_runtime_pm pm;
1885
a83014d3
OM
1886 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1887 struct {
f3dc74c0
JH
1888 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1889 struct intel_engine_cs *ring,
1890 struct intel_context *ctx,
1891 struct drm_i915_gem_execbuffer2 *args,
1892 struct list_head *vmas,
1893 struct drm_i915_gem_object *batch_obj,
1894 u64 exec_start, u32 flags);
a83014d3
OM
1895 int (*init_rings)(struct drm_device *dev);
1896 void (*cleanup_ring)(struct intel_engine_cs *ring);
1897 void (*stop_ring)(struct intel_engine_cs *ring);
1898 } gt;
1899
9e458034
SJ
1900 bool edp_low_vswing;
1901
bdf1e7e3
DV
1902 /*
1903 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1904 * will be rejected. Instead look for a better place.
1905 */
77fec556 1906};
1da177e4 1907
2c1792a1
CW
1908static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1909{
1910 return dev->dev_private;
1911}
1912
888d0d42
ID
1913static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1914{
1915 return to_i915(dev_get_drvdata(dev));
1916}
1917
b4519513
CW
1918/* Iterate over initialised rings */
1919#define for_each_ring(ring__, dev_priv__, i__) \
1920 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1921 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1922
b1d7e4b4
WF
1923enum hdmi_force_audio {
1924 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1925 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1926 HDMI_AUDIO_AUTO, /* trust EDID */
1927 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1928};
1929
190d6cd5 1930#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1931
37e680a1
CW
1932struct drm_i915_gem_object_ops {
1933 /* Interface between the GEM object and its backing storage.
1934 * get_pages() is called once prior to the use of the associated set
1935 * of pages before to binding them into the GTT, and put_pages() is
1936 * called after we no longer need them. As we expect there to be
1937 * associated cost with migrating pages between the backing storage
1938 * and making them available for the GPU (e.g. clflush), we may hold
1939 * onto the pages after they are no longer referenced by the GPU
1940 * in case they may be used again shortly (for example migrating the
1941 * pages to a different memory domain within the GTT). put_pages()
1942 * will therefore most likely be called when the object itself is
1943 * being released or under memory pressure (where we attempt to
1944 * reap pages for the shrinker).
1945 */
1946 int (*get_pages)(struct drm_i915_gem_object *);
1947 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1948 int (*dmabuf_export)(struct drm_i915_gem_object *);
1949 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1950};
1951
a071fa00
DV
1952/*
1953 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1954 * considered to be the frontbuffer for the given plane interface-vise. This
1955 * doesn't mean that the hw necessarily already scans it out, but that any
1956 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1957 *
1958 * We have one bit per pipe and per scanout plane type.
1959 */
1960#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1961#define INTEL_FRONTBUFFER_BITS \
1962 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1963#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1964 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1965#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1966 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1967#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1968 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1969#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1970 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1971#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1972 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1973
673a394b 1974struct drm_i915_gem_object {
c397b908 1975 struct drm_gem_object base;
673a394b 1976
37e680a1
CW
1977 const struct drm_i915_gem_object_ops *ops;
1978
2f633156
BW
1979 /** List of VMAs backed by this object */
1980 struct list_head vma_list;
1981
c1ad11fc
CW
1982 /** Stolen memory for this object, instead of being backed by shmem. */
1983 struct drm_mm_node *stolen;
35c20a60 1984 struct list_head global_list;
673a394b 1985
b4716185 1986 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
1987 /** Used in execbuf to temporarily hold a ref */
1988 struct list_head obj_exec_link;
673a394b 1989
8d9d5744 1990 struct list_head batch_pool_link;
493018dc 1991
673a394b 1992 /**
65ce3027
CW
1993 * This is set if the object is on the active lists (has pending
1994 * rendering and so a non-zero seqno), and is not set if it i s on
1995 * inactive (ready to be unbound) list.
673a394b 1996 */
b4716185 1997 unsigned int active:I915_NUM_RINGS;
673a394b
EA
1998
1999 /**
2000 * This is set if the object has been written to since last bound
2001 * to the GTT
2002 */
0206e353 2003 unsigned int dirty:1;
778c3544
DV
2004
2005 /**
2006 * Fence register bits (if any) for this object. Will be set
2007 * as needed when mapped into the GTT.
2008 * Protected by dev->struct_mutex.
778c3544 2009 */
4b9de737 2010 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2011
778c3544
DV
2012 /**
2013 * Advice: are the backing pages purgeable?
2014 */
0206e353 2015 unsigned int madv:2;
778c3544 2016
778c3544
DV
2017 /**
2018 * Current tiling mode for the object.
2019 */
0206e353 2020 unsigned int tiling_mode:2;
5d82e3e6
CW
2021 /**
2022 * Whether the tiling parameters for the currently associated fence
2023 * register have changed. Note that for the purposes of tracking
2024 * tiling changes we also treat the unfenced register, the register
2025 * slot that the object occupies whilst it executes a fenced
2026 * command (such as BLT on gen2/3), as a "fence".
2027 */
2028 unsigned int fence_dirty:1;
778c3544 2029
75e9e915
DV
2030 /**
2031 * Is the object at the current location in the gtt mappable and
2032 * fenceable? Used to avoid costly recalculations.
2033 */
0206e353 2034 unsigned int map_and_fenceable:1;
75e9e915 2035
fb7d516a
DV
2036 /**
2037 * Whether the current gtt mapping needs to be mappable (and isn't just
2038 * mappable by accident). Track pin and fault separate for a more
2039 * accurate mappable working set.
2040 */
0206e353 2041 unsigned int fault_mappable:1;
fb7d516a 2042
24f3a8cf
AG
2043 /*
2044 * Is the object to be mapped as read-only to the GPU
2045 * Only honoured if hardware has relevant pte bit
2046 */
2047 unsigned long gt_ro:1;
651d794f 2048 unsigned int cache_level:3;
0f71979a 2049 unsigned int cache_dirty:1;
93dfb40c 2050
9da3da66 2051 unsigned int has_dma_mapping:1;
7bddb01f 2052
a071fa00
DV
2053 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2054
8a0c39b1
TU
2055 unsigned int pin_display;
2056
9da3da66 2057 struct sg_table *pages;
a5570178 2058 int pages_pin_count;
ee286370
CW
2059 struct get_page {
2060 struct scatterlist *sg;
2061 int last;
2062 } get_page;
673a394b 2063
1286ff73 2064 /* prime dma-buf support */
9a70cc2a
DA
2065 void *dma_buf_vmapping;
2066 int vmapping_count;
2067
b4716185
CW
2068 /** Breadcrumb of last rendering to the buffer.
2069 * There can only be one writer, but we allow for multiple readers.
2070 * If there is a writer that necessarily implies that all other
2071 * read requests are complete - but we may only be lazily clearing
2072 * the read requests. A read request is naturally the most recent
2073 * request on a ring, so we may have two different write and read
2074 * requests on one ring where the write request is older than the
2075 * read request. This allows for the CPU to read from an active
2076 * buffer by only waiting for the write to complete.
2077 * */
2078 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2079 struct drm_i915_gem_request *last_write_req;
caea7476 2080 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2081 struct drm_i915_gem_request *last_fenced_req;
673a394b 2082
778c3544 2083 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2084 uint32_t stride;
673a394b 2085
80075d49
DV
2086 /** References from framebuffers, locks out tiling changes. */
2087 unsigned long framebuffer_references;
2088
280b713b 2089 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2090 unsigned long *bit_17;
280b713b 2091
5cc9ed4b 2092 union {
6a2c4232
CW
2093 /** for phy allocated objects */
2094 struct drm_dma_handle *phys_handle;
2095
5cc9ed4b
CW
2096 struct i915_gem_userptr {
2097 uintptr_t ptr;
2098 unsigned read_only :1;
2099 unsigned workers :4;
2100#define I915_GEM_USERPTR_MAX_WORKERS 15
2101
ad46cb53
CW
2102 struct i915_mm_struct *mm;
2103 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2104 struct work_struct *work;
2105 } userptr;
2106 };
2107};
62b8b215 2108#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2109
a071fa00
DV
2110void i915_gem_track_fb(struct drm_i915_gem_object *old,
2111 struct drm_i915_gem_object *new,
2112 unsigned frontbuffer_bits);
2113
673a394b
EA
2114/**
2115 * Request queue structure.
2116 *
2117 * The request queue allows us to note sequence numbers that have been emitted
2118 * and may be associated with active buffers to be retired.
2119 *
97b2a6a1
JH
2120 * By keeping this list, we can avoid having to do questionable sequence
2121 * number comparisons on buffer last_read|write_seqno. It also allows an
2122 * emission time to be associated with the request for tracking how far ahead
2123 * of the GPU the submission is.
b3a38998
NH
2124 *
2125 * The requests are reference counted, so upon creation they should have an
2126 * initial reference taken using kref_init
673a394b
EA
2127 */
2128struct drm_i915_gem_request {
abfe262a
JH
2129 struct kref ref;
2130
852835f3 2131 /** On Which ring this request was generated */
efab6d8d 2132 struct drm_i915_private *i915;
a4872ba6 2133 struct intel_engine_cs *ring;
852835f3 2134
673a394b
EA
2135 /** GEM sequence number associated with this request. */
2136 uint32_t seqno;
2137
7d736f4f
MK
2138 /** Position in the ringbuffer of the start of the request */
2139 u32 head;
2140
72f95afa
NH
2141 /**
2142 * Position in the ringbuffer of the start of the postfix.
2143 * This is required to calculate the maximum available ringbuffer
2144 * space without overwriting the postfix.
2145 */
2146 u32 postfix;
2147
2148 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2149 u32 tail;
2150
b3a38998 2151 /**
a8c6ecb3 2152 * Context and ring buffer related to this request
b3a38998
NH
2153 * Contexts are refcounted, so when this request is associated with a
2154 * context, we must increment the context's refcount, to guarantee that
2155 * it persists while any request is linked to it. Requests themselves
2156 * are also refcounted, so the request will only be freed when the last
2157 * reference to it is dismissed, and the code in
2158 * i915_gem_request_free() will then decrement the refcount on the
2159 * context.
2160 */
273497e5 2161 struct intel_context *ctx;
98e1bd4a 2162 struct intel_ringbuffer *ringbuf;
0e50e96b 2163
7d736f4f
MK
2164 /** Batch buffer related to this request if any */
2165 struct drm_i915_gem_object *batch_obj;
2166
673a394b
EA
2167 /** Time at which this request was emitted, in jiffies. */
2168 unsigned long emitted_jiffies;
2169
b962442e 2170 /** global list entry for this request */
673a394b 2171 struct list_head list;
b962442e 2172
f787a5f5 2173 struct drm_i915_file_private *file_priv;
b962442e
EA
2174 /** file_priv list entry for this request */
2175 struct list_head client_list;
67e2937b 2176
071c92de
MK
2177 /** process identifier submitting this request */
2178 struct pid *pid;
2179
6d3d8274
NH
2180 /**
2181 * The ELSP only accepts two elements at a time, so we queue
2182 * context/tail pairs on a given queue (ring->execlist_queue) until the
2183 * hardware is available. The queue serves a double purpose: we also use
2184 * it to keep track of the up to 2 contexts currently in the hardware
2185 * (usually one in execution and the other queued up by the GPU): We
2186 * only remove elements from the head of the queue when the hardware
2187 * informs us that an element has been completed.
2188 *
2189 * All accesses to the queue are mediated by a spinlock
2190 * (ring->execlist_lock).
2191 */
2192
2193 /** Execlist link in the submission queue.*/
2194 struct list_head execlist_link;
2195
2196 /** Execlists no. of times this request has been sent to the ELSP */
2197 int elsp_submitted;
2198
673a394b
EA
2199};
2200
6689cb2b
JH
2201int i915_gem_request_alloc(struct intel_engine_cs *ring,
2202 struct intel_context *ctx);
abfe262a
JH
2203void i915_gem_request_free(struct kref *req_ref);
2204
b793a00a
JH
2205static inline uint32_t
2206i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2207{
2208 return req ? req->seqno : 0;
2209}
2210
2211static inline struct intel_engine_cs *
2212i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2213{
2214 return req ? req->ring : NULL;
2215}
2216
b2cfe0ab 2217static inline struct drm_i915_gem_request *
abfe262a
JH
2218i915_gem_request_reference(struct drm_i915_gem_request *req)
2219{
b2cfe0ab
CW
2220 if (req)
2221 kref_get(&req->ref);
2222 return req;
abfe262a
JH
2223}
2224
2225static inline void
2226i915_gem_request_unreference(struct drm_i915_gem_request *req)
2227{
f245860e 2228 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2229 kref_put(&req->ref, i915_gem_request_free);
2230}
2231
41037f9f
CW
2232static inline void
2233i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2234{
b833bb61
ML
2235 struct drm_device *dev;
2236
2237 if (!req)
2238 return;
41037f9f 2239
b833bb61
ML
2240 dev = req->ring->dev;
2241 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2242 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2243}
2244
abfe262a
JH
2245static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2246 struct drm_i915_gem_request *src)
2247{
2248 if (src)
2249 i915_gem_request_reference(src);
2250
2251 if (*pdst)
2252 i915_gem_request_unreference(*pdst);
2253
2254 *pdst = src;
2255}
2256
1b5a433a
JH
2257/*
2258 * XXX: i915_gem_request_completed should be here but currently needs the
2259 * definition of i915_seqno_passed() which is below. It will be moved in
2260 * a later patch when the call to i915_seqno_passed() is obsoleted...
2261 */
2262
351e3db2
BV
2263/*
2264 * A command that requires special handling by the command parser.
2265 */
2266struct drm_i915_cmd_descriptor {
2267 /*
2268 * Flags describing how the command parser processes the command.
2269 *
2270 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2271 * a length mask if not set
2272 * CMD_DESC_SKIP: The command is allowed but does not follow the
2273 * standard length encoding for the opcode range in
2274 * which it falls
2275 * CMD_DESC_REJECT: The command is never allowed
2276 * CMD_DESC_REGISTER: The command should be checked against the
2277 * register whitelist for the appropriate ring
2278 * CMD_DESC_MASTER: The command is allowed if the submitting process
2279 * is the DRM master
2280 */
2281 u32 flags;
2282#define CMD_DESC_FIXED (1<<0)
2283#define CMD_DESC_SKIP (1<<1)
2284#define CMD_DESC_REJECT (1<<2)
2285#define CMD_DESC_REGISTER (1<<3)
2286#define CMD_DESC_BITMASK (1<<4)
2287#define CMD_DESC_MASTER (1<<5)
2288
2289 /*
2290 * The command's unique identification bits and the bitmask to get them.
2291 * This isn't strictly the opcode field as defined in the spec and may
2292 * also include type, subtype, and/or subop fields.
2293 */
2294 struct {
2295 u32 value;
2296 u32 mask;
2297 } cmd;
2298
2299 /*
2300 * The command's length. The command is either fixed length (i.e. does
2301 * not include a length field) or has a length field mask. The flag
2302 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2303 * a length mask. All command entries in a command table must include
2304 * length information.
2305 */
2306 union {
2307 u32 fixed;
2308 u32 mask;
2309 } length;
2310
2311 /*
2312 * Describes where to find a register address in the command to check
2313 * against the ring's register whitelist. Only valid if flags has the
2314 * CMD_DESC_REGISTER bit set.
2315 */
2316 struct {
2317 u32 offset;
2318 u32 mask;
2319 } reg;
2320
2321#define MAX_CMD_DESC_BITMASKS 3
2322 /*
2323 * Describes command checks where a particular dword is masked and
2324 * compared against an expected value. If the command does not match
2325 * the expected value, the parser rejects it. Only valid if flags has
2326 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2327 * are valid.
d4d48035
BV
2328 *
2329 * If the check specifies a non-zero condition_mask then the parser
2330 * only performs the check when the bits specified by condition_mask
2331 * are non-zero.
351e3db2
BV
2332 */
2333 struct {
2334 u32 offset;
2335 u32 mask;
2336 u32 expected;
d4d48035
BV
2337 u32 condition_offset;
2338 u32 condition_mask;
351e3db2
BV
2339 } bits[MAX_CMD_DESC_BITMASKS];
2340};
2341
2342/*
2343 * A table of commands requiring special handling by the command parser.
2344 *
2345 * Each ring has an array of tables. Each table consists of an array of command
2346 * descriptors, which must be sorted with command opcodes in ascending order.
2347 */
2348struct drm_i915_cmd_table {
2349 const struct drm_i915_cmd_descriptor *table;
2350 int count;
2351};
2352
dbbe9127 2353/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2354#define __I915__(p) ({ \
2355 struct drm_i915_private *__p; \
2356 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2357 __p = (struct drm_i915_private *)p; \
2358 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2359 __p = to_i915((struct drm_device *)p); \
2360 else \
2361 BUILD_BUG(); \
2362 __p; \
2363})
dbbe9127 2364#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2365#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2366#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2367
87f1f465
CW
2368#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2369#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2370#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2371#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2372#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2373#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2374#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2375#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2376#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2377#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2378#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2379#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2380#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2381#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2382#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2383#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2384#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2385#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2386#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2387 INTEL_DEVID(dev) == 0x0152 || \
2388 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2389#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2390#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2391#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2392#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2393#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2394#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2395#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2396#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2397 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2398#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2399 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2400 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2401 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2402#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2403 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2404#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2405 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2406#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2407 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2408/* ULX machines are also considered ULT. */
87f1f465
CW
2409#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2410 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2411#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2412
e90a21d4
HN
2413#define SKL_REVID_A0 (0x0)
2414#define SKL_REVID_B0 (0x1)
2415#define SKL_REVID_C0 (0x2)
2416#define SKL_REVID_D0 (0x3)
8bc0ccf6 2417#define SKL_REVID_E0 (0x4)
b88baa2a 2418#define SKL_REVID_F0 (0x5)
e90a21d4 2419
6c74c87f
NH
2420#define BXT_REVID_A0 (0x0)
2421#define BXT_REVID_B0 (0x3)
2422#define BXT_REVID_C0 (0x6)
2423
85436696
JB
2424/*
2425 * The genX designation typically refers to the render engine, so render
2426 * capability related checks should use IS_GEN, while display and other checks
2427 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2428 * chips, etc.).
2429 */
cae5852d
ZN
2430#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2431#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2432#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2433#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2434#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2435#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2436#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2437#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2438
73ae478c
BW
2439#define RENDER_RING (1<<RCS)
2440#define BSD_RING (1<<VCS)
2441#define BLT_RING (1<<BCS)
2442#define VEBOX_RING (1<<VECS)
845f74a7 2443#define BSD2_RING (1<<VCS2)
63c42e56 2444#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2445#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2446#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2447#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2448#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2449#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2450 __I915__(dev)->ellc_size)
cae5852d
ZN
2451#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2452
254f965c 2453#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2454#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2455#define USES_PPGTT(dev) (i915.enable_ppgtt)
2456#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2457
05394f39 2458#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2459#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2460
b45305fc
DV
2461/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2462#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2463/*
2464 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2465 * even when in MSI mode. This results in spurious interrupt warnings if the
2466 * legacy irq no. is shared with another device. The kernel then disables that
2467 * interrupt source and so prevents the other device from working properly.
2468 */
2469#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2470#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2471
cae5852d
ZN
2472/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2473 * rows, which changed the alignment requirements and fence programming.
2474 */
2475#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2476 IS_I915GM(dev)))
2477#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2478#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2479#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2480#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2481#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2482
2483#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2484#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2485#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2486
dbf7786e 2487#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2488
0c9b3715
JN
2489#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2490 INTEL_INFO(dev)->gen >= 9)
2491
dd93be58 2492#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2493#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2494#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2495 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2496 IS_SKYLAKE(dev))
6157d3c8 2497#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2498 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2499 IS_SKYLAKE(dev))
58abf1da
RV
2500#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2501#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2502
eb805623
DV
2503#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2504
17a303ec
PZ
2505#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2506#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2507#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2508#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2509#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2510#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2511#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2512#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2513
f2fbc690 2514#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2515#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2516#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2517#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2518#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2519#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2520#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2521
5fafe292
SJ
2522#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2523
040d2baa
BW
2524/* DPF == dynamic parity feature */
2525#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2526#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2527
c8735b0c 2528#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2529#define GEN9_FREQ_SCALER 3
c8735b0c 2530
05394f39
CW
2531#include "i915_trace.h"
2532
baa70943 2533extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2534extern int i915_max_ioctl;
2535
fc49b3da
ID
2536extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2537extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2538
d330a953
JN
2539/* i915_params.c */
2540struct i915_params {
2541 int modeset;
2542 int panel_ignore_lid;
d330a953
JN
2543 int semaphores;
2544 unsigned int lvds_downclock;
2545 int lvds_channel_mode;
2546 int panel_use_ssc;
2547 int vbt_sdvo_panel_type;
2548 int enable_rc6;
2549 int enable_fbc;
d330a953 2550 int enable_ppgtt;
127f1003 2551 int enable_execlists;
d330a953
JN
2552 int enable_psr;
2553 unsigned int preliminary_hw_support;
2554 int disable_power_well;
2555 int enable_ips;
e5aa6541 2556 int invert_brightness;
351e3db2 2557 int enable_cmd_parser;
e5aa6541
DL
2558 /* leave bools at the end to not create holes */
2559 bool enable_hangcheck;
2560 bool fastboot;
d330a953 2561 bool prefault_disable;
5bedeb2d 2562 bool load_detect_test;
d330a953 2563 bool reset;
a0bae57f 2564 bool disable_display;
7a10dfa6 2565 bool disable_vtd_wa;
84c33a64 2566 int use_mmio_flip;
48572edd 2567 int mmio_debug;
e2c719b7 2568 bool verbose_state_checks;
b2e7723b 2569 bool nuclear_pageflip;
9e458034 2570 int edp_vswing;
d330a953
JN
2571};
2572extern struct i915_params i915 __read_mostly;
2573
1da177e4 2574 /* i915_dma.c */
22eae947 2575extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2576extern int i915_driver_unload(struct drm_device *);
2885f6ac 2577extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2578extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2579extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2580 struct drm_file *file);
673a394b 2581extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2582 struct drm_file *file);
84b1fd10 2583extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2584#ifdef CONFIG_COMPAT
0d6aa60b
DA
2585extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2586 unsigned long arg);
c43b5634 2587#endif
8e96d9c4 2588extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2589extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2590extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2591extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2592extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2593extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2594int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2595void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
eb805623 2596void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2597
1da177e4 2598/* i915_irq.c */
10cd45b6 2599void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2600__printf(3, 4)
2601void i915_handle_error(struct drm_device *dev, bool wedged,
2602 const char *fmt, ...);
1da177e4 2603
b963291c
DV
2604extern void intel_irq_init(struct drm_i915_private *dev_priv);
2605extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2606int intel_irq_install(struct drm_i915_private *dev_priv);
2607void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2608
2609extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2610extern void intel_uncore_early_sanitize(struct drm_device *dev,
2611 bool restore_forcewake);
907b28c5 2612extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2613extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2614extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2615extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2616const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2617void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2618 enum forcewake_domains domains);
59bad947 2619void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2620 enum forcewake_domains domains);
a6111f7b
CW
2621/* Like above but the caller must manage the uncore.lock itself.
2622 * Must be used with I915_READ_FW and friends.
2623 */
2624void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2625 enum forcewake_domains domains);
2626void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2627 enum forcewake_domains domains);
59bad947 2628void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2629static inline bool intel_vgpu_active(struct drm_device *dev)
2630{
2631 return to_i915(dev)->vgpu.active;
2632}
b1f14ad0 2633
7c463586 2634void
50227e1c 2635i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2636 u32 status_mask);
7c463586
KP
2637
2638void
50227e1c 2639i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2640 u32 status_mask);
7c463586 2641
f8b79e58
ID
2642void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2643void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2644void
2645ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2646void
2647ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2648void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2649 uint32_t interrupt_mask,
2650 uint32_t enabled_irq_mask);
2651#define ibx_enable_display_interrupt(dev_priv, bits) \
2652 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2653#define ibx_disable_display_interrupt(dev_priv, bits) \
2654 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2655
673a394b 2656/* i915_gem.c */
673a394b
EA
2657int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2658 struct drm_file *file_priv);
2659int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2660 struct drm_file *file_priv);
2661int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2662 struct drm_file *file_priv);
2663int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2664 struct drm_file *file_priv);
de151cf6
JB
2665int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2666 struct drm_file *file_priv);
673a394b
EA
2667int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2668 struct drm_file *file_priv);
2669int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2670 struct drm_file *file_priv);
ba8b7ccb
OM
2671void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2672 struct intel_engine_cs *ring);
2673void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2674 struct drm_file *file,
2675 struct intel_engine_cs *ring,
2676 struct drm_i915_gem_object *obj);
a83014d3
OM
2677int i915_gem_ringbuffer_submission(struct drm_device *dev,
2678 struct drm_file *file,
2679 struct intel_engine_cs *ring,
2680 struct intel_context *ctx,
2681 struct drm_i915_gem_execbuffer2 *args,
2682 struct list_head *vmas,
2683 struct drm_i915_gem_object *batch_obj,
2684 u64 exec_start, u32 flags);
673a394b
EA
2685int i915_gem_execbuffer(struct drm_device *dev, void *data,
2686 struct drm_file *file_priv);
76446cac
JB
2687int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2688 struct drm_file *file_priv);
673a394b
EA
2689int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2690 struct drm_file *file_priv);
199adf40
BW
2691int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2692 struct drm_file *file);
2693int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2694 struct drm_file *file);
673a394b
EA
2695int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2696 struct drm_file *file_priv);
3ef94daa
CW
2697int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2698 struct drm_file *file_priv);
673a394b
EA
2699int i915_gem_set_tiling(struct drm_device *dev, void *data,
2700 struct drm_file *file_priv);
2701int i915_gem_get_tiling(struct drm_device *dev, void *data,
2702 struct drm_file *file_priv);
5cc9ed4b
CW
2703int i915_gem_init_userptr(struct drm_device *dev);
2704int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2705 struct drm_file *file);
5a125c3c
EA
2706int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2707 struct drm_file *file_priv);
23ba4fd0
BW
2708int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2709 struct drm_file *file_priv);
673a394b 2710void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2711void *i915_gem_object_alloc(struct drm_device *dev);
2712void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2713void i915_gem_object_init(struct drm_i915_gem_object *obj,
2714 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2715struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2716 size_t size);
7e0d96bc
BW
2717void i915_init_vm(struct drm_i915_private *dev_priv,
2718 struct i915_address_space *vm);
673a394b 2719void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2720void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2721
0875546c
DV
2722/* Flags used by pin/bind&friends. */
2723#define PIN_MAPPABLE (1<<0)
2724#define PIN_NONBLOCK (1<<1)
2725#define PIN_GLOBAL (1<<2)
2726#define PIN_OFFSET_BIAS (1<<3)
2727#define PIN_USER (1<<4)
2728#define PIN_UPDATE (1<<5)
d23db88c 2729#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2730int __must_check
2731i915_gem_object_pin(struct drm_i915_gem_object *obj,
2732 struct i915_address_space *vm,
2733 uint32_t alignment,
2734 uint64_t flags);
2735int __must_check
2736i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2737 const struct i915_ggtt_view *view,
2738 uint32_t alignment,
2739 uint64_t flags);
fe14d5f4
TU
2740
2741int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2742 u32 flags);
07fe0b12 2743int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2744int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2745void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2746void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2747
4c914c0c
BV
2748int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2749 int *needs_clflush);
2750
37e680a1 2751int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2752
2753static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2754{
ee286370
CW
2755 return sg->length >> PAGE_SHIFT;
2756}
67d5a50c 2757
ee286370
CW
2758static inline struct page *
2759i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2760{
ee286370
CW
2761 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2762 return NULL;
67d5a50c 2763
ee286370
CW
2764 if (n < obj->get_page.last) {
2765 obj->get_page.sg = obj->pages->sgl;
2766 obj->get_page.last = 0;
2767 }
67d5a50c 2768
ee286370
CW
2769 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2770 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2771 if (unlikely(sg_is_chain(obj->get_page.sg)))
2772 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2773 }
67d5a50c 2774
ee286370 2775 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2776}
ee286370 2777
a5570178
CW
2778static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2779{
2780 BUG_ON(obj->pages == NULL);
2781 obj->pages_pin_count++;
2782}
2783static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2784{
2785 BUG_ON(obj->pages_pin_count == 0);
2786 obj->pages_pin_count--;
2787}
2788
54cf91dc 2789int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2790int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2791 struct intel_engine_cs *to);
e2d05a8b 2792void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2793 struct intel_engine_cs *ring);
ff72145b
DA
2794int i915_gem_dumb_create(struct drm_file *file_priv,
2795 struct drm_device *dev,
2796 struct drm_mode_create_dumb *args);
da6b51d0
DA
2797int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2798 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2799/**
2800 * Returns true if seq1 is later than seq2.
2801 */
2802static inline bool
2803i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2804{
2805 return (int32_t)(seq1 - seq2) >= 0;
2806}
2807
1b5a433a
JH
2808static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2809 bool lazy_coherency)
2810{
2811 u32 seqno;
2812
2813 BUG_ON(req == NULL);
2814
2815 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2816
2817 return i915_seqno_passed(seqno, req->seqno);
2818}
2819
fca26bb4
MK
2820int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2821int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2822int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2823int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2824
d8ffa60b
DV
2825bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2826void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2827
8d9fc7fd 2828struct drm_i915_gem_request *
a4872ba6 2829i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2830
b29c19b6 2831bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2832void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2833int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2834 bool interruptible);
b6660d59 2835int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2836
1f83fee0
DV
2837static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2838{
2839 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2840 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2841}
2842
2843static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2844{
2ac0f450
MK
2845 return atomic_read(&error->reset_counter) & I915_WEDGED;
2846}
2847
2848static inline u32 i915_reset_count(struct i915_gpu_error *error)
2849{
2850 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2851}
a71d8d94 2852
88b4aa87
MK
2853static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2854{
2855 return dev_priv->gpu_error.stop_rings == 0 ||
2856 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2857}
2858
2859static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2860{
2861 return dev_priv->gpu_error.stop_rings == 0 ||
2862 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2863}
2864
069efc1d 2865void i915_gem_reset(struct drm_device *dev);
000433b6 2866bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2867int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2868int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2869int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2870int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2871void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2872void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2873int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2874int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2875int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2876 struct drm_file *file,
9400ae5c
JH
2877 struct drm_i915_gem_object *batch_obj);
2878#define i915_add_request(ring) \
2879 __i915_add_request(ring, NULL, NULL)
9c654818 2880int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2881 unsigned reset_counter,
2882 bool interruptible,
2883 s64 *timeout,
2e1b8730 2884 struct intel_rps_client *rps);
a4b3a571 2885int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2886int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2887int __must_check
2e2f351d
CW
2888i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2889 bool readonly);
2890int __must_check
2021746e
CW
2891i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2892 bool write);
2893int __must_check
dabdfe02
CW
2894i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2895int __must_check
2da3b9b9
CW
2896i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2897 u32 alignment,
e6617330
TU
2898 struct intel_engine_cs *pipelined,
2899 const struct i915_ggtt_view *view);
2900void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2901 const struct i915_ggtt_view *view);
00731155 2902int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2903 int align);
b29c19b6 2904int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2905void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2906
0fa87796
ID
2907uint32_t
2908i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2909uint32_t
d865110c
ID
2910i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2911 int tiling_mode, bool fenced);
467cffba 2912
e4ffd173
CW
2913int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2914 enum i915_cache_level cache_level);
2915
1286ff73
DV
2916struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2917 struct dma_buf *dma_buf);
2918
2919struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2920 struct drm_gem_object *gem_obj, int flags);
2921
19b2dbde
CW
2922void i915_gem_restore_fences(struct drm_device *dev);
2923
ec7adb6e
JL
2924unsigned long
2925i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2926 const struct i915_ggtt_view *view);
ec7adb6e
JL
2927unsigned long
2928i915_gem_obj_offset(struct drm_i915_gem_object *o,
2929 struct i915_address_space *vm);
2930static inline unsigned long
2931i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2932{
9abc4648 2933 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2934}
ec7adb6e 2935
a70a3148 2936bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2937bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2938 const struct i915_ggtt_view *view);
a70a3148 2939bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2940 struct i915_address_space *vm);
fe14d5f4 2941
a70a3148
BW
2942unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2943 struct i915_address_space *vm);
fe14d5f4 2944struct i915_vma *
ec7adb6e
JL
2945i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2946 struct i915_address_space *vm);
2947struct i915_vma *
2948i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2949 const struct i915_ggtt_view *view);
fe14d5f4 2950
accfef2e
BW
2951struct i915_vma *
2952i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2953 struct i915_address_space *vm);
2954struct i915_vma *
2955i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2956 const struct i915_ggtt_view *view);
5c2abbea 2957
ec7adb6e
JL
2958static inline struct i915_vma *
2959i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2960{
2961 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2962}
ec7adb6e 2963bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 2964
a70a3148 2965/* Some GGTT VM helpers */
5dc383b0 2966#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2967 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2968static inline bool i915_is_ggtt(struct i915_address_space *vm)
2969{
2970 struct i915_address_space *ggtt =
2971 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2972 return vm == ggtt;
2973}
2974
841cd773
DV
2975static inline struct i915_hw_ppgtt *
2976i915_vm_to_ppgtt(struct i915_address_space *vm)
2977{
2978 WARN_ON(i915_is_ggtt(vm));
2979
2980 return container_of(vm, struct i915_hw_ppgtt, base);
2981}
2982
2983
a70a3148
BW
2984static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2985{
9abc4648 2986 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
2987}
2988
2989static inline unsigned long
2990i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2991{
5dc383b0 2992 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2993}
c37e2204
BW
2994
2995static inline int __must_check
2996i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2997 uint32_t alignment,
1ec9e26d 2998 unsigned flags)
c37e2204 2999{
5dc383b0
DV
3000 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3001 alignment, flags | PIN_GLOBAL);
c37e2204 3002}
a70a3148 3003
b287110e
DV
3004static inline int
3005i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3006{
3007 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3008}
3009
e6617330
TU
3010void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3011 const struct i915_ggtt_view *view);
3012static inline void
3013i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3014{
3015 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3016}
b287110e 3017
254f965c 3018/* i915_gem_context.c */
8245be31 3019int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3020void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3021void i915_gem_context_reset(struct drm_device *dev);
e422b888 3022int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 3023int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 3024void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 3025int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
3026 struct intel_context *to);
3027struct intel_context *
41bde553 3028i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3029void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3030struct drm_i915_gem_object *
3031i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3032static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3033{
691e6415 3034 kref_get(&ctx->ref);
dce3271b
MK
3035}
3036
273497e5 3037static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3038{
691e6415 3039 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3040}
3041
273497e5 3042static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3043{
821d66dd 3044 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3045}
3046
84624813
BW
3047int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3048 struct drm_file *file);
3049int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3050 struct drm_file *file);
c9dc0f35
CW
3051int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3052 struct drm_file *file_priv);
3053int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3054 struct drm_file *file_priv);
1286ff73 3055
679845ed
BW
3056/* i915_gem_evict.c */
3057int __must_check i915_gem_evict_something(struct drm_device *dev,
3058 struct i915_address_space *vm,
3059 int min_size,
3060 unsigned alignment,
3061 unsigned cache_level,
d23db88c
CW
3062 unsigned long start,
3063 unsigned long end,
1ec9e26d 3064 unsigned flags);
679845ed
BW
3065int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3066int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3067
0260c420 3068/* belongs in i915_gem_gtt.h */
d09105c6 3069static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3070{
3071 if (INTEL_INFO(dev)->gen < 6)
3072 intel_gtt_chipset_flush();
3073}
246cbfb5 3074
9797fbfb
CW
3075/* i915_gem_stolen.c */
3076int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3077int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3078void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3079void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3080struct drm_i915_gem_object *
3081i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3082struct drm_i915_gem_object *
3083i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3084 u32 stolen_offset,
3085 u32 gtt_offset,
3086 u32 size);
9797fbfb 3087
be6a0376
DV
3088/* i915_gem_shrinker.c */
3089unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3090 long target,
3091 unsigned flags);
3092#define I915_SHRINK_PURGEABLE 0x1
3093#define I915_SHRINK_UNBOUND 0x2
3094#define I915_SHRINK_BOUND 0x4
3095unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3096void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3097
3098
673a394b 3099/* i915_gem_tiling.c */
2c1792a1 3100static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3101{
50227e1c 3102 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3103
3104 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3105 obj->tiling_mode != I915_TILING_NONE;
3106}
3107
673a394b 3108void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3109void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3110void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3111
3112/* i915_gem_debug.c */
23bc5982
CW
3113#if WATCH_LISTS
3114int i915_verify_lists(struct drm_device *dev);
673a394b 3115#else
23bc5982 3116#define i915_verify_lists(dev) 0
673a394b 3117#endif
1da177e4 3118
2017263e 3119/* i915_debugfs.c */
27c202ad
BG
3120int i915_debugfs_init(struct drm_minor *minor);
3121void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3122#ifdef CONFIG_DEBUG_FS
249e87de 3123int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3124void intel_display_crc_init(struct drm_device *dev);
3125#else
249e87de 3126static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
f8c168fa 3127static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3128#endif
84734a04
MK
3129
3130/* i915_gpu_error.c */
edc3d884
MK
3131__printf(2, 3)
3132void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3133int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3134 const struct i915_error_state_file_priv *error);
4dc955f7 3135int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3136 struct drm_i915_private *i915,
4dc955f7
MK
3137 size_t count, loff_t pos);
3138static inline void i915_error_state_buf_release(
3139 struct drm_i915_error_state_buf *eb)
3140{
3141 kfree(eb->buf);
3142}
58174462
MK
3143void i915_capture_error_state(struct drm_device *dev, bool wedge,
3144 const char *error_msg);
84734a04
MK
3145void i915_error_state_get(struct drm_device *dev,
3146 struct i915_error_state_file_priv *error_priv);
3147void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3148void i915_destroy_error_state(struct drm_device *dev);
3149
3150void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3151const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3152
351e3db2 3153/* i915_cmd_parser.c */
d728c8ef 3154int i915_cmd_parser_get_version(void);
a4872ba6
OM
3155int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3156void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3157bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3158int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3159 struct drm_i915_gem_object *batch_obj,
78a42377 3160 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3161 u32 batch_start_offset,
b9ffd80e 3162 u32 batch_len,
351e3db2
BV
3163 bool is_master);
3164
317c35d1
JB
3165/* i915_suspend.c */
3166extern int i915_save_state(struct drm_device *dev);
3167extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3168
0136db58
BW
3169/* i915_sysfs.c */
3170void i915_setup_sysfs(struct drm_device *dev_priv);
3171void i915_teardown_sysfs(struct drm_device *dev_priv);
3172
f899fc64
CW
3173/* intel_i2c.c */
3174extern int intel_setup_gmbus(struct drm_device *dev);
3175extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3176extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3177 unsigned int pin);
3bd7d909 3178
0184df46
JN
3179extern struct i2c_adapter *
3180intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3181extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3182extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3183static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3184{
3185 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3186}
f899fc64
CW
3187extern void intel_i2c_reset(struct drm_device *dev);
3188
3b617967 3189/* intel_opregion.c */
44834a67 3190#ifdef CONFIG_ACPI
27d50c82 3191extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3192extern void intel_opregion_init(struct drm_device *dev);
3193extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3194extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3195extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3196 bool enable);
ecbc5cf3
JN
3197extern int intel_opregion_notify_adapter(struct drm_device *dev,
3198 pci_power_t state);
65e082c9 3199#else
27d50c82 3200static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3201static inline void intel_opregion_init(struct drm_device *dev) { return; }
3202static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3203static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3204static inline int
3205intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3206{
3207 return 0;
3208}
ecbc5cf3
JN
3209static inline int
3210intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3211{
3212 return 0;
3213}
65e082c9 3214#endif
8ee1c3db 3215
723bfd70
JB
3216/* intel_acpi.c */
3217#ifdef CONFIG_ACPI
3218extern void intel_register_dsm_handler(void);
3219extern void intel_unregister_dsm_handler(void);
3220#else
3221static inline void intel_register_dsm_handler(void) { return; }
3222static inline void intel_unregister_dsm_handler(void) { return; }
3223#endif /* CONFIG_ACPI */
3224
79e53945 3225/* modesetting */
f817586c 3226extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3227extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3228extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3229extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3230extern void intel_connector_unregister(struct intel_connector *);
28d52043 3231extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3232extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3233 bool force_restore);
44cec740 3234extern void i915_redisable_vga(struct drm_device *dev);
04098753 3235extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3236extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3237extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3238extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3239extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3240 bool enable);
0206e353
AJ
3241extern void intel_detect_pch(struct drm_device *dev);
3242extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3243extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3244
2911a35b 3245extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3246int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3247 struct drm_file *file);
b6359918
MK
3248int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3249 struct drm_file *file);
575155a9 3250
6ef3d427
CW
3251/* overlay */
3252extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3253extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3254 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3255
3256extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3257extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3258 struct drm_device *dev,
3259 struct intel_display_error_state *error);
6ef3d427 3260
151a49d0
TR
3261int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3262int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3263
3264/* intel_sideband.c */
707b6e3d
D
3265u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3266void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3267u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3268u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3269void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3270u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3271void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3272u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3273void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3274u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3275void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3276u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3277void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3278u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3279void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3280u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3281 enum intel_sbi_destination destination);
3282void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3283 enum intel_sbi_destination destination);
e9fe51c6
SK
3284u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3285void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3286
616bc820
VS
3287int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3288int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3289
0b274481
BW
3290#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3291#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3292
3293#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3294#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3295#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3296#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3297
3298#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3299#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3300#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3301#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3302
698b3135
CW
3303/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3304 * will be implemented using 2 32-bit writes in an arbitrary order with
3305 * an arbitrary delay between them. This can cause the hardware to
3306 * act upon the intermediate value, possibly leading to corruption and
3307 * machine death. You have been warned.
3308 */
0b274481
BW
3309#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3310#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3311
50877445
CW
3312#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3313 u32 upper = I915_READ(upper_reg); \
3314 u32 lower = I915_READ(lower_reg); \
3315 u32 tmp = I915_READ(upper_reg); \
3316 if (upper != tmp) { \
3317 upper = tmp; \
3318 lower = I915_READ(lower_reg); \
3319 WARN_ON(I915_READ(upper_reg) != upper); \
3320 } \
3321 (u64)upper << 32 | lower; })
3322
cae5852d
ZN
3323#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3324#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3325
a6111f7b
CW
3326/* These are untraced mmio-accessors that are only valid to be used inside
3327 * criticial sections inside IRQ handlers where forcewake is explicitly
3328 * controlled.
3329 * Think twice, and think again, before using these.
3330 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3331 * intel_uncore_forcewake_irqunlock().
3332 */
3333#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3334#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3335#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3336
55bc60db
VS
3337/* "Broadcast RGB" property */
3338#define INTEL_BROADCAST_RGB_AUTO 0
3339#define INTEL_BROADCAST_RGB_FULL 1
3340#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3341
766aa1c4
VS
3342static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3343{
92e23b99 3344 if (IS_VALLEYVIEW(dev))
766aa1c4 3345 return VLV_VGACNTRL;
92e23b99
SJ
3346 else if (INTEL_INFO(dev)->gen >= 5)
3347 return CPU_VGACNTRL;
766aa1c4
VS
3348 else
3349 return VGACNTRL;
3350}
3351
2bb4629a
VS
3352static inline void __user *to_user_ptr(u64 address)
3353{
3354 return (void __user *)(uintptr_t)address;
3355}
3356
df97729f
ID
3357static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3358{
3359 unsigned long j = msecs_to_jiffies(m);
3360
3361 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3362}
3363
7bd0e226
DV
3364static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3365{
3366 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3367}
3368
df97729f
ID
3369static inline unsigned long
3370timespec_to_jiffies_timeout(const struct timespec *value)
3371{
3372 unsigned long j = timespec_to_jiffies(value);
3373
3374 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3375}
3376
dce56b3c
PZ
3377/*
3378 * If you need to wait X milliseconds between events A and B, but event B
3379 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3380 * when event A happened, then just before event B you call this function and
3381 * pass the timestamp as the first argument, and X as the second argument.
3382 */
3383static inline void
3384wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3385{
ec5e0cfb 3386 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3387
3388 /*
3389 * Don't re-read the value of "jiffies" every time since it may change
3390 * behind our back and break the math.
3391 */
3392 tmp_jiffies = jiffies;
3393 target_jiffies = timestamp_jiffies +
3394 msecs_to_jiffies_timeout(to_wait_ms);
3395
3396 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3397 remaining_jiffies = target_jiffies - tmp_jiffies;
3398 while (remaining_jiffies)
3399 remaining_jiffies =
3400 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3401 }
3402}
3403
581c26e8
JH
3404static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3405 struct drm_i915_gem_request *req)
3406{
3407 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3408 i915_gem_request_assign(&ring->trace_irq_req, req);
3409}
3410
1da177e4 3411#endif