]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Only apply the mb() when flushing the GTT domain during a finish
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
2b139522
ED
79enum port {
80 PORT_A = 0,
81 PORT_B,
82 PORT_C,
83 PORT_D,
84 PORT_E,
85 I915_MAX_PORTS
86};
87#define port_name(p) ((p) + 'A')
88
2a2d5482
CW
89#define I915_GEM_GPU_DOMAINS \
90 (I915_GEM_DOMAIN_RENDER | \
91 I915_GEM_DOMAIN_SAMPLER | \
92 I915_GEM_DOMAIN_COMMAND | \
93 I915_GEM_DOMAIN_INSTRUCTION | \
94 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 95
9db4a9c7
JB
96#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
97
6c2b7c12
DV
98#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
99 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
100 if ((intel_encoder)->base.crtc == (__crtc))
101
ee7b9f93
JB
102struct intel_pch_pll {
103 int refcount; /* count of number of CRTCs sharing this PLL */
104 int active; /* count of number of active CRTCs (i.e. DPMS on) */
105 bool on; /* is the PLL actually active? Disabled during modeset */
106 int pll_reg;
107 int fp0_reg;
108 int fp1_reg;
109};
110#define I915_NUM_PLLS 2
111
e69d0bc1
DV
112/* Used by dp and fdi links */
113struct intel_link_m_n {
114 uint32_t tu;
115 uint32_t gmch_m;
116 uint32_t gmch_n;
117 uint32_t link_m;
118 uint32_t link_n;
119};
120
121void intel_link_compute_m_n(int bpp, int nlanes,
122 int pixel_clock, int link_clock,
123 struct intel_link_m_n *m_n);
124
6441ab5f
PZ
125struct intel_ddi_plls {
126 int spll_refcount;
127 int wrpll1_refcount;
128 int wrpll2_refcount;
129};
130
1da177e4
LT
131/* Interface history:
132 *
133 * 1.1: Original.
0d6aa60b
DA
134 * 1.2: Add Power Management
135 * 1.3: Add vblank support
de227f5f 136 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 137 * 1.5: Add vblank pipe configuration
2228ed67
MD
138 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
139 * - Support vertical blank on secondary display pipe
1da177e4
LT
140 */
141#define DRIVER_MAJOR 1
2228ed67 142#define DRIVER_MINOR 6
1da177e4
LT
143#define DRIVER_PATCHLEVEL 0
144
673a394b 145#define WATCH_COHERENCY 0
23bc5982 146#define WATCH_LISTS 0
42d6ab48 147#define WATCH_GTT 0
673a394b 148
71acb5eb
DA
149#define I915_GEM_PHYS_CURSOR_0 1
150#define I915_GEM_PHYS_CURSOR_1 2
151#define I915_GEM_PHYS_OVERLAY_REGS 3
152#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
153
154struct drm_i915_gem_phys_object {
155 int id;
156 struct page **page_list;
157 drm_dma_handle_t *handle;
05394f39 158 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
159};
160
0a3e67a4
JB
161struct opregion_header;
162struct opregion_acpi;
163struct opregion_swsci;
164struct opregion_asle;
8d715f00 165struct drm_i915_private;
0a3e67a4 166
8ee1c3db 167struct intel_opregion {
5bc4418b
BW
168 struct opregion_header __iomem *header;
169 struct opregion_acpi __iomem *acpi;
170 struct opregion_swsci __iomem *swsci;
171 struct opregion_asle __iomem *asle;
172 void __iomem *vbt;
01fe9dbd 173 u32 __iomem *lid_state;
8ee1c3db 174};
44834a67 175#define OPREGION_SIZE (8*1024)
8ee1c3db 176
6ef3d427
CW
177struct intel_overlay;
178struct intel_overlay_error_state;
179
7c1c2871
DA
180struct drm_i915_master_private {
181 drm_local_map_t *sarea;
182 struct _drm_i915_sarea *sarea_priv;
183};
de151cf6 184#define I915_FENCE_REG_NONE -1
4b9de737
DV
185#define I915_MAX_NUM_FENCES 16
186/* 16 fences + sign bit for FENCE_REG_NONE */
187#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
188
189struct drm_i915_fence_reg {
007cc8ac 190 struct list_head lru_list;
caea7476 191 struct drm_i915_gem_object *obj;
1690e1eb 192 int pin_count;
de151cf6 193};
7c1c2871 194
9b9d172d 195struct sdvo_device_mapping {
e957d772 196 u8 initialized;
9b9d172d 197 u8 dvo_port;
198 u8 slave_addr;
199 u8 dvo_wiring;
e957d772 200 u8 i2c_pin;
b1083333 201 u8 ddc_pin;
9b9d172d 202};
203
c4a1d9e4
CW
204struct intel_display_error_state;
205
63eeaf38 206struct drm_i915_error_state {
742cbee8 207 struct kref ref;
63eeaf38
JB
208 u32 eir;
209 u32 pgtbl_er;
be998e2e 210 u32 ier;
b9a3906b 211 u32 ccid;
9574b3fe 212 bool waiting[I915_NUM_RINGS];
9db4a9c7 213 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
214 u32 tail[I915_NUM_RINGS];
215 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
216 u32 ipeir[I915_NUM_RINGS];
217 u32 ipehr[I915_NUM_RINGS];
218 u32 instdone[I915_NUM_RINGS];
219 u32 acthd[I915_NUM_RINGS];
7e3b8737 220 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 221 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 222 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
223 /* our own tracking of ring head and tail */
224 u32 cpu_ring_head[I915_NUM_RINGS];
225 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 226 u32 error; /* gen6+ */
71e172e8 227 u32 err_int; /* gen7 */
c1cd90ed
DV
228 u32 instpm[I915_NUM_RINGS];
229 u32 instps[I915_NUM_RINGS];
050ee91f 230 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 231 u32 seqno[I915_NUM_RINGS];
9df30794 232 u64 bbaddr;
33f3f518
DV
233 u32 fault_reg[I915_NUM_RINGS];
234 u32 done_reg;
c1cd90ed 235 u32 faddr[I915_NUM_RINGS];
4b9de737 236 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 237 struct timeval time;
52d39a21
CW
238 struct drm_i915_error_ring {
239 struct drm_i915_error_object {
240 int page_count;
241 u32 gtt_offset;
242 u32 *pages[0];
243 } *ringbuffer, *batchbuffer;
244 struct drm_i915_error_request {
245 long jiffies;
246 u32 seqno;
ee4f42b1 247 u32 tail;
52d39a21
CW
248 } *requests;
249 int num_requests;
250 } ring[I915_NUM_RINGS];
9df30794 251 struct drm_i915_error_buffer {
a779e5ab 252 u32 size;
9df30794 253 u32 name;
0201f1ec 254 u32 rseqno, wseqno;
9df30794
CW
255 u32 gtt_offset;
256 u32 read_domains;
257 u32 write_domain;
4b9de737 258 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
259 s32 pinned:2;
260 u32 tiling:2;
261 u32 dirty:1;
262 u32 purgeable:1;
5d1333fc 263 s32 ring:4;
93dfb40c 264 u32 cache_level:2;
c724e8a9
CW
265 } *active_bo, *pinned_bo;
266 u32 active_bo_count, pinned_bo_count;
6ef3d427 267 struct intel_overlay_error_state *overlay;
c4a1d9e4 268 struct intel_display_error_state *display;
63eeaf38
JB
269};
270
e70236a8 271struct drm_i915_display_funcs {
ee5382ae 272 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
273 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
274 void (*disable_fbc)(struct drm_device *dev);
275 int (*get_display_clock_speed)(struct drm_device *dev);
276 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 277 void (*update_wm)(struct drm_device *dev);
b840d907
JB
278 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
279 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
280 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
281 struct drm_display_mode *mode);
47fab737 282 void (*modeset_global_resources)(struct drm_device *dev);
f564048e
EA
283 int (*crtc_mode_set)(struct drm_crtc *crtc,
284 struct drm_display_mode *mode,
285 struct drm_display_mode *adjusted_mode,
286 int x, int y,
287 struct drm_framebuffer *old_fb);
76e5a89c
DV
288 void (*crtc_enable)(struct drm_crtc *crtc);
289 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 290 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
291 void (*write_eld)(struct drm_connector *connector,
292 struct drm_crtc *crtc);
674cf967 293 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 294 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
295 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
296 struct drm_framebuffer *fb,
297 struct drm_i915_gem_object *obj);
17638cd6
JB
298 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
299 int x, int y);
20afbda2 300 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
301 /* clock updates for mode set */
302 /* cursor updates */
303 /* render clock increase/decrease */
304 /* display clock increase/decrease */
305 /* pll clock increase/decrease */
e70236a8
JB
306};
307
990bbdad
CW
308struct drm_i915_gt_funcs {
309 void (*force_wake_get)(struct drm_i915_private *dev_priv);
310 void (*force_wake_put)(struct drm_i915_private *dev_priv);
311};
312
c96ea64e
DV
313#define DEV_INFO_FLAGS \
314 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
315 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
316 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
317 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
318 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
319 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
320 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
321 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
322 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
323 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
324 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
325 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
326 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
327 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
328 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
329 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
330 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
331 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
332 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
333 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
334 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
335 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
336 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
337 DEV_INFO_FLAG(has_llc)
338
cfdf1fa2 339struct intel_device_info {
c96c3a8c 340 u8 gen;
0206e353
AJ
341 u8 is_mobile:1;
342 u8 is_i85x:1;
343 u8 is_i915g:1;
344 u8 is_i945gm:1;
345 u8 is_g33:1;
346 u8 need_gfx_hws:1;
347 u8 is_g4x:1;
348 u8 is_pineview:1;
349 u8 is_broadwater:1;
350 u8 is_crestline:1;
351 u8 is_ivybridge:1;
70a3eb7a 352 u8 is_valleyview:1;
b7884eb4 353 u8 has_force_wake:1;
4cae9ae0 354 u8 is_haswell:1;
0206e353
AJ
355 u8 has_fbc:1;
356 u8 has_pipe_cxsr:1;
357 u8 has_hotplug:1;
358 u8 cursor_needs_physical:1;
359 u8 has_overlay:1;
360 u8 overlay_needs_physical:1;
361 u8 supports_tv:1;
362 u8 has_bsd_ring:1;
363 u8 has_blt_ring:1;
3d29b842 364 u8 has_llc:1;
cfdf1fa2
KH
365};
366
5d4545ae
BW
367/* The Graphics Translation Table is the way in which GEN hardware translates a
368 * Graphics Virtual Address into a Physical Address. In addition to the normal
369 * collateral associated with any va->pa translations GEN hardware also has a
370 * portion of the GTT which can be mapped by the CPU and remain both coherent
371 * and correct (in cases like swizzling). That region is referred to as GMADR in
372 * the spec.
373 */
374struct i915_gtt {
375 unsigned long start; /* Start offset of used GTT */
376 size_t total; /* Total size GTT can map */
377
378 unsigned long mappable_end; /* End offset that we can CPU map */
379 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
380 phys_addr_t mappable_base; /* PA of our GMADR */
381
382 /** "Graphics Stolen Memory" holds the global PTEs */
383 void __iomem *gsm;
a81cc00c
BW
384
385 bool do_idle_maps;
9c61a32d
BW
386 dma_addr_t scratch_page_dma;
387 struct page *scratch_page;
5d4545ae
BW
388};
389
1d2a314c
DV
390#define I915_PPGTT_PD_ENTRIES 512
391#define I915_PPGTT_PT_ENTRIES 1024
392struct i915_hw_ppgtt {
8f2c59f0 393 struct drm_device *dev;
1d2a314c
DV
394 unsigned num_pd_entries;
395 struct page **pt_pages;
396 uint32_t pd_offset;
397 dma_addr_t *pt_dma_addr;
398 dma_addr_t scratch_page_dma_addr;
399};
400
40521054
BW
401
402/* This must match up with the value previously used for execbuf2.rsvd1. */
403#define DEFAULT_CONTEXT_ID 0
404struct i915_hw_context {
405 int id;
e0556841 406 bool is_initialized;
40521054
BW
407 struct drm_i915_file_private *file_priv;
408 struct intel_ring_buffer *ring;
409 struct drm_i915_gem_object *obj;
410};
411
b5e50c3f 412enum no_fbc_reason {
bed4a673 413 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
414 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
415 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
416 FBC_MODE_TOO_LARGE, /* mode too large for compression */
417 FBC_BAD_PLANE, /* fbc not supported on plane */
418 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 419 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 420 FBC_MODULE_PARAM,
b5e50c3f
JB
421};
422
3bad0781 423enum intel_pch {
f0350830 424 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
425 PCH_IBX, /* Ibexpeak PCH */
426 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 427 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
428};
429
988d6ee8
PZ
430enum intel_sbi_destination {
431 SBI_ICLK,
432 SBI_MPHY,
433};
434
b690e96c 435#define QUIRK_PIPEA_FORCE (1<<0)
435793df 436#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 437#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 438
8be48d92 439struct intel_fbdev;
1630fe75 440struct intel_fbc_work;
38651674 441
c2b9152f
DV
442struct intel_gmbus {
443 struct i2c_adapter adapter;
f2ce9faf 444 u32 force_bit;
c2b9152f 445 u32 reg0;
36c785f0 446 u32 gpio_reg;
c167a6fc 447 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
448 struct drm_i915_private *dev_priv;
449};
450
f4c956ad 451struct i915_suspend_saved_registers {
ba8bbcf6
JB
452 u8 saveLBB;
453 u32 saveDSPACNTR;
454 u32 saveDSPBCNTR;
e948e994 455 u32 saveDSPARB;
ba8bbcf6
JB
456 u32 savePIPEACONF;
457 u32 savePIPEBCONF;
458 u32 savePIPEASRC;
459 u32 savePIPEBSRC;
460 u32 saveFPA0;
461 u32 saveFPA1;
462 u32 saveDPLL_A;
463 u32 saveDPLL_A_MD;
464 u32 saveHTOTAL_A;
465 u32 saveHBLANK_A;
466 u32 saveHSYNC_A;
467 u32 saveVTOTAL_A;
468 u32 saveVBLANK_A;
469 u32 saveVSYNC_A;
470 u32 saveBCLRPAT_A;
5586c8bc 471 u32 saveTRANSACONF;
42048781
ZW
472 u32 saveTRANS_HTOTAL_A;
473 u32 saveTRANS_HBLANK_A;
474 u32 saveTRANS_HSYNC_A;
475 u32 saveTRANS_VTOTAL_A;
476 u32 saveTRANS_VBLANK_A;
477 u32 saveTRANS_VSYNC_A;
0da3ea12 478 u32 savePIPEASTAT;
ba8bbcf6
JB
479 u32 saveDSPASTRIDE;
480 u32 saveDSPASIZE;
481 u32 saveDSPAPOS;
585fb111 482 u32 saveDSPAADDR;
ba8bbcf6
JB
483 u32 saveDSPASURF;
484 u32 saveDSPATILEOFF;
485 u32 savePFIT_PGM_RATIOS;
0eb96d6e 486 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
487 u32 saveBLC_PWM_CTL;
488 u32 saveBLC_PWM_CTL2;
42048781
ZW
489 u32 saveBLC_CPU_PWM_CTL;
490 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
491 u32 saveFPB0;
492 u32 saveFPB1;
493 u32 saveDPLL_B;
494 u32 saveDPLL_B_MD;
495 u32 saveHTOTAL_B;
496 u32 saveHBLANK_B;
497 u32 saveHSYNC_B;
498 u32 saveVTOTAL_B;
499 u32 saveVBLANK_B;
500 u32 saveVSYNC_B;
501 u32 saveBCLRPAT_B;
5586c8bc 502 u32 saveTRANSBCONF;
42048781
ZW
503 u32 saveTRANS_HTOTAL_B;
504 u32 saveTRANS_HBLANK_B;
505 u32 saveTRANS_HSYNC_B;
506 u32 saveTRANS_VTOTAL_B;
507 u32 saveTRANS_VBLANK_B;
508 u32 saveTRANS_VSYNC_B;
0da3ea12 509 u32 savePIPEBSTAT;
ba8bbcf6
JB
510 u32 saveDSPBSTRIDE;
511 u32 saveDSPBSIZE;
512 u32 saveDSPBPOS;
585fb111 513 u32 saveDSPBADDR;
ba8bbcf6
JB
514 u32 saveDSPBSURF;
515 u32 saveDSPBTILEOFF;
585fb111
JB
516 u32 saveVGA0;
517 u32 saveVGA1;
518 u32 saveVGA_PD;
ba8bbcf6
JB
519 u32 saveVGACNTRL;
520 u32 saveADPA;
521 u32 saveLVDS;
585fb111
JB
522 u32 savePP_ON_DELAYS;
523 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
524 u32 saveDVOA;
525 u32 saveDVOB;
526 u32 saveDVOC;
527 u32 savePP_ON;
528 u32 savePP_OFF;
529 u32 savePP_CONTROL;
585fb111 530 u32 savePP_DIVISOR;
ba8bbcf6
JB
531 u32 savePFIT_CONTROL;
532 u32 save_palette_a[256];
533 u32 save_palette_b[256];
06027f91 534 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
535 u32 saveFBC_CFB_BASE;
536 u32 saveFBC_LL_BASE;
537 u32 saveFBC_CONTROL;
538 u32 saveFBC_CONTROL2;
0da3ea12
JB
539 u32 saveIER;
540 u32 saveIIR;
541 u32 saveIMR;
42048781
ZW
542 u32 saveDEIER;
543 u32 saveDEIMR;
544 u32 saveGTIER;
545 u32 saveGTIMR;
546 u32 saveFDI_RXA_IMR;
547 u32 saveFDI_RXB_IMR;
1f84e550 548 u32 saveCACHE_MODE_0;
1f84e550 549 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
550 u32 saveSWF0[16];
551 u32 saveSWF1[16];
552 u32 saveSWF2[3];
553 u8 saveMSR;
554 u8 saveSR[8];
123f794f 555 u8 saveGR[25];
ba8bbcf6 556 u8 saveAR_INDEX;
a59e122a 557 u8 saveAR[21];
ba8bbcf6 558 u8 saveDACMASK;
a59e122a 559 u8 saveCR[37];
4b9de737 560 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
561 u32 saveCURACNTR;
562 u32 saveCURAPOS;
563 u32 saveCURABASE;
564 u32 saveCURBCNTR;
565 u32 saveCURBPOS;
566 u32 saveCURBBASE;
567 u32 saveCURSIZE;
a4fc5ed6
KP
568 u32 saveDP_B;
569 u32 saveDP_C;
570 u32 saveDP_D;
571 u32 savePIPEA_GMCH_DATA_M;
572 u32 savePIPEB_GMCH_DATA_M;
573 u32 savePIPEA_GMCH_DATA_N;
574 u32 savePIPEB_GMCH_DATA_N;
575 u32 savePIPEA_DP_LINK_M;
576 u32 savePIPEB_DP_LINK_M;
577 u32 savePIPEA_DP_LINK_N;
578 u32 savePIPEB_DP_LINK_N;
42048781
ZW
579 u32 saveFDI_RXA_CTL;
580 u32 saveFDI_TXA_CTL;
581 u32 saveFDI_RXB_CTL;
582 u32 saveFDI_TXB_CTL;
583 u32 savePFA_CTL_1;
584 u32 savePFB_CTL_1;
585 u32 savePFA_WIN_SZ;
586 u32 savePFB_WIN_SZ;
587 u32 savePFA_WIN_POS;
588 u32 savePFB_WIN_POS;
5586c8bc
ZW
589 u32 savePCH_DREF_CONTROL;
590 u32 saveDISP_ARB_CTL;
591 u32 savePIPEA_DATA_M1;
592 u32 savePIPEA_DATA_N1;
593 u32 savePIPEA_LINK_M1;
594 u32 savePIPEA_LINK_N1;
595 u32 savePIPEB_DATA_M1;
596 u32 savePIPEB_DATA_N1;
597 u32 savePIPEB_LINK_M1;
598 u32 savePIPEB_LINK_N1;
b5b72e89 599 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 600 u32 savePCH_PORT_HOTPLUG;
f4c956ad 601};
c85aa885
DV
602
603struct intel_gen6_power_mgmt {
604 struct work_struct work;
605 u32 pm_iir;
606 /* lock - irqsave spinlock that protectects the work_struct and
607 * pm_iir. */
608 spinlock_t lock;
609
610 /* The below variables an all the rps hw state are protected by
611 * dev->struct mutext. */
612 u8 cur_delay;
613 u8 min_delay;
614 u8 max_delay;
1a01ab3b
JB
615
616 struct delayed_work delayed_resume_work;
4fc688ce
JB
617
618 /*
619 * Protects RPS/RC6 register access and PCU communication.
620 * Must be taken after struct_mutex if nested.
621 */
622 struct mutex hw_lock;
c85aa885
DV
623};
624
1a240d4d
DV
625/* defined intel_pm.c */
626extern spinlock_t mchdev_lock;
627
c85aa885
DV
628struct intel_ilk_power_mgmt {
629 u8 cur_delay;
630 u8 min_delay;
631 u8 max_delay;
632 u8 fmax;
633 u8 fstart;
634
635 u64 last_count1;
636 unsigned long last_time1;
637 unsigned long chipset_power;
638 u64 last_count2;
639 struct timespec last_time2;
640 unsigned long gfx_power;
641 u8 corr;
642
643 int c_m;
644 int r_t;
3e373948
DV
645
646 struct drm_i915_gem_object *pwrctx;
647 struct drm_i915_gem_object *renderctx;
c85aa885
DV
648};
649
231f42a4
DV
650struct i915_dri1_state {
651 unsigned allow_batchbuffer : 1;
652 u32 __iomem *gfx_hws_cpu_addr;
653
654 unsigned int cpp;
655 int back_offset;
656 int front_offset;
657 int current_page;
658 int page_flipping;
659
660 uint32_t counter;
661};
662
a4da4fa4
DV
663struct intel_l3_parity {
664 u32 *remap_info;
665 struct work_struct error_work;
666};
667
4b5aed62
DV
668struct i915_gem_mm {
669 /** Bridge to intel-gtt-ko */
670 struct intel_gtt *gtt;
671 /** Memory allocator for GTT stolen memory */
672 struct drm_mm stolen;
673 /** Memory allocator for GTT */
674 struct drm_mm gtt_space;
675 /** List of all objects in gtt_space. Used to restore gtt
676 * mappings on resume */
677 struct list_head bound_list;
678 /**
679 * List of objects which are not bound to the GTT (thus
680 * are idle and not used by the GPU) but still have
681 * (presumably uncached) pages still attached.
682 */
683 struct list_head unbound_list;
684
685 /** Usable portion of the GTT for GEM */
686 unsigned long stolen_base; /* limited to low memory (32-bit) */
687
688 int gtt_mtrr;
689
690 /** PPGTT used for aliasing the PPGTT with the GTT */
691 struct i915_hw_ppgtt *aliasing_ppgtt;
692
693 struct shrinker inactive_shrinker;
694 bool shrinker_no_lock_stealing;
695
696 /**
697 * List of objects currently involved in rendering.
698 *
699 * Includes buffers having the contents of their GPU caches
700 * flushed, not necessarily primitives. last_rendering_seqno
701 * represents when the rendering involved will be completed.
702 *
703 * A reference is held on the buffer while on this list.
704 */
705 struct list_head active_list;
706
707 /**
708 * LRU list of objects which are not in the ringbuffer and
709 * are ready to unbind, but are still in the GTT.
710 *
711 * last_rendering_seqno is 0 while an object is in this list.
712 *
713 * A reference is not held on the buffer while on this list,
714 * as merely being GTT-bound shouldn't prevent its being
715 * freed, and we'll pull it off the list in the free path.
716 */
717 struct list_head inactive_list;
718
719 /** LRU list of objects with fence regs on them. */
720 struct list_head fence_list;
721
722 /**
723 * We leave the user IRQ off as much as possible,
724 * but this means that requests will finish and never
725 * be retired once the system goes idle. Set a timer to
726 * fire periodically while the ring is running. When it
727 * fires, go retire requests.
728 */
729 struct delayed_work retire_work;
730
731 /**
732 * Are we in a non-interruptible section of code like
733 * modesetting?
734 */
735 bool interruptible;
736
737 /**
738 * Flag if the X Server, and thus DRM, is not currently in
739 * control of the device.
740 *
741 * This is set between LeaveVT and EnterVT. It needs to be
742 * replaced with a semaphore. It also needs to be
743 * transitioned away from for kernel modesetting.
744 */
745 int suspended;
746
4b5aed62
DV
747 /** Bit 6 swizzling required for X tiling */
748 uint32_t bit_6_swizzle_x;
749 /** Bit 6 swizzling required for Y tiling */
750 uint32_t bit_6_swizzle_y;
751
752 /* storage for physical objects */
753 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
754
755 /* accounting, useful for userland debugging */
756 size_t object_memory;
757 u32 object_count;
758};
759
99584db3
DV
760struct i915_gpu_error {
761 /* For hangcheck timer */
762#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
763#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
764 struct timer_list hangcheck_timer;
765 int hangcheck_count;
766 uint32_t last_acthd[I915_NUM_RINGS];
767 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
768
769 /* For reset and error_state handling. */
770 spinlock_t lock;
771 /* Protected by the above dev->gpu_error.lock. */
772 struct drm_i915_error_state *first_error;
773 struct work_struct work;
99584db3
DV
774
775 unsigned long last_reset;
776
1f83fee0
DV
777 /**
778 * State variable controlling the reset flow
779 *
780 * Upper bits are for the reset counter.
781 *
782 * Lowest bit controls the reset state machine: Set means a reset is in
783 * progress. This state will (presuming we don't have any bugs) decay
784 * into either unset (successful reset) or the special WEDGED value (hw
785 * terminally sour). All waiters on the reset_queue will be woken when
786 * that happens.
787 */
788 atomic_t reset_counter;
789
790 /**
791 * Special values/flags for reset_counter
792 *
793 * Note that the code relies on
794 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
795 * being true.
796 */
797#define I915_RESET_IN_PROGRESS_FLAG 1
798#define I915_WEDGED 0xffffffff
799
800 /**
801 * Waitqueue to signal when the reset has completed. Used by clients
802 * that wait for dev_priv->mm.wedged to settle.
803 */
804 wait_queue_head_t reset_queue;
33196ded 805
99584db3
DV
806 /* For gpu hang simulation. */
807 unsigned int stop_rings;
808};
809
f4c956ad
DV
810typedef struct drm_i915_private {
811 struct drm_device *dev;
42dcedd4 812 struct kmem_cache *slab;
f4c956ad
DV
813
814 const struct intel_device_info *info;
815
816 int relative_constants_mode;
817
818 void __iomem *regs;
819
820 struct drm_i915_gt_funcs gt;
821 /** gt_fifo_count and the subsequent register write are synchronized
822 * with dev->struct_mutex. */
823 unsigned gt_fifo_count;
824 /** forcewake_count is protected by gt_lock */
825 unsigned forcewake_count;
826 /** gt_lock is also taken in irq contexts. */
99057c81 827 spinlock_t gt_lock;
f4c956ad
DV
828
829 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
830
28c70f16 831
f4c956ad
DV
832 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
833 * controller on different i2c buses. */
834 struct mutex gmbus_mutex;
835
836 /**
837 * Base address of the gmbus and gpio block.
838 */
839 uint32_t gpio_mmio_base;
840
28c70f16
DV
841 wait_queue_head_t gmbus_wait_queue;
842
f4c956ad
DV
843 struct pci_dev *bridge_dev;
844 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 845 uint32_t last_seqno, next_seqno;
f4c956ad
DV
846
847 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
848 struct resource mch_res;
849
850 atomic_t irq_received;
851
852 /* protects the irq masks */
853 spinlock_t irq_lock;
854
9ee32fea
DV
855 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
856 struct pm_qos_request pm_qos;
857
f4c956ad 858 /* DPIO indirect register protection */
09153000 859 struct mutex dpio_lock;
f4c956ad
DV
860
861 /** Cached value of IMR to avoid reads in updating the bitfield */
862 u32 pipestat[2];
863 u32 irq_mask;
864 u32 gt_irq_mask;
f4c956ad
DV
865
866 u32 hotplug_supported_mask;
867 struct work_struct hotplug_work;
52d7eced 868 bool enable_hotplug_processing;
f4c956ad
DV
869
870 int num_pipe;
871 int num_pch_pll;
872
f4c956ad
DV
873 unsigned long cfb_size;
874 unsigned int cfb_fb;
875 enum plane cfb_plane;
876 int cfb_y;
877 struct intel_fbc_work *fbc_work;
878
879 struct intel_opregion opregion;
880
881 /* overlay */
882 struct intel_overlay *overlay;
883 bool sprite_scaling_enabled;
884
885 /* LVDS info */
886 int backlight_level; /* restore backlight to this value */
887 bool backlight_enabled;
888 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
889 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
890
891 /* Feature bits from the VBIOS */
892 unsigned int int_tv_support:1;
893 unsigned int lvds_dither:1;
894 unsigned int lvds_vbt:1;
895 unsigned int int_crt_support:1;
896 unsigned int lvds_use_ssc:1;
897 unsigned int display_clock_mode:1;
898 int lvds_ssc_freq;
899 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
f4c956ad
DV
900 struct {
901 int rate;
902 int lanes;
903 int preemphasis;
904 int vswing;
905
906 bool initialized;
907 bool support;
908 int bpp;
909 struct edp_power_seq pps;
910 } edp;
911 bool no_aux_handshake;
912
913 int crt_ddc_pin;
914 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
915 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
916 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
917
918 unsigned int fsb_freq, mem_freq, is_ddr3;
919
f4c956ad
DV
920 struct workqueue_struct *wq;
921
922 /* Display functions */
923 struct drm_i915_display_funcs display;
924
925 /* PCH chipset type */
926 enum intel_pch pch_type;
17a303ec 927 unsigned short pch_id;
f4c956ad
DV
928
929 unsigned long quirks;
930
931 /* Register state */
932 bool modeset_on_lid;
673a394b 933
5d4545ae
BW
934 struct i915_gtt gtt;
935
4b5aed62 936 struct i915_gem_mm mm;
8781342d 937
8781342d
DV
938 /* Kernel Modesetting */
939
9b9d172d 940 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
941 /* indicate whether the LVDS_BORDER should be enabled or not */
942 unsigned int lvds_border_bits;
1d8e1c75
CW
943 /* Panel fitter placement and size for Ironlake+ */
944 u32 pch_pf_pos, pch_pf_size;
652c393a 945
27f8227b
JB
946 struct drm_crtc *plane_to_crtc_mapping[3];
947 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
948 wait_queue_head_t pending_flip_queue;
949
ee7b9f93 950 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 951 struct intel_ddi_plls ddi_plls;
ee7b9f93 952
652c393a
JB
953 /* Reclocking support */
954 bool render_reclock_avail;
955 bool lvds_downclock_avail;
18f9ed12
ZY
956 /* indicates the reduced downclock for LVDS*/
957 int lvds_downclock;
652c393a 958 u16 orig_clock;
6363ee6f
ZY
959 int child_dev_num;
960 struct child_device_config *child_dev;
f97108d1 961
c4804411 962 bool mchbar_need_disable;
f97108d1 963
a4da4fa4
DV
964 struct intel_l3_parity l3_parity;
965
c6a828d3 966 /* gen6+ rps state */
c85aa885 967 struct intel_gen6_power_mgmt rps;
c6a828d3 968
20e4d407
DV
969 /* ilk-only ips/rps state. Everything in here is protected by the global
970 * mchdev_lock in intel_pm.c */
c85aa885 971 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
972
973 enum no_fbc_reason no_fbc_reason;
38651674 974
20bf377e
JB
975 struct drm_mm_node *compressed_fb;
976 struct drm_mm_node *compressed_llb;
34dc4d44 977
99584db3 978 struct i915_gpu_error gpu_error;
ae681d96 979
8be48d92
DA
980 /* list of fbdev register on this device */
981 struct intel_fbdev *fbdev;
e953fd7b 982
073f34d9
JB
983 /*
984 * The console may be contended at resume, but we don't
985 * want it to block on it.
986 */
987 struct work_struct console_resume_work;
988
aaa6fd2a
MG
989 struct backlight_device *backlight;
990
e953fd7b 991 struct drm_property *broadcast_rgb_property;
3f43c48d 992 struct drm_property *force_audio_property;
e3689190 993
254f965c
BW
994 bool hw_contexts_disabled;
995 uint32_t hw_context_size;
f4c956ad 996
68d18ad7
PZ
997 bool fdi_rx_polarity_reversed;
998
f4c956ad 999 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1000
1001 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1002 * here! */
1003 struct i915_dri1_state dri1;
1da177e4
LT
1004} drm_i915_private_t;
1005
b4519513
CW
1006/* Iterate over initialised rings */
1007#define for_each_ring(ring__, dev_priv__, i__) \
1008 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1009 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1010
b1d7e4b4
WF
1011enum hdmi_force_audio {
1012 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1013 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1014 HDMI_AUDIO_AUTO, /* trust EDID */
1015 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1016};
1017
93dfb40c 1018enum i915_cache_level {
e6994aee 1019 I915_CACHE_NONE = 0,
93dfb40c 1020 I915_CACHE_LLC,
e6994aee 1021 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
1022};
1023
ed2f3452
CW
1024#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1025
37e680a1
CW
1026struct drm_i915_gem_object_ops {
1027 /* Interface between the GEM object and its backing storage.
1028 * get_pages() is called once prior to the use of the associated set
1029 * of pages before to binding them into the GTT, and put_pages() is
1030 * called after we no longer need them. As we expect there to be
1031 * associated cost with migrating pages between the backing storage
1032 * and making them available for the GPU (e.g. clflush), we may hold
1033 * onto the pages after they are no longer referenced by the GPU
1034 * in case they may be used again shortly (for example migrating the
1035 * pages to a different memory domain within the GTT). put_pages()
1036 * will therefore most likely be called when the object itself is
1037 * being released or under memory pressure (where we attempt to
1038 * reap pages for the shrinker).
1039 */
1040 int (*get_pages)(struct drm_i915_gem_object *);
1041 void (*put_pages)(struct drm_i915_gem_object *);
1042};
1043
673a394b 1044struct drm_i915_gem_object {
c397b908 1045 struct drm_gem_object base;
673a394b 1046
37e680a1
CW
1047 const struct drm_i915_gem_object_ops *ops;
1048
673a394b
EA
1049 /** Current space allocated to this object in the GTT, if any. */
1050 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1051 /** Stolen memory for this object, instead of being backed by shmem. */
1052 struct drm_mm_node *stolen;
93a37f20 1053 struct list_head gtt_list;
673a394b 1054
65ce3027 1055 /** This object's place on the active/inactive lists */
69dc4987
CW
1056 struct list_head ring_list;
1057 struct list_head mm_list;
432e58ed
CW
1058 /** This object's place in the batchbuffer or on the eviction list */
1059 struct list_head exec_list;
673a394b
EA
1060
1061 /**
65ce3027
CW
1062 * This is set if the object is on the active lists (has pending
1063 * rendering and so a non-zero seqno), and is not set if it i s on
1064 * inactive (ready to be unbound) list.
673a394b 1065 */
0206e353 1066 unsigned int active:1;
673a394b
EA
1067
1068 /**
1069 * This is set if the object has been written to since last bound
1070 * to the GTT
1071 */
0206e353 1072 unsigned int dirty:1;
778c3544
DV
1073
1074 /**
1075 * Fence register bits (if any) for this object. Will be set
1076 * as needed when mapped into the GTT.
1077 * Protected by dev->struct_mutex.
778c3544 1078 */
4b9de737 1079 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1080
778c3544
DV
1081 /**
1082 * Advice: are the backing pages purgeable?
1083 */
0206e353 1084 unsigned int madv:2;
778c3544 1085
778c3544
DV
1086 /**
1087 * Current tiling mode for the object.
1088 */
0206e353 1089 unsigned int tiling_mode:2;
5d82e3e6
CW
1090 /**
1091 * Whether the tiling parameters for the currently associated fence
1092 * register have changed. Note that for the purposes of tracking
1093 * tiling changes we also treat the unfenced register, the register
1094 * slot that the object occupies whilst it executes a fenced
1095 * command (such as BLT on gen2/3), as a "fence".
1096 */
1097 unsigned int fence_dirty:1;
778c3544
DV
1098
1099 /** How many users have pinned this object in GTT space. The following
1100 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1101 * (via user_pin_count), execbuffer (objects are not allowed multiple
1102 * times for the same batchbuffer), and the framebuffer code. When
1103 * switching/pageflipping, the framebuffer code has at most two buffers
1104 * pinned per crtc.
1105 *
1106 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1107 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1108 unsigned int pin_count:4;
778c3544 1109#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1110
75e9e915
DV
1111 /**
1112 * Is the object at the current location in the gtt mappable and
1113 * fenceable? Used to avoid costly recalculations.
1114 */
0206e353 1115 unsigned int map_and_fenceable:1;
75e9e915 1116
fb7d516a
DV
1117 /**
1118 * Whether the current gtt mapping needs to be mappable (and isn't just
1119 * mappable by accident). Track pin and fault separate for a more
1120 * accurate mappable working set.
1121 */
0206e353
AJ
1122 unsigned int fault_mappable:1;
1123 unsigned int pin_mappable:1;
fb7d516a 1124
caea7476
CW
1125 /*
1126 * Is the GPU currently using a fence to access this buffer,
1127 */
1128 unsigned int pending_fenced_gpu_access:1;
1129 unsigned int fenced_gpu_access:1;
1130
93dfb40c
CW
1131 unsigned int cache_level:2;
1132
7bddb01f 1133 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1134 unsigned int has_global_gtt_mapping:1;
9da3da66 1135 unsigned int has_dma_mapping:1;
7bddb01f 1136
9da3da66 1137 struct sg_table *pages;
a5570178 1138 int pages_pin_count;
673a394b 1139
1286ff73 1140 /* prime dma-buf support */
9a70cc2a
DA
1141 void *dma_buf_vmapping;
1142 int vmapping_count;
1143
67731b87
CW
1144 /**
1145 * Used for performing relocations during execbuffer insertion.
1146 */
1147 struct hlist_node exec_node;
1148 unsigned long exec_handle;
6fe4f140 1149 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1150
673a394b
EA
1151 /**
1152 * Current offset of the object in GTT space.
1153 *
1154 * This is the same as gtt_space->start
1155 */
1156 uint32_t gtt_offset;
e67b8ce1 1157
caea7476
CW
1158 struct intel_ring_buffer *ring;
1159
1c293ea3 1160 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1161 uint32_t last_read_seqno;
1162 uint32_t last_write_seqno;
caea7476
CW
1163 /** Breadcrumb of last fenced GPU access to the buffer. */
1164 uint32_t last_fenced_seqno;
673a394b 1165
778c3544 1166 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1167 uint32_t stride;
673a394b 1168
280b713b 1169 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1170 unsigned long *bit_17;
280b713b 1171
79e53945
JB
1172 /** User space pin count and filp owning the pin */
1173 uint32_t user_pin_count;
1174 struct drm_file *pin_filp;
71acb5eb
DA
1175
1176 /** for phy allocated objects */
1177 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1178
6b95a207
KH
1179 /**
1180 * Number of crtcs where this object is currently the fb, but
1181 * will be page flipped away on the next vblank. When it
1182 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1183 */
1184 atomic_t pending_flip;
673a394b 1185};
b45305fc 1186#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1187
62b8b215 1188#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1189
673a394b
EA
1190/**
1191 * Request queue structure.
1192 *
1193 * The request queue allows us to note sequence numbers that have been emitted
1194 * and may be associated with active buffers to be retired.
1195 *
1196 * By keeping this list, we can avoid having to do questionable
1197 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1198 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1199 */
1200struct drm_i915_gem_request {
852835f3
ZN
1201 /** On Which ring this request was generated */
1202 struct intel_ring_buffer *ring;
1203
673a394b
EA
1204 /** GEM sequence number associated with this request. */
1205 uint32_t seqno;
1206
a71d8d94
CW
1207 /** Postion in the ringbuffer of the end of the request */
1208 u32 tail;
1209
673a394b
EA
1210 /** Time at which this request was emitted, in jiffies. */
1211 unsigned long emitted_jiffies;
1212
b962442e 1213 /** global list entry for this request */
673a394b 1214 struct list_head list;
b962442e 1215
f787a5f5 1216 struct drm_i915_file_private *file_priv;
b962442e
EA
1217 /** file_priv list entry for this request */
1218 struct list_head client_list;
673a394b
EA
1219};
1220
1221struct drm_i915_file_private {
1222 struct {
99057c81 1223 spinlock_t lock;
b962442e 1224 struct list_head request_list;
673a394b 1225 } mm;
40521054 1226 struct idr context_idr;
673a394b
EA
1227};
1228
cae5852d
ZN
1229#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1230
1231#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1232#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1233#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1234#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1235#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1236#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1237#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1238#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1239#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1240#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1241#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1242#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1243#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1244#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1245#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1246#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1247#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1248#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1249#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1250#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1251 (dev)->pci_device == 0x0152 || \
1252 (dev)->pci_device == 0x015a)
6547fbdb
DV
1253#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1254 (dev)->pci_device == 0x0106 || \
1255 (dev)->pci_device == 0x010A)
70a3eb7a 1256#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1257#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1258#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1259#define IS_ULT(dev) (IS_HASWELL(dev) && \
1260 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1261
85436696
JB
1262/*
1263 * The genX designation typically refers to the render engine, so render
1264 * capability related checks should use IS_GEN, while display and other checks
1265 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1266 * chips, etc.).
1267 */
cae5852d
ZN
1268#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1269#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1270#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1271#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1272#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1273#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1274
1275#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1276#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1277#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1278#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1279
254f965c 1280#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1281#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1282
05394f39 1283#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1284#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1285
b45305fc
DV
1286/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1287#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1288
cae5852d
ZN
1289/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1290 * rows, which changed the alignment requirements and fence programming.
1291 */
1292#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1293 IS_I915GM(dev)))
1294#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1295#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1296#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1297#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1298#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1299#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1300/* dsparb controlled by hw only */
1301#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1302
1303#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1304#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1305#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1306
eceae481 1307#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1308
affa9354
PZ
1309#define HAS_DDI(dev) (IS_HASWELL(dev))
1310
17a303ec
PZ
1311#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1312#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1313#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1314#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1315#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1316#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1317
cae5852d 1318#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1319#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1320#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1321#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1322#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1323
b7884eb4
DV
1324#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1325
f27b9265 1326#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1327
c8735b0c
BW
1328#define GT_FREQUENCY_MULTIPLIER 50
1329
05394f39
CW
1330#include "i915_trace.h"
1331
83b7f9ac
ED
1332/**
1333 * RC6 is a special power stage which allows the GPU to enter an very
1334 * low-voltage mode when idle, using down to 0V while at this stage. This
1335 * stage is entered automatically when the GPU is idle when RC6 support is
1336 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1337 *
1338 * There are different RC6 modes available in Intel GPU, which differentiate
1339 * among each other with the latency required to enter and leave RC6 and
1340 * voltage consumed by the GPU in different states.
1341 *
1342 * The combination of the following flags define which states GPU is allowed
1343 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1344 * RC6pp is deepest RC6. Their support by hardware varies according to the
1345 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1346 * which brings the most power savings; deeper states save more power, but
1347 * require higher latency to switch to and wake up.
1348 */
1349#define INTEL_RC6_ENABLE (1<<0)
1350#define INTEL_RC6p_ENABLE (1<<1)
1351#define INTEL_RC6pp_ENABLE (1<<2)
1352
c153f45f 1353extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1354extern int i915_max_ioctl;
a35d9d3c
BW
1355extern unsigned int i915_fbpercrtc __always_unused;
1356extern int i915_panel_ignore_lid __read_mostly;
1357extern unsigned int i915_powersave __read_mostly;
f45b5557 1358extern int i915_semaphores __read_mostly;
a35d9d3c 1359extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1360extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1361extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1362extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1363extern int i915_enable_rc6 __read_mostly;
4415e63b 1364extern int i915_enable_fbc __read_mostly;
a35d9d3c 1365extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1366extern int i915_enable_ppgtt __read_mostly;
0a3af268 1367extern unsigned int i915_preliminary_hw_support __read_mostly;
b3a83639 1368
6a9ee8af
DA
1369extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1370extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1371extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1372extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1373
1da177e4 1374 /* i915_dma.c */
d05c617e 1375void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1376extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1377extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1378extern int i915_driver_unload(struct drm_device *);
673a394b 1379extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1380extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1381extern void i915_driver_preclose(struct drm_device *dev,
1382 struct drm_file *file_priv);
673a394b
EA
1383extern void i915_driver_postclose(struct drm_device *dev,
1384 struct drm_file *file_priv);
84b1fd10 1385extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1386#ifdef CONFIG_COMPAT
0d6aa60b
DA
1387extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1388 unsigned long arg);
c43b5634 1389#endif
673a394b 1390extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1391 struct drm_clip_rect *box,
1392 int DR1, int DR4);
8e96d9c4 1393extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1394extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1395extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1396extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1397extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1398extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1399
073f34d9 1400extern void intel_console_resume(struct work_struct *work);
af6061af 1401
1da177e4 1402/* i915_irq.c */
f65d9421 1403void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1404void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1405
f71d4af4 1406extern void intel_irq_init(struct drm_device *dev);
20afbda2 1407extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1408extern void intel_gt_init(struct drm_device *dev);
16995a9f 1409extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1410
742cbee8
DV
1411void i915_error_state_free(struct kref *error_ref);
1412
7c463586
KP
1413void
1414i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1415
1416void
1417i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1418
0206e353 1419void intel_enable_asle(struct drm_device *dev);
01c66889 1420
3bd3c932
CW
1421#ifdef CONFIG_DEBUG_FS
1422extern void i915_destroy_error_state(struct drm_device *dev);
1423#else
1424#define i915_destroy_error_state(x)
1425#endif
1426
7c463586 1427
673a394b
EA
1428/* i915_gem.c */
1429int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1430 struct drm_file *file_priv);
1431int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1432 struct drm_file *file_priv);
1433int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1434 struct drm_file *file_priv);
1435int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1436 struct drm_file *file_priv);
1437int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1438 struct drm_file *file_priv);
de151cf6
JB
1439int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1440 struct drm_file *file_priv);
673a394b
EA
1441int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1442 struct drm_file *file_priv);
1443int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1444 struct drm_file *file_priv);
1445int i915_gem_execbuffer(struct drm_device *dev, void *data,
1446 struct drm_file *file_priv);
76446cac
JB
1447int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1448 struct drm_file *file_priv);
673a394b
EA
1449int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1450 struct drm_file *file_priv);
1451int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1452 struct drm_file *file_priv);
1453int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1454 struct drm_file *file_priv);
199adf40
BW
1455int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1456 struct drm_file *file);
1457int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1458 struct drm_file *file);
673a394b
EA
1459int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1460 struct drm_file *file_priv);
3ef94daa
CW
1461int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1462 struct drm_file *file_priv);
673a394b
EA
1463int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1464 struct drm_file *file_priv);
1465int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1466 struct drm_file *file_priv);
1467int i915_gem_set_tiling(struct drm_device *dev, void *data,
1468 struct drm_file *file_priv);
1469int i915_gem_get_tiling(struct drm_device *dev, void *data,
1470 struct drm_file *file_priv);
5a125c3c
EA
1471int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *file_priv);
23ba4fd0
BW
1473int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1474 struct drm_file *file_priv);
673a394b 1475void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1476void *i915_gem_object_alloc(struct drm_device *dev);
1477void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1478int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1479void i915_gem_object_init(struct drm_i915_gem_object *obj,
1480 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1481struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1482 size_t size);
673a394b 1483void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1484
2021746e
CW
1485int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1486 uint32_t alignment,
86a1ee26
CW
1487 bool map_and_fenceable,
1488 bool nonblocking);
05394f39 1489void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1490int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1491int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1492void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1493void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1494
37e680a1 1495int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1496static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1497{
1498 struct scatterlist *sg = obj->pages->sgl;
1cf83789
CW
1499 int nents = obj->pages->nents;
1500 while (nents > SG_MAX_SINGLE_ALLOC) {
1501 if (n < SG_MAX_SINGLE_ALLOC - 1)
1502 break;
1503
9da3da66
CW
1504 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1505 n -= SG_MAX_SINGLE_ALLOC - 1;
1cf83789 1506 nents -= SG_MAX_SINGLE_ALLOC - 1;
9da3da66
CW
1507 }
1508 return sg_page(sg+n);
1509}
a5570178
CW
1510static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1511{
1512 BUG_ON(obj->pages == NULL);
1513 obj->pages_pin_count++;
1514}
1515static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1516{
1517 BUG_ON(obj->pages_pin_count == 0);
1518 obj->pages_pin_count--;
1519}
1520
54cf91dc 1521int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1522int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1523 struct intel_ring_buffer *to);
54cf91dc 1524void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1525 struct intel_ring_buffer *ring);
54cf91dc 1526
ff72145b
DA
1527int i915_gem_dumb_create(struct drm_file *file_priv,
1528 struct drm_device *dev,
1529 struct drm_mode_create_dumb *args);
1530int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1531 uint32_t handle, uint64_t *offset);
1532int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1533 uint32_t handle);
f787a5f5
CW
1534/**
1535 * Returns true if seq1 is later than seq2.
1536 */
1537static inline bool
1538i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1539{
1540 return (int32_t)(seq1 - seq2) >= 0;
1541}
1542
fca26bb4
MK
1543int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1544int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1545int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1546int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1547
9a5a53b3 1548static inline bool
1690e1eb
CW
1549i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1550{
1551 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1552 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1553 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1554 return true;
1555 } else
1556 return false;
1690e1eb
CW
1557}
1558
1559static inline void
1560i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1561{
1562 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1563 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1564 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1565 }
1566}
1567
b09a1fec 1568void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1569void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1570int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1571 bool interruptible);
1f83fee0
DV
1572static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1573{
1574 return unlikely(atomic_read(&error->reset_counter)
1575 & I915_RESET_IN_PROGRESS_FLAG);
1576}
1577
1578static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1579{
1580 return atomic_read(&error->reset_counter) == I915_WEDGED;
1581}
a71d8d94 1582
069efc1d 1583void i915_gem_reset(struct drm_device *dev);
05394f39 1584void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1585int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1586 uint32_t read_domains,
1587 uint32_t write_domain);
a8198eea 1588int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1589int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1590int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1591void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1592void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1593void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1594void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1595int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1596int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1597int i915_add_request(struct intel_ring_buffer *ring,
1598 struct drm_file *file,
acb868d3 1599 u32 *seqno);
199b2bc2
BW
1600int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1601 uint32_t seqno);
de151cf6 1602int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1603int __must_check
1604i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1605 bool write);
1606int __must_check
dabdfe02
CW
1607i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1608int __must_check
2da3b9b9
CW
1609i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1610 u32 alignment,
2021746e 1611 struct intel_ring_buffer *pipelined);
71acb5eb 1612int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1613 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1614 int id,
1615 int align);
71acb5eb 1616void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1617 struct drm_i915_gem_object *obj);
71acb5eb 1618void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1619void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1620
0fa87796
ID
1621uint32_t
1622i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1623uint32_t
d865110c
ID
1624i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1625 int tiling_mode, bool fenced);
467cffba 1626
e4ffd173
CW
1627int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1628 enum i915_cache_level cache_level);
1629
1286ff73
DV
1630struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1631 struct dma_buf *dma_buf);
1632
1633struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1634 struct drm_gem_object *gem_obj, int flags);
1635
254f965c
BW
1636/* i915_gem_context.c */
1637void i915_gem_context_init(struct drm_device *dev);
1638void i915_gem_context_fini(struct drm_device *dev);
254f965c 1639void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1640int i915_switch_context(struct intel_ring_buffer *ring,
1641 struct drm_file *file, int to_id);
84624813
BW
1642int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1643 struct drm_file *file);
1644int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1645 struct drm_file *file);
1286ff73 1646
76aaf220 1647/* i915_gem_gtt.c */
1d2a314c
DV
1648int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1649void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1650void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1651 struct drm_i915_gem_object *obj,
1652 enum i915_cache_level cache_level);
1653void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1654 struct drm_i915_gem_object *obj);
1d2a314c 1655
76aaf220 1656void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1657int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1658void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1659 enum i915_cache_level cache_level);
05394f39 1660void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1661void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1662void i915_gem_init_global_gtt(struct drm_device *dev);
1663void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1664 unsigned long mappable_end, unsigned long end);
e76e9aeb
BW
1665int i915_gem_gtt_init(struct drm_device *dev);
1666void i915_gem_gtt_fini(struct drm_device *dev);
d09105c6 1667static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1668{
1669 if (INTEL_INFO(dev)->gen < 6)
1670 intel_gtt_chipset_flush();
1671}
1672
76aaf220 1673
b47eb4a2 1674/* i915_gem_evict.c */
2021746e 1675int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1676 unsigned alignment,
1677 unsigned cache_level,
86a1ee26
CW
1678 bool mappable,
1679 bool nonblock);
6c085a72 1680int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1681
9797fbfb
CW
1682/* i915_gem_stolen.c */
1683int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1684int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1685void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1686void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1687struct drm_i915_gem_object *
1688i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1689void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1690
673a394b 1691/* i915_gem_tiling.c */
e9b73c67
CW
1692inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1693{
1694 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1695
1696 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1697 obj->tiling_mode != I915_TILING_NONE;
1698}
1699
673a394b 1700void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1701void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1702void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1703
1704/* i915_gem_debug.c */
05394f39 1705void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1706 const char *where, uint32_t mark);
23bc5982
CW
1707#if WATCH_LISTS
1708int i915_verify_lists(struct drm_device *dev);
673a394b 1709#else
23bc5982 1710#define i915_verify_lists(dev) 0
673a394b 1711#endif
05394f39
CW
1712void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1713 int handle);
1714void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1715 const char *where, uint32_t mark);
1da177e4 1716
2017263e 1717/* i915_debugfs.c */
27c202ad
BG
1718int i915_debugfs_init(struct drm_minor *minor);
1719void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1720
317c35d1
JB
1721/* i915_suspend.c */
1722extern int i915_save_state(struct drm_device *dev);
1723extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1724
1725/* i915_suspend.c */
1726extern int i915_save_state(struct drm_device *dev);
1727extern int i915_restore_state(struct drm_device *dev);
317c35d1 1728
0136db58
BW
1729/* i915_sysfs.c */
1730void i915_setup_sysfs(struct drm_device *dev_priv);
1731void i915_teardown_sysfs(struct drm_device *dev_priv);
1732
f899fc64
CW
1733/* intel_i2c.c */
1734extern int intel_setup_gmbus(struct drm_device *dev);
1735extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1736extern inline bool intel_gmbus_is_port_valid(unsigned port)
1737{
2ed06c93 1738 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1739}
1740
1741extern struct i2c_adapter *intel_gmbus_get_adapter(
1742 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1743extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1744extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1745extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1746{
1747 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1748}
f899fc64
CW
1749extern void intel_i2c_reset(struct drm_device *dev);
1750
3b617967 1751/* intel_opregion.c */
44834a67
CW
1752extern int intel_opregion_setup(struct drm_device *dev);
1753#ifdef CONFIG_ACPI
1754extern void intel_opregion_init(struct drm_device *dev);
1755extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1756extern void intel_opregion_asle_intr(struct drm_device *dev);
1757extern void intel_opregion_gse_intr(struct drm_device *dev);
1758extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1759#else
44834a67
CW
1760static inline void intel_opregion_init(struct drm_device *dev) { return; }
1761static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1762static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1763static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1764static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1765#endif
8ee1c3db 1766
723bfd70
JB
1767/* intel_acpi.c */
1768#ifdef CONFIG_ACPI
1769extern void intel_register_dsm_handler(void);
1770extern void intel_unregister_dsm_handler(void);
1771#else
1772static inline void intel_register_dsm_handler(void) { return; }
1773static inline void intel_unregister_dsm_handler(void) { return; }
1774#endif /* CONFIG_ACPI */
1775
79e53945 1776/* modesetting */
f817586c 1777extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1778extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1779extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1780extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1781extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1782extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1783 bool force_restore);
ee5382ae 1784extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1785extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1786extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1787extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1788extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1789extern void intel_detect_pch(struct drm_device *dev);
1790extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1791extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1792
2911a35b 1793extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1794int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1795 struct drm_file *file);
575155a9 1796
6ef3d427 1797/* overlay */
3bd3c932 1798#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1799extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1800extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1801
1802extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1803extern void intel_display_print_error_state(struct seq_file *m,
1804 struct drm_device *dev,
1805 struct intel_display_error_state *error);
3bd3c932 1806#endif
6ef3d427 1807
b7287d80
BW
1808/* On SNB platform, before reading ring registers forcewake bit
1809 * must be set to prevent GT core from power down and stale values being
1810 * returned.
1811 */
fcca7926
BW
1812void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1813void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1814int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1815
42c0526c
BW
1816int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1817int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1818
5f75377d 1819#define __i915_read(x, y) \
f7000883 1820 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1821
5f75377d
KP
1822__i915_read(8, b)
1823__i915_read(16, w)
1824__i915_read(32, l)
1825__i915_read(64, q)
1826#undef __i915_read
1827
1828#define __i915_write(x, y) \
f7000883
AK
1829 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1830
5f75377d
KP
1831__i915_write(8, b)
1832__i915_write(16, w)
1833__i915_write(32, l)
1834__i915_write(64, q)
1835#undef __i915_write
1836
1837#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1838#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1839
1840#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1841#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1842#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1843#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1844
1845#define I915_READ(reg) i915_read32(dev_priv, (reg))
1846#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1847#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1848#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1849
1850#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1851#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1852
1853#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1854#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1855
55bc60db
VS
1856/* "Broadcast RGB" property */
1857#define INTEL_BROADCAST_RGB_AUTO 0
1858#define INTEL_BROADCAST_RGB_FULL 1
1859#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 1860
1da177e4 1861#endif