]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Merge branch 'drm-intel-fixes' into drm-intel-next
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
80824003
JB
54enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
52440211
KP
59#define I915_NUM_PIPE 2
60
62fdfeaf
EA
61#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
1da177e4
LT
63/* Interface history:
64 *
65 * 1.1: Original.
0d6aa60b
DA
66 * 1.2: Add Power Management
67 * 1.3: Add vblank support
de227f5f 68 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 69 * 1.5: Add vblank pipe configuration
2228ed67
MD
70 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
1da177e4
LT
72 */
73#define DRIVER_MAJOR 1
2228ed67 74#define DRIVER_MINOR 6
1da177e4
LT
75#define DRIVER_PATCHLEVEL 0
76
673a394b
EA
77#define WATCH_COHERENCY 0
78#define WATCH_BUF 0
79#define WATCH_EXEC 0
80#define WATCH_LRU 0
81#define WATCH_RELOC 0
82#define WATCH_INACTIVE 0
83#define WATCH_PWRITE 0
84
71acb5eb
DA
85#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
94 struct drm_gem_object *cur_obj;
95};
96
1da177e4
LT
97struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
6c340eac 102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
103};
104
0a3e67a4
JB
105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
8ee1c3db
MG
110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
44834a67 115 void *vbt;
8ee1c3db 116};
44834a67 117#define OPREGION_SIZE (8*1024)
8ee1c3db 118
6ef3d427
CW
119struct intel_overlay;
120struct intel_overlay_error_state;
121
7c1c2871
DA
122struct drm_i915_master_private {
123 drm_local_map_t *sarea;
124 struct _drm_i915_sarea *sarea_priv;
125};
de151cf6
JB
126#define I915_FENCE_REG_NONE -1
127
128struct drm_i915_fence_reg {
129 struct drm_gem_object *obj;
007cc8ac 130 struct list_head lru_list;
53640e1d 131 bool gpu;
de151cf6 132};
7c1c2871 133
9b9d172d 134struct sdvo_device_mapping {
e957d772 135 u8 initialized;
9b9d172d 136 u8 dvo_port;
137 u8 slave_addr;
138 u8 dvo_wiring;
e957d772
CW
139 u8 i2c_pin;
140 u8 i2c_speed;
b1083333 141 u8 ddc_pin;
9b9d172d 142};
143
63eeaf38
JB
144struct drm_i915_error_state {
145 u32 eir;
146 u32 pgtbl_er;
147 u32 pipeastat;
148 u32 pipebstat;
149 u32 ipeir;
150 u32 ipehr;
151 u32 instdone;
152 u32 acthd;
153 u32 instpm;
154 u32 instps;
155 u32 instdone1;
156 u32 seqno;
9df30794 157 u64 bbaddr;
63eeaf38 158 struct timeval time;
9df30794
CW
159 struct drm_i915_error_object {
160 int page_count;
161 u32 gtt_offset;
162 u32 *pages[0];
163 } *ringbuffer, *batchbuffer[2];
164 struct drm_i915_error_buffer {
165 size_t size;
166 u32 name;
167 u32 seqno;
168 u32 gtt_offset;
169 u32 read_domains;
170 u32 write_domain;
171 u32 fence_reg;
172 s32 pinned:2;
173 u32 tiling:2;
174 u32 dirty:1;
175 u32 purgeable:1;
176 } *active_bo;
177 u32 active_bo_count;
6ef3d427 178 struct intel_overlay_error_state *overlay;
63eeaf38
JB
179};
180
e70236a8
JB
181struct drm_i915_display_funcs {
182 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 183 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
184 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
185 void (*disable_fbc)(struct drm_device *dev);
186 int (*get_display_clock_speed)(struct drm_device *dev);
187 int (*get_fifo_size)(struct drm_device *dev, int plane);
188 void (*update_wm)(struct drm_device *dev, int planea_clock,
fa143215
ZY
189 int planeb_clock, int sr_hdisplay, int sr_htotal,
190 int pixel_size);
e70236a8
JB
191 /* clock updates for mode set */
192 /* cursor updates */
193 /* render clock increase/decrease */
194 /* display clock increase/decrease */
195 /* pll clock increase/decrease */
196 /* clock gating init */
197};
198
cfdf1fa2 199struct intel_device_info {
c96c3a8c 200 u8 gen;
cfdf1fa2 201 u8 is_mobile : 1;
5ce8ba7c 202 u8 is_i85x : 1;
cfdf1fa2 203 u8 is_i915g : 1;
cfdf1fa2 204 u8 is_i945gm : 1;
cfdf1fa2
KH
205 u8 is_g33 : 1;
206 u8 need_gfx_hws : 1;
207 u8 is_g4x : 1;
208 u8 is_pineview : 1;
534843da
CW
209 u8 is_broadwater : 1;
210 u8 is_crestline : 1;
cfdf1fa2
KH
211 u8 is_ironlake : 1;
212 u8 has_fbc : 1;
213 u8 has_rc6 : 1;
214 u8 has_pipe_cxsr : 1;
215 u8 has_hotplug : 1;
b295d1b6 216 u8 cursor_needs_physical : 1;
31578148
CW
217 u8 has_overlay : 1;
218 u8 overlay_needs_physical : 1;
a6c45cf0 219 u8 supports_tv : 1;
92f49d9c 220 u8 has_bsd_ring : 1;
cfdf1fa2
KH
221};
222
b5e50c3f 223enum no_fbc_reason {
bed4a673 224 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
225 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
226 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
227 FBC_MODE_TOO_LARGE, /* mode too large for compression */
228 FBC_BAD_PLANE, /* fbc not supported on plane */
229 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 230 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
231};
232
3bad0781
ZW
233enum intel_pch {
234 PCH_IBX, /* Ibexpeak PCH */
235 PCH_CPT, /* Cougarpoint PCH */
236};
237
b690e96c
JB
238#define QUIRK_PIPEA_FORCE (1<<0)
239
8be48d92 240struct intel_fbdev;
38651674 241
1da177e4 242typedef struct drm_i915_private {
673a394b
EA
243 struct drm_device *dev;
244
cfdf1fa2
KH
245 const struct intel_device_info *info;
246
ac5c4e76
DA
247 int has_gem;
248
3043c60c 249 void __iomem *regs;
1da177e4 250
f899fc64
CW
251 struct intel_gmbus {
252 struct i2c_adapter adapter;
e957d772
CW
253 struct i2c_adapter *force_bit;
254 u32 reg0;
f899fc64
CW
255 } *gmbus;
256
ec2a4c3f 257 struct pci_dev *bridge_dev;
8187a2b7 258 struct intel_ring_buffer render_ring;
d1b851fc 259 struct intel_ring_buffer bsd_ring;
6f392d54 260 uint32_t next_seqno;
1da177e4 261
9c8da5eb 262 drm_dma_handle_t *status_page_dmah;
e552eb70 263 void *seqno_page;
1da177e4 264 dma_addr_t dma_status_page;
0a3e67a4 265 uint32_t counter;
e552eb70 266 unsigned int seqno_gfx_addr;
dc7a9319 267 drm_local_map_t hws_map;
e552eb70 268 struct drm_gem_object *seqno_obj;
97f5ab66 269 struct drm_gem_object *pwrctx;
aa40d6bb 270 struct drm_gem_object *renderctx;
1da177e4 271
d7658989
JB
272 struct resource mch_res;
273
a6b54f3f 274 unsigned int cpp;
1da177e4
LT
275 int back_offset;
276 int front_offset;
277 int current_page;
278 int page_flipping;
be282fd4
JB
279#define I915_DEBUG_READ (1<<0)
280#define I915_DEBUG_WRITE (1<<1)
281 unsigned long debug_flags;
1da177e4
LT
282
283 wait_queue_head_t irq_queue;
284 atomic_t irq_received;
ed4cb414
EA
285 /** Protects user_irq_refcount and irq_mask_reg */
286 spinlock_t user_irq_lock;
9d34e5db 287 u32 trace_irq_seqno;
ed4cb414
EA
288 /** Cached value of IMR to avoid reads in updating the bitfield */
289 u32 irq_mask_reg;
7c463586 290 u32 pipestat[2];
f2b115e6 291 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
292 irq_mask_reg is still used for display irq. */
293 u32 gt_irq_mask_reg;
294 u32 gt_irq_enable_reg;
295 u32 de_irq_enable_reg;
c650156a
ZW
296 u32 pch_irq_mask_reg;
297 u32 pch_irq_enable_reg;
1da177e4 298
5ca58282
JB
299 u32 hotplug_supported_mask;
300 struct work_struct hotplug_work;
301
1da177e4
LT
302 int tex_lru_log_granularity;
303 int allow_batchbuffer;
304 struct mem_block *agp_heap;
0d6aa60b 305 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 306 int vblank_pipe;
a3524f1b 307 int num_pipe;
a6b54f3f 308
f65d9421 309 /* For hangcheck timer */
b3b079db 310#define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
f65d9421
BG
311 struct timer_list hangcheck_timer;
312 int hangcheck_count;
313 uint32_t last_acthd;
cbb465e7
CW
314 uint32_t last_instdone;
315 uint32_t last_instdone1;
f65d9421 316
80824003
JB
317 unsigned long cfb_size;
318 unsigned long cfb_pitch;
bed4a673 319 unsigned long cfb_offset;
80824003
JB
320 int cfb_fence;
321 int cfb_plane;
bed4a673 322 int cfb_y;
80824003 323
79e53945
JB
324 int irq_enabled;
325
8ee1c3db
MG
326 struct intel_opregion opregion;
327
02e792fb
DV
328 /* overlay */
329 struct intel_overlay *overlay;
330
79e53945 331 /* LVDS info */
a9573556 332 int backlight_level; /* restore backlight to this value */
79e53945 333 struct drm_display_mode *panel_fixed_mode;
88631706
ML
334 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
335 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
336
337 /* Feature bits from the VBIOS */
95281e35
HE
338 unsigned int int_tv_support:1;
339 unsigned int lvds_dither:1;
340 unsigned int lvds_vbt:1;
341 unsigned int int_crt_support:1;
43565a06
KH
342 unsigned int lvds_use_ssc:1;
343 int lvds_ssc_freq;
5ceb0f9b
CW
344
345 struct {
346 u8 rate:4;
347 u8 lanes:4;
348 u8 preemphasis:4;
349 u8 vswing:4;
350
351 u8 initialized:1;
352 u8 support:1;
353 u8 bpp:6;
354 } edp;
79e53945 355
c1c7af60
JB
356 struct notifier_block lid_notifier;
357
f899fc64 358 int crt_ddc_pin;
de151cf6
JB
359 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
360 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
361 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
362
95534263 363 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 364
63eeaf38
JB
365 spinlock_t error_lock;
366 struct drm_i915_error_state *first_error;
8a905236 367 struct work_struct error_work;
30dbf0c0 368 struct completion error_completion;
9c9fe1f8 369 struct workqueue_struct *wq;
63eeaf38 370
e70236a8
JB
371 /* Display functions */
372 struct drm_i915_display_funcs display;
373
3bad0781
ZW
374 /* PCH chipset type */
375 enum intel_pch pch_type;
376
b690e96c
JB
377 unsigned long quirks;
378
ba8bbcf6 379 /* Register state */
c9354c85 380 bool modeset_on_lid;
ba8bbcf6
JB
381 u8 saveLBB;
382 u32 saveDSPACNTR;
383 u32 saveDSPBCNTR;
e948e994 384 u32 saveDSPARB;
461cba2d 385 u32 saveHWS;
ba8bbcf6
JB
386 u32 savePIPEACONF;
387 u32 savePIPEBCONF;
388 u32 savePIPEASRC;
389 u32 savePIPEBSRC;
390 u32 saveFPA0;
391 u32 saveFPA1;
392 u32 saveDPLL_A;
393 u32 saveDPLL_A_MD;
394 u32 saveHTOTAL_A;
395 u32 saveHBLANK_A;
396 u32 saveHSYNC_A;
397 u32 saveVTOTAL_A;
398 u32 saveVBLANK_A;
399 u32 saveVSYNC_A;
400 u32 saveBCLRPAT_A;
5586c8bc 401 u32 saveTRANSACONF;
42048781
ZW
402 u32 saveTRANS_HTOTAL_A;
403 u32 saveTRANS_HBLANK_A;
404 u32 saveTRANS_HSYNC_A;
405 u32 saveTRANS_VTOTAL_A;
406 u32 saveTRANS_VBLANK_A;
407 u32 saveTRANS_VSYNC_A;
0da3ea12 408 u32 savePIPEASTAT;
ba8bbcf6
JB
409 u32 saveDSPASTRIDE;
410 u32 saveDSPASIZE;
411 u32 saveDSPAPOS;
585fb111 412 u32 saveDSPAADDR;
ba8bbcf6
JB
413 u32 saveDSPASURF;
414 u32 saveDSPATILEOFF;
415 u32 savePFIT_PGM_RATIOS;
0eb96d6e 416 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
417 u32 saveBLC_PWM_CTL;
418 u32 saveBLC_PWM_CTL2;
42048781
ZW
419 u32 saveBLC_CPU_PWM_CTL;
420 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
421 u32 saveFPB0;
422 u32 saveFPB1;
423 u32 saveDPLL_B;
424 u32 saveDPLL_B_MD;
425 u32 saveHTOTAL_B;
426 u32 saveHBLANK_B;
427 u32 saveHSYNC_B;
428 u32 saveVTOTAL_B;
429 u32 saveVBLANK_B;
430 u32 saveVSYNC_B;
431 u32 saveBCLRPAT_B;
5586c8bc 432 u32 saveTRANSBCONF;
42048781
ZW
433 u32 saveTRANS_HTOTAL_B;
434 u32 saveTRANS_HBLANK_B;
435 u32 saveTRANS_HSYNC_B;
436 u32 saveTRANS_VTOTAL_B;
437 u32 saveTRANS_VBLANK_B;
438 u32 saveTRANS_VSYNC_B;
0da3ea12 439 u32 savePIPEBSTAT;
ba8bbcf6
JB
440 u32 saveDSPBSTRIDE;
441 u32 saveDSPBSIZE;
442 u32 saveDSPBPOS;
585fb111 443 u32 saveDSPBADDR;
ba8bbcf6
JB
444 u32 saveDSPBSURF;
445 u32 saveDSPBTILEOFF;
585fb111
JB
446 u32 saveVGA0;
447 u32 saveVGA1;
448 u32 saveVGA_PD;
ba8bbcf6
JB
449 u32 saveVGACNTRL;
450 u32 saveADPA;
451 u32 saveLVDS;
585fb111
JB
452 u32 savePP_ON_DELAYS;
453 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
454 u32 saveDVOA;
455 u32 saveDVOB;
456 u32 saveDVOC;
457 u32 savePP_ON;
458 u32 savePP_OFF;
459 u32 savePP_CONTROL;
585fb111 460 u32 savePP_DIVISOR;
ba8bbcf6
JB
461 u32 savePFIT_CONTROL;
462 u32 save_palette_a[256];
463 u32 save_palette_b[256];
06027f91 464 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
465 u32 saveFBC_CFB_BASE;
466 u32 saveFBC_LL_BASE;
467 u32 saveFBC_CONTROL;
468 u32 saveFBC_CONTROL2;
0da3ea12
JB
469 u32 saveIER;
470 u32 saveIIR;
471 u32 saveIMR;
42048781
ZW
472 u32 saveDEIER;
473 u32 saveDEIMR;
474 u32 saveGTIER;
475 u32 saveGTIMR;
476 u32 saveFDI_RXA_IMR;
477 u32 saveFDI_RXB_IMR;
1f84e550 478 u32 saveCACHE_MODE_0;
1f84e550 479 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
480 u32 saveSWF0[16];
481 u32 saveSWF1[16];
482 u32 saveSWF2[3];
483 u8 saveMSR;
484 u8 saveSR[8];
123f794f 485 u8 saveGR[25];
ba8bbcf6 486 u8 saveAR_INDEX;
a59e122a 487 u8 saveAR[21];
ba8bbcf6 488 u8 saveDACMASK;
a59e122a 489 u8 saveCR[37];
79f11c19 490 uint64_t saveFENCE[16];
1fd1c624
EA
491 u32 saveCURACNTR;
492 u32 saveCURAPOS;
493 u32 saveCURABASE;
494 u32 saveCURBCNTR;
495 u32 saveCURBPOS;
496 u32 saveCURBBASE;
497 u32 saveCURSIZE;
a4fc5ed6
KP
498 u32 saveDP_B;
499 u32 saveDP_C;
500 u32 saveDP_D;
501 u32 savePIPEA_GMCH_DATA_M;
502 u32 savePIPEB_GMCH_DATA_M;
503 u32 savePIPEA_GMCH_DATA_N;
504 u32 savePIPEB_GMCH_DATA_N;
505 u32 savePIPEA_DP_LINK_M;
506 u32 savePIPEB_DP_LINK_M;
507 u32 savePIPEA_DP_LINK_N;
508 u32 savePIPEB_DP_LINK_N;
42048781
ZW
509 u32 saveFDI_RXA_CTL;
510 u32 saveFDI_TXA_CTL;
511 u32 saveFDI_RXB_CTL;
512 u32 saveFDI_TXB_CTL;
513 u32 savePFA_CTL_1;
514 u32 savePFB_CTL_1;
515 u32 savePFA_WIN_SZ;
516 u32 savePFB_WIN_SZ;
517 u32 savePFA_WIN_POS;
518 u32 savePFB_WIN_POS;
5586c8bc
ZW
519 u32 savePCH_DREF_CONTROL;
520 u32 saveDISP_ARB_CTL;
521 u32 savePIPEA_DATA_M1;
522 u32 savePIPEA_DATA_N1;
523 u32 savePIPEA_LINK_M1;
524 u32 savePIPEA_LINK_N1;
525 u32 savePIPEB_DATA_M1;
526 u32 savePIPEB_DATA_N1;
527 u32 savePIPEB_LINK_M1;
528 u32 savePIPEB_LINK_N1;
b5b72e89 529 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
530
531 struct {
19966754
DV
532 /** Bridge to intel-gtt-ko */
533 struct intel_gtt *gtt;
534 /** Memory allocator for GTT stolen memory */
535 struct drm_mm vram;
536 /** Memory allocator for GTT */
673a394b
EA
537 struct drm_mm gtt_space;
538
0839ccb8 539 struct io_mapping *gtt_mapping;
ab657db1 540 int gtt_mtrr;
0839ccb8 541
31169714
CW
542 /**
543 * Membership on list of all loaded devices, used to evict
544 * inactive buffers under memory pressure.
545 *
546 * Modifications should only be done whilst holding the
547 * shrink_list_lock spinlock.
548 */
549 struct list_head shrink_list;
550
673a394b
EA
551 /**
552 * List of objects which are not in the ringbuffer but which
553 * still have a write_domain which needs to be flushed before
554 * unbinding.
555 *
ce44b0ea
EA
556 * last_rendering_seqno is 0 while an object is in this list.
557 *
673a394b
EA
558 * A reference is held on the buffer while on this list.
559 */
560 struct list_head flushing_list;
561
99fcb766
DV
562 /**
563 * List of objects currently pending a GPU write flush.
564 *
565 * All elements on this list will belong to either the
566 * active_list or flushing_list, last_rendering_seqno can
567 * be used to differentiate between the two elements.
568 */
569 struct list_head gpu_write_list;
570
673a394b
EA
571 /**
572 * LRU list of objects which are not in the ringbuffer and
573 * are ready to unbind, but are still in the GTT.
574 *
ce44b0ea
EA
575 * last_rendering_seqno is 0 while an object is in this list.
576 *
673a394b
EA
577 * A reference is not held on the buffer while on this list,
578 * as merely being GTT-bound shouldn't prevent its being
579 * freed, and we'll pull it off the list in the free path.
580 */
581 struct list_head inactive_list;
582
f13d3f73
CW
583 /**
584 * LRU list of objects which are not in the ringbuffer but
585 * are still pinned in the GTT.
586 */
587 struct list_head pinned_list;
588
a09ba7fa
EA
589 /** LRU list of objects with fence regs on them. */
590 struct list_head fence_list;
591
be72615b
CW
592 /**
593 * List of objects currently pending being freed.
594 *
595 * These objects are no longer in use, but due to a signal
596 * we were prevented from freeing them at the appointed time.
597 */
598 struct list_head deferred_free_list;
599
673a394b
EA
600 /**
601 * We leave the user IRQ off as much as possible,
602 * but this means that requests will finish and never
603 * be retired once the system goes idle. Set a timer to
604 * fire periodically while the ring is running. When it
605 * fires, go retire requests.
606 */
607 struct delayed_work retire_work;
608
673a394b
EA
609 /**
610 * Waiting sequence number, if any
611 */
612 uint32_t waiting_gem_seqno;
613
614 /**
615 * Last seq seen at irq time
616 */
617 uint32_t irq_gem_seqno;
618
619 /**
620 * Flag if the X Server, and thus DRM, is not currently in
621 * control of the device.
622 *
623 * This is set between LeaveVT and EnterVT. It needs to be
624 * replaced with a semaphore. It also needs to be
625 * transitioned away from for kernel modesetting.
626 */
627 int suspended;
628
629 /**
630 * Flag if the hardware appears to be wedged.
631 *
632 * This is set when attempts to idle the device timeout.
633 * It prevents command submission from occuring and makes
634 * every pending request fail
635 */
ba1234d1 636 atomic_t wedged;
673a394b
EA
637
638 /** Bit 6 swizzling required for X tiling */
639 uint32_t bit_6_swizzle_x;
640 /** Bit 6 swizzling required for Y tiling */
641 uint32_t bit_6_swizzle_y;
71acb5eb
DA
642
643 /* storage for physical objects */
644 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a
CW
645
646 uint32_t flush_rings;
673a394b 647 } mm;
9b9d172d 648 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
649 /* indicate whether the LVDS_BORDER should be enabled or not */
650 unsigned int lvds_border_bits;
1d8e1c75
CW
651 /* Panel fitter placement and size for Ironlake+ */
652 u32 pch_pf_pos, pch_pf_size;
652c393a 653
6b95a207
KH
654 struct drm_crtc *plane_to_crtc_mapping[2];
655 struct drm_crtc *pipe_to_crtc_mapping[2];
656 wait_queue_head_t pending_flip_queue;
1afe3e9d 657 bool flip_pending_is_done;
6b95a207 658
652c393a
JB
659 /* Reclocking support */
660 bool render_reclock_avail;
661 bool lvds_downclock_avail;
18f9ed12
ZY
662 /* indicates the reduced downclock for LVDS*/
663 int lvds_downclock;
652c393a
JB
664 struct work_struct idle_work;
665 struct timer_list idle_timer;
666 bool busy;
667 u16 orig_clock;
6363ee6f
ZY
668 int child_dev_num;
669 struct child_device_config *child_dev;
a2565377 670 struct drm_connector *int_lvds_connector;
f97108d1 671
c4804411 672 bool mchbar_need_disable;
f97108d1
JB
673
674 u8 cur_delay;
675 u8 min_delay;
676 u8 max_delay;
7648fa99
JB
677 u8 fmax;
678 u8 fstart;
679
680 u64 last_count1;
681 unsigned long last_time1;
682 u64 last_count2;
683 struct timespec last_time2;
684 unsigned long gfx_power;
685 int c_m;
686 int r_t;
687 u8 corr;
688 spinlock_t *mchdev_lock;
b5e50c3f
JB
689
690 enum no_fbc_reason no_fbc_reason;
38651674 691
20bf377e
JB
692 struct drm_mm_node *compressed_fb;
693 struct drm_mm_node *compressed_llb;
34dc4d44 694
8be48d92
DA
695 /* list of fbdev register on this device */
696 struct intel_fbdev *fbdev;
1da177e4
LT
697} drm_i915_private_t;
698
673a394b
EA
699/** driver private structure attached to each drm_gem_object */
700struct drm_i915_gem_object {
c397b908 701 struct drm_gem_object base;
673a394b
EA
702
703 /** Current space allocated to this object in the GTT, if any. */
704 struct drm_mm_node *gtt_space;
705
706 /** This object's place on the active/flushing/inactive lists */
707 struct list_head list;
99fcb766
DV
708 /** This object's place on GPU write list */
709 struct list_head gpu_write_list;
cd377ea9
CW
710 /** This object's place on eviction list */
711 struct list_head evict_list;
673a394b
EA
712
713 /**
714 * This is set if the object is on the active or flushing lists
715 * (has pending rendering), and is not set if it's on inactive (ready
716 * to be unbound).
717 */
778c3544 718 unsigned int active : 1;
673a394b
EA
719
720 /**
721 * This is set if the object has been written to since last bound
722 * to the GTT
723 */
778c3544
DV
724 unsigned int dirty : 1;
725
726 /**
727 * Fence register bits (if any) for this object. Will be set
728 * as needed when mapped into the GTT.
729 * Protected by dev->struct_mutex.
730 *
731 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
732 */
11824e8c 733 signed int fence_reg : 5;
778c3544
DV
734
735 /**
736 * Used for checking the object doesn't appear more than once
737 * in an execbuffer object list.
738 */
739 unsigned int in_execbuffer : 1;
740
741 /**
742 * Advice: are the backing pages purgeable?
743 */
744 unsigned int madv : 2;
745
746 /**
747 * Refcount for the pages array. With the current locking scheme, there
748 * are at most two concurrent users: Binding a bo to the gtt and
749 * pwrite/pread using physical addresses. So two bits for a maximum
750 * of two users are enough.
751 */
752 unsigned int pages_refcount : 2;
753#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
754
755 /**
756 * Current tiling mode for the object.
757 */
758 unsigned int tiling_mode : 2;
759
760 /** How many users have pinned this object in GTT space. The following
761 * users can each hold at most one reference: pwrite/pread, pin_ioctl
762 * (via user_pin_count), execbuffer (objects are not allowed multiple
763 * times for the same batchbuffer), and the framebuffer code. When
764 * switching/pageflipping, the framebuffer code has at most two buffers
765 * pinned per crtc.
766 *
767 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
768 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 769 unsigned int pin_count : 4;
778c3544 770#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b
EA
771
772 /** AGP memory structure for our GTT binding. */
773 DRM_AGP_MEM *agp_mem;
774
856fa198 775 struct page **pages;
673a394b
EA
776
777 /**
778 * Current offset of the object in GTT space.
779 *
780 * This is the same as gtt_space->start
781 */
782 uint32_t gtt_offset;
e67b8ce1 783
852835f3
ZN
784 /* Which ring is refering to is this object */
785 struct intel_ring_buffer *ring;
786
de151cf6
JB
787 /**
788 * Fake offset for use by mmap(2)
789 */
790 uint64_t mmap_offset;
791
673a394b
EA
792 /** Breadcrumb of last rendering to the buffer. */
793 uint32_t last_rendering_seqno;
794
778c3544 795 /** Current tiling stride for the object, if it's tiled. */
de151cf6 796 uint32_t stride;
673a394b 797
280b713b 798 /** Record of address bit 17 of each page at last unbind. */
d312ec25 799 unsigned long *bit_17;
280b713b 800
ba1eb1d8
KP
801 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
802 uint32_t agp_type;
803
673a394b 804 /**
e47c68e9
EA
805 * If present, while GEM_DOMAIN_CPU is in the read domain this array
806 * flags which individual pages are valid.
673a394b
EA
807 */
808 uint8_t *page_cpu_valid;
79e53945
JB
809
810 /** User space pin count and filp owning the pin */
811 uint32_t user_pin_count;
812 struct drm_file *pin_filp;
71acb5eb
DA
813
814 /** for phy allocated objects */
815 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 816
6b95a207
KH
817 /**
818 * Number of crtcs where this object is currently the fb, but
819 * will be page flipped away on the next vblank. When it
820 * reaches 0, dev_priv->pending_flip_queue will be woken up.
821 */
822 atomic_t pending_flip;
673a394b
EA
823};
824
62b8b215 825#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 826
673a394b
EA
827/**
828 * Request queue structure.
829 *
830 * The request queue allows us to note sequence numbers that have been emitted
831 * and may be associated with active buffers to be retired.
832 *
833 * By keeping this list, we can avoid having to do questionable
834 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
835 * an emission time with seqnos for tracking how far ahead of the GPU we are.
836 */
837struct drm_i915_gem_request {
852835f3
ZN
838 /** On Which ring this request was generated */
839 struct intel_ring_buffer *ring;
840
673a394b
EA
841 /** GEM sequence number associated with this request. */
842 uint32_t seqno;
843
844 /** Time at which this request was emitted, in jiffies. */
845 unsigned long emitted_jiffies;
846
b962442e 847 /** global list entry for this request */
673a394b 848 struct list_head list;
b962442e 849
f787a5f5 850 struct drm_i915_file_private *file_priv;
b962442e
EA
851 /** file_priv list entry for this request */
852 struct list_head client_list;
673a394b
EA
853};
854
855struct drm_i915_file_private {
856 struct {
1c25595f 857 struct spinlock lock;
b962442e 858 struct list_head request_list;
673a394b
EA
859 } mm;
860};
861
79e53945
JB
862enum intel_chip_family {
863 CHIP_I8XX = 0x01,
864 CHIP_I9XX = 0x02,
865 CHIP_I915 = 0x04,
866 CHIP_I965 = 0x08,
867};
868
c153f45f 869extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 870extern int i915_max_ioctl;
79e53945 871extern unsigned int i915_fbpercrtc;
652c393a 872extern unsigned int i915_powersave;
33814341 873extern unsigned int i915_lvds_downclock;
b3a83639 874
6a9ee8af
DA
875extern int i915_suspend(struct drm_device *dev, pm_message_t state);
876extern int i915_resume(struct drm_device *dev);
1341d655
BG
877extern void i915_save_display(struct drm_device *dev);
878extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
879extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
880extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
881
1da177e4 882 /* i915_dma.c */
84b1fd10 883extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 884extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 885extern int i915_driver_unload(struct drm_device *);
673a394b 886extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 887extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
888extern void i915_driver_preclose(struct drm_device *dev,
889 struct drm_file *file_priv);
673a394b
EA
890extern void i915_driver_postclose(struct drm_device *dev,
891 struct drm_file *file_priv);
84b1fd10 892extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
893extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
894 unsigned long arg);
673a394b 895extern int i915_emit_box(struct drm_device *dev,
201361a5 896 struct drm_clip_rect *boxes,
673a394b 897 int i, int DR1, int DR4);
f803aa55 898extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
899extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
900extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
901extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
902extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
903
af6061af 904
1da177e4 905/* i915_irq.c */
f65d9421 906void i915_hangcheck_elapsed(unsigned long data);
c153f45f
EA
907extern int i915_irq_emit(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
909extern int i915_irq_wait(struct drm_device *dev, void *data,
910 struct drm_file *file_priv);
9d34e5db 911void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 912extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
913
914extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 915extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 916extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 917extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
918extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
919 struct drm_file *file_priv);
920extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
921 struct drm_file *file_priv);
0a3e67a4
JB
922extern int i915_enable_vblank(struct drm_device *dev, int crtc);
923extern void i915_disable_vblank(struct drm_device *dev, int crtc);
924extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 925extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
926extern int i915_vblank_swap(struct drm_device *dev, void *data,
927 struct drm_file *file_priv);
8ee1c3db 928extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
62fdfeaf 929extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
8187a2b7
ZN
930extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
931 u32 mask);
932extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
933 u32 mask);
1da177e4 934
7c463586
KP
935void
936i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
937
938void
939i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
940
01c66889
ZY
941void intel_enable_asle (struct drm_device *dev);
942
3bd3c932
CW
943#ifdef CONFIG_DEBUG_FS
944extern void i915_destroy_error_state(struct drm_device *dev);
945#else
946#define i915_destroy_error_state(x)
947#endif
948
7c463586 949
1da177e4 950/* i915_mem.c */
c153f45f
EA
951extern int i915_mem_alloc(struct drm_device *dev, void *data,
952 struct drm_file *file_priv);
953extern int i915_mem_free(struct drm_device *dev, void *data,
954 struct drm_file *file_priv);
955extern int i915_mem_init_heap(struct drm_device *dev, void *data,
956 struct drm_file *file_priv);
957extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
958 struct drm_file *file_priv);
1da177e4 959extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 960extern void i915_mem_release(struct drm_device * dev,
6c340eac 961 struct drm_file *file_priv, struct mem_block *heap);
673a394b 962/* i915_gem.c */
30dbf0c0 963int i915_gem_check_is_wedged(struct drm_device *dev);
673a394b
EA
964int i915_gem_init_ioctl(struct drm_device *dev, void *data,
965 struct drm_file *file_priv);
966int i915_gem_create_ioctl(struct drm_device *dev, void *data,
967 struct drm_file *file_priv);
968int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
969 struct drm_file *file_priv);
970int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
971 struct drm_file *file_priv);
972int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
973 struct drm_file *file_priv);
de151cf6
JB
974int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
975 struct drm_file *file_priv);
673a394b
EA
976int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
977 struct drm_file *file_priv);
978int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
979 struct drm_file *file_priv);
980int i915_gem_execbuffer(struct drm_device *dev, void *data,
981 struct drm_file *file_priv);
76446cac
JB
982int i915_gem_execbuffer2(struct drm_device *dev, void *data,
983 struct drm_file *file_priv);
673a394b
EA
984int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
985 struct drm_file *file_priv);
986int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
987 struct drm_file *file_priv);
988int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
989 struct drm_file *file_priv);
990int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
991 struct drm_file *file_priv);
3ef94daa
CW
992int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
993 struct drm_file *file_priv);
673a394b
EA
994int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
995 struct drm_file *file_priv);
996int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
997 struct drm_file *file_priv);
998int i915_gem_set_tiling(struct drm_device *dev, void *data,
999 struct drm_file *file_priv);
1000int i915_gem_get_tiling(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
5a125c3c
EA
1002int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
673a394b 1004void i915_gem_load(struct drm_device *dev);
673a394b 1005int i915_gem_init_object(struct drm_gem_object *obj);
ac52bc56
DV
1006struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
1007 size_t size);
673a394b
EA
1008void i915_gem_free_object(struct drm_gem_object *obj);
1009int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
1010void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 1011int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 1012void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b 1013void i915_gem_lastclose(struct drm_device *dev);
f787a5f5
CW
1014
1015/**
1016 * Returns true if seq1 is later than seq2.
1017 */
1018static inline bool
1019i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1020{
1021 return (int32_t)(seq1 - seq2) >= 0;
1022}
1023
2cf34d7b
CW
1024int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
1025 bool interruptible);
1026int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
1027 bool interruptible);
b09a1fec 1028void i915_gem_retire_requests(struct drm_device *dev);
dfaae392 1029void i915_gem_reset_lists(struct drm_device *dev);
673a394b 1030void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
1031int i915_gem_object_set_domain(struct drm_gem_object *obj,
1032 uint32_t read_domains,
1033 uint32_t write_domain);
1034int i915_gem_init_ringbuffer(struct drm_device *dev);
1035void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1036int i915_gem_do_init(struct drm_device *dev, unsigned long start,
1037 unsigned long end);
b47eb4a2 1038int i915_gpu_idle(struct drm_device *dev);
5669fcac 1039int i915_gem_idle(struct drm_device *dev);
852835f3 1040uint32_t i915_add_request(struct drm_device *dev,
8dc5d147
CW
1041 struct drm_file *file_priv,
1042 struct drm_i915_gem_request *request,
1043 struct intel_ring_buffer *ring);
852835f3 1044int i915_do_wait_request(struct drm_device *dev,
8a1a49f9
DV
1045 uint32_t seqno,
1046 bool interruptible,
1047 struct intel_ring_buffer *ring);
de151cf6 1048int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
1049int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
1050 int write);
48b956c5
CW
1051int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
1052 bool pipelined);
71acb5eb 1053int i915_gem_attach_phys_object(struct drm_device *dev,
6eeefaf3
CW
1054 struct drm_gem_object *obj,
1055 int id,
1056 int align);
71acb5eb
DA
1057void i915_gem_detach_phys_object(struct drm_device *dev,
1058 struct drm_gem_object *obj);
1059void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 1060int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 1061void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 1062void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
673a394b 1063
31169714
CW
1064void i915_gem_shrinker_init(void);
1065void i915_gem_shrinker_exit(void);
1066
b47eb4a2
CW
1067/* i915_gem_evict.c */
1068int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
1069int i915_gem_evict_everything(struct drm_device *dev);
1070int i915_gem_evict_inactive(struct drm_device *dev);
1071
673a394b
EA
1072/* i915_gem_tiling.c */
1073void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
1074void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1075void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
1076bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
1077 int tiling_mode);
f590d279
OA
1078bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1079 int tiling_mode);
673a394b
EA
1080
1081/* i915_gem_debug.c */
1082void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1083 const char *where, uint32_t mark);
1084#if WATCH_INACTIVE
1085void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1086#else
1087#define i915_verify_inactive(dev, file, line)
1088#endif
1089void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1090void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1091 const char *where, uint32_t mark);
1092void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 1093
2017263e 1094/* i915_debugfs.c */
27c202ad
BG
1095int i915_debugfs_init(struct drm_minor *minor);
1096void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1097
317c35d1
JB
1098/* i915_suspend.c */
1099extern int i915_save_state(struct drm_device *dev);
1100extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1101
1102/* i915_suspend.c */
1103extern int i915_save_state(struct drm_device *dev);
1104extern int i915_restore_state(struct drm_device *dev);
317c35d1 1105
f899fc64
CW
1106/* intel_i2c.c */
1107extern int intel_setup_gmbus(struct drm_device *dev);
1108extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1109extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1110extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
f899fc64
CW
1111extern void intel_i2c_reset(struct drm_device *dev);
1112
3b617967 1113/* intel_opregion.c */
44834a67
CW
1114extern int intel_opregion_setup(struct drm_device *dev);
1115#ifdef CONFIG_ACPI
1116extern void intel_opregion_init(struct drm_device *dev);
1117extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1118extern void intel_opregion_asle_intr(struct drm_device *dev);
1119extern void intel_opregion_gse_intr(struct drm_device *dev);
1120extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1121#else
44834a67
CW
1122static inline void intel_opregion_init(struct drm_device *dev) { return; }
1123static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1124static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1125static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1126static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1127#endif
8ee1c3db 1128
79e53945
JB
1129/* modesetting */
1130extern void intel_modeset_init(struct drm_device *dev);
1131extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1132extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1133extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1134extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1135extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1136extern void intel_disable_fbc(struct drm_device *dev);
1137extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1138extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1139extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3bad0781 1140extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1141extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1142
6ef3d427 1143/* overlay */
3bd3c932 1144#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1145extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1146extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
3bd3c932 1147#endif
6ef3d427 1148
546b0974
EA
1149/**
1150 * Lock test for when it's just for synchronization of ring access.
1151 *
1152 * In that case, we don't need to do it when GEM is initialized as nobody else
1153 * has access to the ring.
1154 */
1155#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
8187a2b7
ZN
1156 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1157 == NULL) \
546b0974
EA
1158 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1159} while (0)
1160
be282fd4
JB
1161static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
1162{
1163 u32 val;
1164
1165 val = readl(dev_priv->regs + reg);
1166 if (dev_priv->debug_flags & I915_DEBUG_READ)
1167 printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
1168 return val;
1169}
1170
1171static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
1172 u32 val)
1173{
1174 writel(val, dev_priv->regs + reg);
1175 if (dev_priv->debug_flags & I915_DEBUG_WRITE)
1176 printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
1177}
1178
1179#define I915_READ(reg) i915_read(dev_priv, (reg))
1180#define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
3043c60c
EA
1181#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1182#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1183#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1184#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 1185#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 1186#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 1187#define POSTING_READ(reg) (void)I915_READ(reg)
7648fa99 1188#define POSTING_READ16(reg) (void)I915_READ16(reg)
1da177e4 1189
be282fd4
JB
1190#define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
1191 I915_DEBUG_WRITE)
1192#define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
1193 I915_DEBUG_WRITE))
1194
1da177e4
LT
1195#define I915_VERBOSE 0
1196
8187a2b7 1197#define BEGIN_LP_RING(n) do { \
dbd7ac96 1198 drm_i915_private_t *dev_priv__ = dev->dev_private; \
8187a2b7
ZN
1199 if (I915_VERBOSE) \
1200 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
dbd7ac96 1201 intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
1da177e4
LT
1202} while (0)
1203
8187a2b7
ZN
1204
1205#define OUT_RING(x) do { \
dbd7ac96 1206 drm_i915_private_t *dev_priv__ = dev->dev_private; \
8187a2b7
ZN
1207 if (I915_VERBOSE) \
1208 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
dbd7ac96 1209 intel_ring_emit(dev, &dev_priv__->render_ring, x); \
1da177e4
LT
1210} while (0)
1211
1212#define ADVANCE_LP_RING() do { \
dbd7ac96 1213 drm_i915_private_t *dev_priv__ = dev->dev_private; \
0ef82af7 1214 if (I915_VERBOSE) \
8187a2b7 1215 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
dbd7ac96
CW
1216 dev_priv__->render_ring.tail); \
1217 intel_ring_advance(dev, &dev_priv__->render_ring); \
1da177e4
LT
1218} while(0)
1219
ba8bbcf6 1220/**
585fb111
JB
1221 * Reads a dword out of the status page, which is written to from the command
1222 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1223 * MI_STORE_DATA_IMM.
ba8bbcf6 1224 *
585fb111 1225 * The following dwords have a reserved meaning:
0cdad7e8
KP
1226 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1227 * 0x04: ring 0 head pointer
1228 * 0x05: ring 1 head pointer (915-class)
1229 * 0x06: ring 2 head pointer (915-class)
1230 * 0x10-0x1b: Context status DWords (GM45)
1231 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1232 *
0cdad7e8 1233 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1234 */
8187a2b7
ZN
1235#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1236 (dev_priv->render_ring.status_page.page_addr))[reg])
0baf823a 1237#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1238#define I915_GEM_HWS_INDEX 0x20
0baf823a 1239#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1240
cfdf1fa2
KH
1241#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1242
1243#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1244#define IS_845G(dev) ((dev)->pci_device == 0x2562)
5ce8ba7c 1245#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
cfdf1fa2 1246#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
cfdf1fa2
KH
1247#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1248#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1249#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1250#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
534843da
CW
1251#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1252#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
cfdf1fa2
KH
1253#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1254#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1255#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1256#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1257#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1258#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1259#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1260#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2 1261#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
cfdf1fa2 1262#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1263
c96c3a8c
CW
1264#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1265#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1266#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1267#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1268#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
bad720ff 1269
92f49d9c 1270#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
cfdf1fa2 1271#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1272
31578148
CW
1273#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1274#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1275
0f973f27
JB
1276/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1277 * rows, which changed the alignment requirements and fence programming.
1278 */
a6c45cf0 1279#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
0f973f27 1280 IS_I915GM(dev)))
a6c45cf0 1281#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
f2b115e6
AJ
1282#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1283#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1284#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
a6c45cf0 1285#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
cfdf1fa2 1286#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1287/* dsparb controlled by hw only */
f2b115e6 1288#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1289
a6c45cf0 1290#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
cfdf1fa2
KH
1291#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1292#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1293#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1294
bad720ff
EA
1295#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1296 IS_GEN6(dev))
e552eb70 1297#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
bad720ff 1298
3bad0781
ZW
1299#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1300#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1301
ba8bbcf6 1302#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1303
1da177e4 1304#endif