]> git.proxmox.com Git - qemu.git/blob - hw/pci/pci.c
tcg/aarch64: Implement tlb lookup fast path
[qemu.git] / hw / pci / pci.c
1 /*
2 * QEMU PCI bus manager
3 *
4 * Copyright (c) 2004 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24 #include "hw/hw.h"
25 #include "hw/pci/pci.h"
26 #include "hw/pci/pci_bridge.h"
27 #include "hw/pci/pci_bus.h"
28 #include "monitor/monitor.h"
29 #include "net/net.h"
30 #include "sysemu/sysemu.h"
31 #include "hw/loader.h"
32 #include "qemu/range.h"
33 #include "qmp-commands.h"
34 #include "hw/pci/msi.h"
35 #include "hw/pci/msix.h"
36 #include "exec/address-spaces.h"
37
38 //#define DEBUG_PCI
39 #ifdef DEBUG_PCI
40 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
41 #else
42 # define PCI_DPRINTF(format, ...) do { } while (0)
43 #endif
44
45 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
46 static char *pcibus_get_dev_path(DeviceState *dev);
47 static char *pcibus_get_fw_dev_path(DeviceState *dev);
48 static int pcibus_reset(BusState *qbus);
49
50 static Property pci_props[] = {
51 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
52 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
53 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
54 DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
55 QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
56 DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
57 QEMU_PCI_CAP_SERR_BITNR, true),
58 DEFINE_PROP_END_OF_LIST()
59 };
60
61 static void pci_bus_class_init(ObjectClass *klass, void *data)
62 {
63 BusClass *k = BUS_CLASS(klass);
64
65 k->print_dev = pcibus_dev_print;
66 k->get_dev_path = pcibus_get_dev_path;
67 k->get_fw_dev_path = pcibus_get_fw_dev_path;
68 k->reset = pcibus_reset;
69 }
70
71 static const TypeInfo pci_bus_info = {
72 .name = TYPE_PCI_BUS,
73 .parent = TYPE_BUS,
74 .instance_size = sizeof(PCIBus),
75 .class_init = pci_bus_class_init,
76 };
77
78 static const TypeInfo pcie_bus_info = {
79 .name = TYPE_PCIE_BUS,
80 .parent = TYPE_PCI_BUS,
81 };
82
83 static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
84 static void pci_update_mappings(PCIDevice *d);
85 static void pci_set_irq(void *opaque, int irq_num, int level);
86 static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
87 static void pci_del_option_rom(PCIDevice *pdev);
88
89 static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
90 static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
91
92 struct PCIHostBus {
93 int domain;
94 struct PCIBus *bus;
95 QLIST_ENTRY(PCIHostBus) next;
96 };
97 static QLIST_HEAD(, PCIHostBus) host_buses;
98
99 static const VMStateDescription vmstate_pcibus = {
100 .name = "PCIBUS",
101 .version_id = 1,
102 .minimum_version_id = 1,
103 .minimum_version_id_old = 1,
104 .fields = (VMStateField []) {
105 VMSTATE_INT32_EQUAL(nirq, PCIBus),
106 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
107 VMSTATE_END_OF_LIST()
108 }
109 };
110 static int pci_bar(PCIDevice *d, int reg)
111 {
112 uint8_t type;
113
114 if (reg != PCI_ROM_SLOT)
115 return PCI_BASE_ADDRESS_0 + reg * 4;
116
117 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
118 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
119 }
120
121 static inline int pci_irq_state(PCIDevice *d, int irq_num)
122 {
123 return (d->irq_state >> irq_num) & 0x1;
124 }
125
126 static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
127 {
128 d->irq_state &= ~(0x1 << irq_num);
129 d->irq_state |= level << irq_num;
130 }
131
132 static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
133 {
134 PCIBus *bus;
135 for (;;) {
136 bus = pci_dev->bus;
137 irq_num = bus->map_irq(pci_dev, irq_num);
138 if (bus->set_irq)
139 break;
140 pci_dev = bus->parent_dev;
141 }
142 bus->irq_count[irq_num] += change;
143 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
144 }
145
146 int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
147 {
148 assert(irq_num >= 0);
149 assert(irq_num < bus->nirq);
150 return !!bus->irq_count[irq_num];
151 }
152
153 /* Update interrupt status bit in config space on interrupt
154 * state change. */
155 static void pci_update_irq_status(PCIDevice *dev)
156 {
157 if (dev->irq_state) {
158 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
159 } else {
160 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
161 }
162 }
163
164 void pci_device_deassert_intx(PCIDevice *dev)
165 {
166 int i;
167 for (i = 0; i < PCI_NUM_PINS; ++i) {
168 qemu_set_irq(dev->irq[i], 0);
169 }
170 }
171
172 /*
173 * This function is called on #RST and FLR.
174 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
175 */
176 void pci_device_reset(PCIDevice *dev)
177 {
178 int r;
179
180 qdev_reset_all(&dev->qdev);
181
182 dev->irq_state = 0;
183 pci_update_irq_status(dev);
184 pci_device_deassert_intx(dev);
185 /* Clear all writable bits */
186 pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
187 pci_get_word(dev->wmask + PCI_COMMAND) |
188 pci_get_word(dev->w1cmask + PCI_COMMAND));
189 pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
190 pci_get_word(dev->wmask + PCI_STATUS) |
191 pci_get_word(dev->w1cmask + PCI_STATUS));
192 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
193 dev->config[PCI_INTERRUPT_LINE] = 0x0;
194 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
195 PCIIORegion *region = &dev->io_regions[r];
196 if (!region->size) {
197 continue;
198 }
199
200 if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
201 region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
202 pci_set_quad(dev->config + pci_bar(dev, r), region->type);
203 } else {
204 pci_set_long(dev->config + pci_bar(dev, r), region->type);
205 }
206 }
207 pci_update_mappings(dev);
208
209 msi_reset(dev);
210 msix_reset(dev);
211 }
212
213 /*
214 * Trigger pci bus reset under a given bus.
215 * To be called on RST# assert.
216 */
217 void pci_bus_reset(PCIBus *bus)
218 {
219 int i;
220
221 for (i = 0; i < bus->nirq; i++) {
222 bus->irq_count[i] = 0;
223 }
224 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
225 if (bus->devices[i]) {
226 pci_device_reset(bus->devices[i]);
227 }
228 }
229 }
230
231 static int pcibus_reset(BusState *qbus)
232 {
233 pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus));
234
235 /* topology traverse is done by pci_bus_reset().
236 Tell qbus/qdev walker not to traverse the tree */
237 return 1;
238 }
239
240 static void pci_host_bus_register(int domain, PCIBus *bus)
241 {
242 struct PCIHostBus *host;
243 host = g_malloc0(sizeof(*host));
244 host->domain = domain;
245 host->bus = bus;
246 QLIST_INSERT_HEAD(&host_buses, host, next);
247 }
248
249 PCIBus *pci_find_root_bus(int domain)
250 {
251 struct PCIHostBus *host;
252
253 QLIST_FOREACH(host, &host_buses, next) {
254 if (host->domain == domain) {
255 return host->bus;
256 }
257 }
258
259 return NULL;
260 }
261
262 int pci_find_domain(const PCIBus *bus)
263 {
264 PCIDevice *d;
265 struct PCIHostBus *host;
266
267 /* obtain root bus */
268 while ((d = bus->parent_dev) != NULL) {
269 bus = d->bus;
270 }
271
272 QLIST_FOREACH(host, &host_buses, next) {
273 if (host->bus == bus) {
274 return host->domain;
275 }
276 }
277
278 abort(); /* should not be reached */
279 return -1;
280 }
281
282 static void pci_bus_init(PCIBus *bus, DeviceState *parent,
283 const char *name,
284 MemoryRegion *address_space_mem,
285 MemoryRegion *address_space_io,
286 uint8_t devfn_min)
287 {
288 assert(PCI_FUNC(devfn_min) == 0);
289 bus->devfn_min = devfn_min;
290 bus->address_space_mem = address_space_mem;
291 bus->address_space_io = address_space_io;
292
293 /* host bridge */
294 QLIST_INIT(&bus->child);
295 pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */
296
297 vmstate_register(NULL, -1, &vmstate_pcibus, bus);
298 }
299
300 bool pci_bus_is_express(PCIBus *bus)
301 {
302 return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
303 }
304
305 bool pci_bus_is_root(PCIBus *bus)
306 {
307 return !bus->parent_dev;
308 }
309
310 void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
311 const char *name,
312 MemoryRegion *address_space_mem,
313 MemoryRegion *address_space_io,
314 uint8_t devfn_min, const char *typename)
315 {
316 qbus_create_inplace(bus, typename, parent, name);
317 pci_bus_init(bus, parent, name, address_space_mem,
318 address_space_io, devfn_min);
319 }
320
321 PCIBus *pci_bus_new(DeviceState *parent, const char *name,
322 MemoryRegion *address_space_mem,
323 MemoryRegion *address_space_io,
324 uint8_t devfn_min, const char *typename)
325 {
326 PCIBus *bus;
327
328 bus = PCI_BUS(qbus_create(typename, parent, name));
329 pci_bus_init(bus, parent, name, address_space_mem,
330 address_space_io, devfn_min);
331 return bus;
332 }
333
334 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
335 void *irq_opaque, int nirq)
336 {
337 bus->set_irq = set_irq;
338 bus->map_irq = map_irq;
339 bus->irq_opaque = irq_opaque;
340 bus->nirq = nirq;
341 bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
342 }
343
344 void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
345 {
346 bus->qbus.allow_hotplug = 1;
347 bus->hotplug = hotplug;
348 bus->hotplug_qdev = qdev;
349 }
350
351 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
352 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
353 void *irq_opaque,
354 MemoryRegion *address_space_mem,
355 MemoryRegion *address_space_io,
356 uint8_t devfn_min, int nirq, const char *typename)
357 {
358 PCIBus *bus;
359
360 bus = pci_bus_new(parent, name, address_space_mem,
361 address_space_io, devfn_min, typename);
362 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
363 return bus;
364 }
365
366 int pci_bus_num(PCIBus *s)
367 {
368 if (pci_bus_is_root(s))
369 return 0; /* pci host bridge */
370 return s->parent_dev->config[PCI_SECONDARY_BUS];
371 }
372
373 static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
374 {
375 PCIDevice *s = container_of(pv, PCIDevice, config);
376 uint8_t *config;
377 int i;
378
379 assert(size == pci_config_size(s));
380 config = g_malloc(size);
381
382 qemu_get_buffer(f, config, size);
383 for (i = 0; i < size; ++i) {
384 if ((config[i] ^ s->config[i]) &
385 s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
386 g_free(config);
387 return -EINVAL;
388 }
389 }
390 memcpy(s->config, config, size);
391
392 pci_update_mappings(s);
393
394 memory_region_set_enabled(&s->bus_master_enable_region,
395 pci_get_word(s->config + PCI_COMMAND)
396 & PCI_COMMAND_MASTER);
397
398 g_free(config);
399 return 0;
400 }
401
402 /* just put buffer */
403 static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
404 {
405 const uint8_t **v = pv;
406 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
407 qemu_put_buffer(f, *v, size);
408 }
409
410 static VMStateInfo vmstate_info_pci_config = {
411 .name = "pci config",
412 .get = get_pci_config_device,
413 .put = put_pci_config_device,
414 };
415
416 static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
417 {
418 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
419 uint32_t irq_state[PCI_NUM_PINS];
420 int i;
421 for (i = 0; i < PCI_NUM_PINS; ++i) {
422 irq_state[i] = qemu_get_be32(f);
423 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
424 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
425 irq_state[i]);
426 return -EINVAL;
427 }
428 }
429
430 for (i = 0; i < PCI_NUM_PINS; ++i) {
431 pci_set_irq_state(s, i, irq_state[i]);
432 }
433
434 return 0;
435 }
436
437 static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
438 {
439 int i;
440 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
441
442 for (i = 0; i < PCI_NUM_PINS; ++i) {
443 qemu_put_be32(f, pci_irq_state(s, i));
444 }
445 }
446
447 static VMStateInfo vmstate_info_pci_irq_state = {
448 .name = "pci irq state",
449 .get = get_pci_irq_state,
450 .put = put_pci_irq_state,
451 };
452
453 const VMStateDescription vmstate_pci_device = {
454 .name = "PCIDevice",
455 .version_id = 2,
456 .minimum_version_id = 1,
457 .minimum_version_id_old = 1,
458 .fields = (VMStateField []) {
459 VMSTATE_INT32_LE(version_id, PCIDevice),
460 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
461 vmstate_info_pci_config,
462 PCI_CONFIG_SPACE_SIZE),
463 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
464 vmstate_info_pci_irq_state,
465 PCI_NUM_PINS * sizeof(int32_t)),
466 VMSTATE_END_OF_LIST()
467 }
468 };
469
470 const VMStateDescription vmstate_pcie_device = {
471 .name = "PCIEDevice",
472 .version_id = 2,
473 .minimum_version_id = 1,
474 .minimum_version_id_old = 1,
475 .fields = (VMStateField []) {
476 VMSTATE_INT32_LE(version_id, PCIDevice),
477 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
478 vmstate_info_pci_config,
479 PCIE_CONFIG_SPACE_SIZE),
480 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
481 vmstate_info_pci_irq_state,
482 PCI_NUM_PINS * sizeof(int32_t)),
483 VMSTATE_END_OF_LIST()
484 }
485 };
486
487 static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
488 {
489 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
490 }
491
492 void pci_device_save(PCIDevice *s, QEMUFile *f)
493 {
494 /* Clear interrupt status bit: it is implicit
495 * in irq_state which we are saving.
496 * This makes us compatible with old devices
497 * which never set or clear this bit. */
498 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
499 vmstate_save_state(f, pci_get_vmstate(s), s);
500 /* Restore the interrupt status bit. */
501 pci_update_irq_status(s);
502 }
503
504 int pci_device_load(PCIDevice *s, QEMUFile *f)
505 {
506 int ret;
507 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
508 /* Restore the interrupt status bit. */
509 pci_update_irq_status(s);
510 return ret;
511 }
512
513 static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
514 {
515 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
516 pci_default_sub_vendor_id);
517 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
518 pci_default_sub_device_id);
519 }
520
521 /*
522 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
523 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
524 */
525 static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
526 unsigned int *slotp, unsigned int *funcp)
527 {
528 const char *p;
529 char *e;
530 unsigned long val;
531 unsigned long dom = 0, bus = 0;
532 unsigned int slot = 0;
533 unsigned int func = 0;
534
535 p = addr;
536 val = strtoul(p, &e, 16);
537 if (e == p)
538 return -1;
539 if (*e == ':') {
540 bus = val;
541 p = e + 1;
542 val = strtoul(p, &e, 16);
543 if (e == p)
544 return -1;
545 if (*e == ':') {
546 dom = bus;
547 bus = val;
548 p = e + 1;
549 val = strtoul(p, &e, 16);
550 if (e == p)
551 return -1;
552 }
553 }
554
555 slot = val;
556
557 if (funcp != NULL) {
558 if (*e != '.')
559 return -1;
560
561 p = e + 1;
562 val = strtoul(p, &e, 16);
563 if (e == p)
564 return -1;
565
566 func = val;
567 }
568
569 /* if funcp == NULL func is 0 */
570 if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
571 return -1;
572
573 if (*e)
574 return -1;
575
576 *domp = dom;
577 *busp = bus;
578 *slotp = slot;
579 if (funcp != NULL)
580 *funcp = func;
581 return 0;
582 }
583
584 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
585 unsigned *slotp)
586 {
587 /* strip legacy tag */
588 if (!strncmp(addr, "pci_addr=", 9)) {
589 addr += 9;
590 }
591 if (pci_parse_devaddr(addr, domp, busp, slotp, NULL)) {
592 monitor_printf(mon, "Invalid pci address\n");
593 return -1;
594 }
595 return 0;
596 }
597
598 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
599 {
600 int dom, bus;
601 unsigned slot;
602
603 if (!devaddr) {
604 *devfnp = -1;
605 return pci_find_bus_nr(pci_find_root_bus(0), 0);
606 }
607
608 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
609 return NULL;
610 }
611
612 *devfnp = PCI_DEVFN(slot, 0);
613 return pci_find_bus_nr(pci_find_root_bus(dom), bus);
614 }
615
616 static void pci_init_cmask(PCIDevice *dev)
617 {
618 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
619 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
620 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
621 dev->cmask[PCI_REVISION_ID] = 0xff;
622 dev->cmask[PCI_CLASS_PROG] = 0xff;
623 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
624 dev->cmask[PCI_HEADER_TYPE] = 0xff;
625 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
626 }
627
628 static void pci_init_wmask(PCIDevice *dev)
629 {
630 int config_size = pci_config_size(dev);
631
632 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
633 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
634 pci_set_word(dev->wmask + PCI_COMMAND,
635 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
636 PCI_COMMAND_INTX_DISABLE);
637 if (dev->cap_present & QEMU_PCI_CAP_SERR) {
638 pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
639 }
640
641 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
642 config_size - PCI_CONFIG_HEADER_SIZE);
643 }
644
645 static void pci_init_w1cmask(PCIDevice *dev)
646 {
647 /*
648 * Note: It's okay to set w1cmask even for readonly bits as
649 * long as their value is hardwired to 0.
650 */
651 pci_set_word(dev->w1cmask + PCI_STATUS,
652 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
653 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
654 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
655 }
656
657 static void pci_init_mask_bridge(PCIDevice *d)
658 {
659 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
660 PCI_SEC_LETENCY_TIMER */
661 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
662
663 /* base and limit */
664 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
665 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
666 pci_set_word(d->wmask + PCI_MEMORY_BASE,
667 PCI_MEMORY_RANGE_MASK & 0xffff);
668 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
669 PCI_MEMORY_RANGE_MASK & 0xffff);
670 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
671 PCI_PREF_RANGE_MASK & 0xffff);
672 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
673 PCI_PREF_RANGE_MASK & 0xffff);
674
675 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
676 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
677
678 /* Supported memory and i/o types */
679 d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
680 d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
681 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
682 PCI_PREF_RANGE_TYPE_64);
683 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
684 PCI_PREF_RANGE_TYPE_64);
685
686 /*
687 * TODO: Bridges default to 10-bit VGA decoding but we currently only
688 * implement 16-bit decoding (no alias support).
689 */
690 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
691 PCI_BRIDGE_CTL_PARITY |
692 PCI_BRIDGE_CTL_SERR |
693 PCI_BRIDGE_CTL_ISA |
694 PCI_BRIDGE_CTL_VGA |
695 PCI_BRIDGE_CTL_VGA_16BIT |
696 PCI_BRIDGE_CTL_MASTER_ABORT |
697 PCI_BRIDGE_CTL_BUS_RESET |
698 PCI_BRIDGE_CTL_FAST_BACK |
699 PCI_BRIDGE_CTL_DISCARD |
700 PCI_BRIDGE_CTL_SEC_DISCARD |
701 PCI_BRIDGE_CTL_DISCARD_SERR);
702 /* Below does not do anything as we never set this bit, put here for
703 * completeness. */
704 pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
705 PCI_BRIDGE_CTL_DISCARD_STATUS);
706 d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
707 d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
708 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
709 PCI_PREF_RANGE_TYPE_MASK);
710 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
711 PCI_PREF_RANGE_TYPE_MASK);
712 }
713
714 static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
715 {
716 uint8_t slot = PCI_SLOT(dev->devfn);
717 uint8_t func;
718
719 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
720 dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
721 }
722
723 /*
724 * multifunction bit is interpreted in two ways as follows.
725 * - all functions must set the bit to 1.
726 * Example: Intel X53
727 * - function 0 must set the bit, but the rest function (> 0)
728 * is allowed to leave the bit to 0.
729 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
730 *
731 * So OS (at least Linux) checks the bit of only function 0,
732 * and doesn't see the bit of function > 0.
733 *
734 * The below check allows both interpretation.
735 */
736 if (PCI_FUNC(dev->devfn)) {
737 PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
738 if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
739 /* function 0 should set multifunction bit */
740 error_report("PCI: single function device can't be populated "
741 "in function %x.%x", slot, PCI_FUNC(dev->devfn));
742 return -1;
743 }
744 return 0;
745 }
746
747 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
748 return 0;
749 }
750 /* function 0 indicates single function, so function > 0 must be NULL */
751 for (func = 1; func < PCI_FUNC_MAX; ++func) {
752 if (bus->devices[PCI_DEVFN(slot, func)]) {
753 error_report("PCI: %x.0 indicates single function, "
754 "but %x.%x is already populated.",
755 slot, slot, func);
756 return -1;
757 }
758 }
759 return 0;
760 }
761
762 static void pci_config_alloc(PCIDevice *pci_dev)
763 {
764 int config_size = pci_config_size(pci_dev);
765
766 pci_dev->config = g_malloc0(config_size);
767 pci_dev->cmask = g_malloc0(config_size);
768 pci_dev->wmask = g_malloc0(config_size);
769 pci_dev->w1cmask = g_malloc0(config_size);
770 pci_dev->used = g_malloc0(config_size);
771 }
772
773 static void pci_config_free(PCIDevice *pci_dev)
774 {
775 g_free(pci_dev->config);
776 g_free(pci_dev->cmask);
777 g_free(pci_dev->wmask);
778 g_free(pci_dev->w1cmask);
779 g_free(pci_dev->used);
780 }
781
782 /* -1 for devfn means auto assign */
783 static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
784 const char *name, int devfn)
785 {
786 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
787 PCIConfigReadFunc *config_read = pc->config_read;
788 PCIConfigWriteFunc *config_write = pc->config_write;
789 AddressSpace *dma_as;
790
791 if (devfn < 0) {
792 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
793 devfn += PCI_FUNC_MAX) {
794 if (!bus->devices[devfn])
795 goto found;
796 }
797 error_report("PCI: no slot/function available for %s, all in use", name);
798 return NULL;
799 found: ;
800 } else if (bus->devices[devfn]) {
801 error_report("PCI: slot %d function %d not available for %s, in use by %s",
802 PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
803 return NULL;
804 }
805
806 pci_dev->bus = bus;
807 if (bus->iommu_fn) {
808 dma_as = bus->iommu_fn(bus, bus->iommu_opaque, devfn);
809 } else {
810 /* FIXME: inherit memory region from bus creator */
811 dma_as = &address_space_memory;
812 }
813
814 memory_region_init_alias(&pci_dev->bus_master_enable_region, "bus master",
815 dma_as->root, 0, memory_region_size(dma_as->root));
816 memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
817 address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region,
818 name);
819
820 pci_dev->devfn = devfn;
821 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
822 pci_dev->irq_state = 0;
823 pci_config_alloc(pci_dev);
824
825 pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
826 pci_config_set_device_id(pci_dev->config, pc->device_id);
827 pci_config_set_revision(pci_dev->config, pc->revision);
828 pci_config_set_class(pci_dev->config, pc->class_id);
829
830 if (!pc->is_bridge) {
831 if (pc->subsystem_vendor_id || pc->subsystem_id) {
832 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
833 pc->subsystem_vendor_id);
834 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
835 pc->subsystem_id);
836 } else {
837 pci_set_default_subsystem_id(pci_dev);
838 }
839 } else {
840 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
841 assert(!pc->subsystem_vendor_id);
842 assert(!pc->subsystem_id);
843 }
844 pci_init_cmask(pci_dev);
845 pci_init_wmask(pci_dev);
846 pci_init_w1cmask(pci_dev);
847 if (pc->is_bridge) {
848 pci_init_mask_bridge(pci_dev);
849 }
850 if (pci_init_multifunction(bus, pci_dev)) {
851 pci_config_free(pci_dev);
852 return NULL;
853 }
854
855 if (!config_read)
856 config_read = pci_default_read_config;
857 if (!config_write)
858 config_write = pci_default_write_config;
859 pci_dev->config_read = config_read;
860 pci_dev->config_write = config_write;
861 bus->devices[devfn] = pci_dev;
862 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
863 pci_dev->version_id = 2; /* Current pci device vmstate version */
864 return pci_dev;
865 }
866
867 static void do_pci_unregister_device(PCIDevice *pci_dev)
868 {
869 qemu_free_irqs(pci_dev->irq);
870 pci_dev->bus->devices[pci_dev->devfn] = NULL;
871 pci_config_free(pci_dev);
872
873 address_space_destroy(&pci_dev->bus_master_as);
874 memory_region_destroy(&pci_dev->bus_master_enable_region);
875 }
876
877 static void pci_unregister_io_regions(PCIDevice *pci_dev)
878 {
879 PCIIORegion *r;
880 int i;
881
882 for(i = 0; i < PCI_NUM_REGIONS; i++) {
883 r = &pci_dev->io_regions[i];
884 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
885 continue;
886 memory_region_del_subregion(r->address_space, r->memory);
887 }
888
889 pci_unregister_vga(pci_dev);
890 }
891
892 static int pci_unregister_device(DeviceState *dev)
893 {
894 PCIDevice *pci_dev = PCI_DEVICE(dev);
895 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
896
897 pci_unregister_io_regions(pci_dev);
898 pci_del_option_rom(pci_dev);
899
900 if (pc->exit) {
901 pc->exit(pci_dev);
902 }
903
904 do_pci_unregister_device(pci_dev);
905 return 0;
906 }
907
908 void pci_register_bar(PCIDevice *pci_dev, int region_num,
909 uint8_t type, MemoryRegion *memory)
910 {
911 PCIIORegion *r;
912 uint32_t addr;
913 uint64_t wmask;
914 pcibus_t size = memory_region_size(memory);
915
916 assert(region_num >= 0);
917 assert(region_num < PCI_NUM_REGIONS);
918 if (size & (size-1)) {
919 fprintf(stderr, "ERROR: PCI region size must be pow2 "
920 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
921 exit(1);
922 }
923
924 r = &pci_dev->io_regions[region_num];
925 r->addr = PCI_BAR_UNMAPPED;
926 r->size = size;
927 r->type = type;
928 r->memory = NULL;
929
930 wmask = ~(size - 1);
931 addr = pci_bar(pci_dev, region_num);
932 if (region_num == PCI_ROM_SLOT) {
933 /* ROM enable bit is writable */
934 wmask |= PCI_ROM_ADDRESS_ENABLE;
935 }
936 pci_set_long(pci_dev->config + addr, type);
937 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
938 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
939 pci_set_quad(pci_dev->wmask + addr, wmask);
940 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
941 } else {
942 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
943 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
944 }
945 pci_dev->io_regions[region_num].memory = memory;
946 pci_dev->io_regions[region_num].address_space
947 = type & PCI_BASE_ADDRESS_SPACE_IO
948 ? pci_dev->bus->address_space_io
949 : pci_dev->bus->address_space_mem;
950 }
951
952 static void pci_update_vga(PCIDevice *pci_dev)
953 {
954 uint16_t cmd;
955
956 if (!pci_dev->has_vga) {
957 return;
958 }
959
960 cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
961
962 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
963 cmd & PCI_COMMAND_MEMORY);
964 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
965 cmd & PCI_COMMAND_IO);
966 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
967 cmd & PCI_COMMAND_IO);
968 }
969
970 void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
971 MemoryRegion *io_lo, MemoryRegion *io_hi)
972 {
973 assert(!pci_dev->has_vga);
974
975 assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
976 pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
977 memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem,
978 QEMU_PCI_VGA_MEM_BASE, mem, 1);
979
980 assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
981 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
982 memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
983 QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
984
985 assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
986 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
987 memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
988 QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
989 pci_dev->has_vga = true;
990
991 pci_update_vga(pci_dev);
992 }
993
994 void pci_unregister_vga(PCIDevice *pci_dev)
995 {
996 if (!pci_dev->has_vga) {
997 return;
998 }
999
1000 memory_region_del_subregion(pci_dev->bus->address_space_mem,
1001 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1002 memory_region_del_subregion(pci_dev->bus->address_space_io,
1003 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1004 memory_region_del_subregion(pci_dev->bus->address_space_io,
1005 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1006 pci_dev->has_vga = false;
1007 }
1008
1009 pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1010 {
1011 return pci_dev->io_regions[region_num].addr;
1012 }
1013
1014 static pcibus_t pci_bar_address(PCIDevice *d,
1015 int reg, uint8_t type, pcibus_t size)
1016 {
1017 pcibus_t new_addr, last_addr;
1018 int bar = pci_bar(d, reg);
1019 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1020
1021 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1022 if (!(cmd & PCI_COMMAND_IO)) {
1023 return PCI_BAR_UNMAPPED;
1024 }
1025 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1026 last_addr = new_addr + size - 1;
1027 /* NOTE: we have only 64K ioports on PC */
1028 if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
1029 return PCI_BAR_UNMAPPED;
1030 }
1031 return new_addr;
1032 }
1033
1034 if (!(cmd & PCI_COMMAND_MEMORY)) {
1035 return PCI_BAR_UNMAPPED;
1036 }
1037 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1038 new_addr = pci_get_quad(d->config + bar);
1039 } else {
1040 new_addr = pci_get_long(d->config + bar);
1041 }
1042 /* the ROM slot has a specific enable bit */
1043 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1044 return PCI_BAR_UNMAPPED;
1045 }
1046 new_addr &= ~(size - 1);
1047 last_addr = new_addr + size - 1;
1048 /* NOTE: we do not support wrapping */
1049 /* XXX: as we cannot support really dynamic
1050 mappings, we handle specific values as invalid
1051 mappings. */
1052 if (last_addr <= new_addr || new_addr == 0 ||
1053 last_addr == PCI_BAR_UNMAPPED) {
1054 return PCI_BAR_UNMAPPED;
1055 }
1056
1057 /* Now pcibus_t is 64bit.
1058 * Check if 32 bit BAR wraps around explicitly.
1059 * Without this, PC ide doesn't work well.
1060 * TODO: remove this work around.
1061 */
1062 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1063 return PCI_BAR_UNMAPPED;
1064 }
1065
1066 /*
1067 * OS is allowed to set BAR beyond its addressable
1068 * bits. For example, 32 bit OS can set 64bit bar
1069 * to >4G. Check it. TODO: we might need to support
1070 * it in the future for e.g. PAE.
1071 */
1072 if (last_addr >= HWADDR_MAX) {
1073 return PCI_BAR_UNMAPPED;
1074 }
1075
1076 return new_addr;
1077 }
1078
1079 static void pci_update_mappings(PCIDevice *d)
1080 {
1081 PCIIORegion *r;
1082 int i;
1083 pcibus_t new_addr;
1084
1085 for(i = 0; i < PCI_NUM_REGIONS; i++) {
1086 r = &d->io_regions[i];
1087
1088 /* this region isn't registered */
1089 if (!r->size)
1090 continue;
1091
1092 new_addr = pci_bar_address(d, i, r->type, r->size);
1093
1094 /* This bar isn't changed */
1095 if (new_addr == r->addr)
1096 continue;
1097
1098 /* now do the real mapping */
1099 if (r->addr != PCI_BAR_UNMAPPED) {
1100 memory_region_del_subregion(r->address_space, r->memory);
1101 }
1102 r->addr = new_addr;
1103 if (r->addr != PCI_BAR_UNMAPPED) {
1104 memory_region_add_subregion_overlap(r->address_space,
1105 r->addr, r->memory, 1);
1106 }
1107 }
1108
1109 pci_update_vga(d);
1110 }
1111
1112 static inline int pci_irq_disabled(PCIDevice *d)
1113 {
1114 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1115 }
1116
1117 /* Called after interrupt disabled field update in config space,
1118 * assert/deassert interrupts if necessary.
1119 * Gets original interrupt disable bit value (before update). */
1120 static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1121 {
1122 int i, disabled = pci_irq_disabled(d);
1123 if (disabled == was_irq_disabled)
1124 return;
1125 for (i = 0; i < PCI_NUM_PINS; ++i) {
1126 int state = pci_irq_state(d, i);
1127 pci_change_irq_level(d, i, disabled ? -state : state);
1128 }
1129 }
1130
1131 uint32_t pci_default_read_config(PCIDevice *d,
1132 uint32_t address, int len)
1133 {
1134 uint32_t val = 0;
1135
1136 memcpy(&val, d->config + address, len);
1137 return le32_to_cpu(val);
1138 }
1139
1140 void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
1141 {
1142 int i, was_irq_disabled = pci_irq_disabled(d);
1143
1144 for (i = 0; i < l; val >>= 8, ++i) {
1145 uint8_t wmask = d->wmask[addr + i];
1146 uint8_t w1cmask = d->w1cmask[addr + i];
1147 assert(!(wmask & w1cmask));
1148 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1149 d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1150 }
1151 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1152 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1153 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1154 range_covers_byte(addr, l, PCI_COMMAND))
1155 pci_update_mappings(d);
1156
1157 if (range_covers_byte(addr, l, PCI_COMMAND)) {
1158 pci_update_irq_disabled(d, was_irq_disabled);
1159 memory_region_set_enabled(&d->bus_master_enable_region,
1160 pci_get_word(d->config + PCI_COMMAND)
1161 & PCI_COMMAND_MASTER);
1162 }
1163
1164 msi_write_config(d, addr, val, l);
1165 msix_write_config(d, addr, val, l);
1166 }
1167
1168 /***********************************************************/
1169 /* generic PCI irq support */
1170
1171 /* 0 <= irq_num <= 3. level must be 0 or 1 */
1172 static void pci_set_irq(void *opaque, int irq_num, int level)
1173 {
1174 PCIDevice *pci_dev = opaque;
1175 int change;
1176
1177 change = level - pci_irq_state(pci_dev, irq_num);
1178 if (!change)
1179 return;
1180
1181 pci_set_irq_state(pci_dev, irq_num, level);
1182 pci_update_irq_status(pci_dev);
1183 if (pci_irq_disabled(pci_dev))
1184 return;
1185 pci_change_irq_level(pci_dev, irq_num, change);
1186 }
1187
1188 /* Special hooks used by device assignment */
1189 void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1190 {
1191 assert(pci_bus_is_root(bus));
1192 bus->route_intx_to_irq = route_intx_to_irq;
1193 }
1194
1195 PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1196 {
1197 PCIBus *bus;
1198
1199 do {
1200 bus = dev->bus;
1201 pin = bus->map_irq(dev, pin);
1202 dev = bus->parent_dev;
1203 } while (dev);
1204
1205 if (!bus->route_intx_to_irq) {
1206 error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1207 object_get_typename(OBJECT(bus->qbus.parent)));
1208 return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1209 }
1210
1211 return bus->route_intx_to_irq(bus->irq_opaque, pin);
1212 }
1213
1214 bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1215 {
1216 return old->mode != new->mode || old->irq != new->irq;
1217 }
1218
1219 void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1220 {
1221 PCIDevice *dev;
1222 PCIBus *sec;
1223 int i;
1224
1225 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1226 dev = bus->devices[i];
1227 if (dev && dev->intx_routing_notifier) {
1228 dev->intx_routing_notifier(dev);
1229 }
1230 }
1231
1232 QLIST_FOREACH(sec, &bus->child, sibling) {
1233 pci_bus_fire_intx_routing_notifier(sec);
1234 }
1235 }
1236
1237 void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1238 PCIINTxRoutingNotifier notifier)
1239 {
1240 dev->intx_routing_notifier = notifier;
1241 }
1242
1243 /*
1244 * PCI-to-PCI bridge specification
1245 * 9.1: Interrupt routing. Table 9-1
1246 *
1247 * the PCI Express Base Specification, Revision 2.1
1248 * 2.2.8.1: INTx interrutp signaling - Rules
1249 * the Implementation Note
1250 * Table 2-20
1251 */
1252 /*
1253 * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1254 * 0-origin unlike PCI interrupt pin register.
1255 */
1256 int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1257 {
1258 return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS;
1259 }
1260
1261 /***********************************************************/
1262 /* monitor info on PCI */
1263
1264 typedef struct {
1265 uint16_t class;
1266 const char *desc;
1267 const char *fw_name;
1268 uint16_t fw_ign_bits;
1269 } pci_class_desc;
1270
1271 static const pci_class_desc pci_class_descriptions[] =
1272 {
1273 { 0x0001, "VGA controller", "display"},
1274 { 0x0100, "SCSI controller", "scsi"},
1275 { 0x0101, "IDE controller", "ide"},
1276 { 0x0102, "Floppy controller", "fdc"},
1277 { 0x0103, "IPI controller", "ipi"},
1278 { 0x0104, "RAID controller", "raid"},
1279 { 0x0106, "SATA controller"},
1280 { 0x0107, "SAS controller"},
1281 { 0x0180, "Storage controller"},
1282 { 0x0200, "Ethernet controller", "ethernet"},
1283 { 0x0201, "Token Ring controller", "token-ring"},
1284 { 0x0202, "FDDI controller", "fddi"},
1285 { 0x0203, "ATM controller", "atm"},
1286 { 0x0280, "Network controller"},
1287 { 0x0300, "VGA controller", "display", 0x00ff},
1288 { 0x0301, "XGA controller"},
1289 { 0x0302, "3D controller"},
1290 { 0x0380, "Display controller"},
1291 { 0x0400, "Video controller", "video"},
1292 { 0x0401, "Audio controller", "sound"},
1293 { 0x0402, "Phone"},
1294 { 0x0403, "Audio controller", "sound"},
1295 { 0x0480, "Multimedia controller"},
1296 { 0x0500, "RAM controller", "memory"},
1297 { 0x0501, "Flash controller", "flash"},
1298 { 0x0580, "Memory controller"},
1299 { 0x0600, "Host bridge", "host"},
1300 { 0x0601, "ISA bridge", "isa"},
1301 { 0x0602, "EISA bridge", "eisa"},
1302 { 0x0603, "MC bridge", "mca"},
1303 { 0x0604, "PCI bridge", "pci"},
1304 { 0x0605, "PCMCIA bridge", "pcmcia"},
1305 { 0x0606, "NUBUS bridge", "nubus"},
1306 { 0x0607, "CARDBUS bridge", "cardbus"},
1307 { 0x0608, "RACEWAY bridge"},
1308 { 0x0680, "Bridge"},
1309 { 0x0700, "Serial port", "serial"},
1310 { 0x0701, "Parallel port", "parallel"},
1311 { 0x0800, "Interrupt controller", "interrupt-controller"},
1312 { 0x0801, "DMA controller", "dma-controller"},
1313 { 0x0802, "Timer", "timer"},
1314 { 0x0803, "RTC", "rtc"},
1315 { 0x0900, "Keyboard", "keyboard"},
1316 { 0x0901, "Pen", "pen"},
1317 { 0x0902, "Mouse", "mouse"},
1318 { 0x0A00, "Dock station", "dock", 0x00ff},
1319 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1320 { 0x0c00, "Fireware contorller", "fireware"},
1321 { 0x0c01, "Access bus controller", "access-bus"},
1322 { 0x0c02, "SSA controller", "ssa"},
1323 { 0x0c03, "USB controller", "usb"},
1324 { 0x0c04, "Fibre channel controller", "fibre-channel"},
1325 { 0x0c05, "SMBus"},
1326 { 0, NULL}
1327 };
1328
1329 static void pci_for_each_device_under_bus(PCIBus *bus,
1330 void (*fn)(PCIBus *b, PCIDevice *d,
1331 void *opaque),
1332 void *opaque)
1333 {
1334 PCIDevice *d;
1335 int devfn;
1336
1337 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1338 d = bus->devices[devfn];
1339 if (d) {
1340 fn(bus, d, opaque);
1341 }
1342 }
1343 }
1344
1345 void pci_for_each_device(PCIBus *bus, int bus_num,
1346 void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1347 void *opaque)
1348 {
1349 bus = pci_find_bus_nr(bus, bus_num);
1350
1351 if (bus) {
1352 pci_for_each_device_under_bus(bus, fn, opaque);
1353 }
1354 }
1355
1356 static const pci_class_desc *get_class_desc(int class)
1357 {
1358 const pci_class_desc *desc;
1359
1360 desc = pci_class_descriptions;
1361 while (desc->desc && class != desc->class) {
1362 desc++;
1363 }
1364
1365 return desc;
1366 }
1367
1368 static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1369
1370 static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1371 {
1372 PciMemoryRegionList *head = NULL, *cur_item = NULL;
1373 int i;
1374
1375 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1376 const PCIIORegion *r = &dev->io_regions[i];
1377 PciMemoryRegionList *region;
1378
1379 if (!r->size) {
1380 continue;
1381 }
1382
1383 region = g_malloc0(sizeof(*region));
1384 region->value = g_malloc0(sizeof(*region->value));
1385
1386 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1387 region->value->type = g_strdup("io");
1388 } else {
1389 region->value->type = g_strdup("memory");
1390 region->value->has_prefetch = true;
1391 region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1392 region->value->has_mem_type_64 = true;
1393 region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1394 }
1395
1396 region->value->bar = i;
1397 region->value->address = r->addr;
1398 region->value->size = r->size;
1399
1400 /* XXX: waiting for the qapi to support GSList */
1401 if (!cur_item) {
1402 head = cur_item = region;
1403 } else {
1404 cur_item->next = region;
1405 cur_item = region;
1406 }
1407 }
1408
1409 return head;
1410 }
1411
1412 static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1413 int bus_num)
1414 {
1415 PciBridgeInfo *info;
1416
1417 info = g_malloc0(sizeof(*info));
1418
1419 info->bus.number = dev->config[PCI_PRIMARY_BUS];
1420 info->bus.secondary = dev->config[PCI_SECONDARY_BUS];
1421 info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS];
1422
1423 info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range));
1424 info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
1425 info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1426
1427 info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range));
1428 info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1429 info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1430
1431 info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range));
1432 info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1433 info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1434
1435 if (dev->config[PCI_SECONDARY_BUS] != 0) {
1436 PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
1437 if (child_bus) {
1438 info->has_devices = true;
1439 info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1440 }
1441 }
1442
1443 return info;
1444 }
1445
1446 static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1447 int bus_num)
1448 {
1449 const pci_class_desc *desc;
1450 PciDeviceInfo *info;
1451 uint8_t type;
1452 int class;
1453
1454 info = g_malloc0(sizeof(*info));
1455 info->bus = bus_num;
1456 info->slot = PCI_SLOT(dev->devfn);
1457 info->function = PCI_FUNC(dev->devfn);
1458
1459 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1460 info->class_info.class = class;
1461 desc = get_class_desc(class);
1462 if (desc->desc) {
1463 info->class_info.has_desc = true;
1464 info->class_info.desc = g_strdup(desc->desc);
1465 }
1466
1467 info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
1468 info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID);
1469 info->regions = qmp_query_pci_regions(dev);
1470 info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1471
1472 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1473 info->has_irq = true;
1474 info->irq = dev->config[PCI_INTERRUPT_LINE];
1475 }
1476
1477 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1478 if (type == PCI_HEADER_TYPE_BRIDGE) {
1479 info->has_pci_bridge = true;
1480 info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
1481 }
1482
1483 return info;
1484 }
1485
1486 static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1487 {
1488 PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
1489 PCIDevice *dev;
1490 int devfn;
1491
1492 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1493 dev = bus->devices[devfn];
1494 if (dev) {
1495 info = g_malloc0(sizeof(*info));
1496 info->value = qmp_query_pci_device(dev, bus, bus_num);
1497
1498 /* XXX: waiting for the qapi to support GSList */
1499 if (!cur_item) {
1500 head = cur_item = info;
1501 } else {
1502 cur_item->next = info;
1503 cur_item = info;
1504 }
1505 }
1506 }
1507
1508 return head;
1509 }
1510
1511 static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1512 {
1513 PciInfo *info = NULL;
1514
1515 bus = pci_find_bus_nr(bus, bus_num);
1516 if (bus) {
1517 info = g_malloc0(sizeof(*info));
1518 info->bus = bus_num;
1519 info->devices = qmp_query_pci_devices(bus, bus_num);
1520 }
1521
1522 return info;
1523 }
1524
1525 PciInfoList *qmp_query_pci(Error **errp)
1526 {
1527 PciInfoList *info, *head = NULL, *cur_item = NULL;
1528 struct PCIHostBus *host;
1529
1530 QLIST_FOREACH(host, &host_buses, next) {
1531 info = g_malloc0(sizeof(*info));
1532 info->value = qmp_query_pci_bus(host->bus, 0);
1533
1534 /* XXX: waiting for the qapi to support GSList */
1535 if (!cur_item) {
1536 head = cur_item = info;
1537 } else {
1538 cur_item->next = info;
1539 cur_item = info;
1540 }
1541 }
1542
1543 return head;
1544 }
1545
1546 static const char * const pci_nic_models[] = {
1547 "ne2k_pci",
1548 "i82551",
1549 "i82557b",
1550 "i82559er",
1551 "rtl8139",
1552 "e1000",
1553 "pcnet",
1554 "virtio",
1555 NULL
1556 };
1557
1558 static const char * const pci_nic_names[] = {
1559 "ne2k_pci",
1560 "i82551",
1561 "i82557b",
1562 "i82559er",
1563 "rtl8139",
1564 "e1000",
1565 "pcnet",
1566 "virtio-net-pci",
1567 NULL
1568 };
1569
1570 /* Initialize a PCI NIC. */
1571 /* FIXME callers should check for failure, but don't */
1572 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
1573 const char *default_devaddr)
1574 {
1575 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1576 PCIBus *bus;
1577 int devfn;
1578 PCIDevice *pci_dev;
1579 DeviceState *dev;
1580 int i;
1581
1582 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1583 if (i < 0)
1584 return NULL;
1585
1586 bus = pci_get_bus_devfn(&devfn, devaddr);
1587 if (!bus) {
1588 error_report("Invalid PCI device address %s for device %s",
1589 devaddr, pci_nic_names[i]);
1590 return NULL;
1591 }
1592
1593 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
1594 dev = &pci_dev->qdev;
1595 qdev_set_nic_properties(dev, nd);
1596 if (qdev_init(dev) < 0)
1597 return NULL;
1598 return pci_dev;
1599 }
1600
1601 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
1602 const char *default_devaddr)
1603 {
1604 PCIDevice *res;
1605
1606 if (qemu_show_nic_models(nd->model, pci_nic_models))
1607 exit(0);
1608
1609 res = pci_nic_init(nd, default_model, default_devaddr);
1610 if (!res)
1611 exit(1);
1612 return res;
1613 }
1614
1615 PCIDevice *pci_vga_init(PCIBus *bus)
1616 {
1617 switch (vga_interface_type) {
1618 case VGA_CIRRUS:
1619 return pci_create_simple(bus, -1, "cirrus-vga");
1620 case VGA_QXL:
1621 return pci_create_simple(bus, -1, "qxl-vga");
1622 case VGA_STD:
1623 return pci_create_simple(bus, -1, "VGA");
1624 case VGA_VMWARE:
1625 return pci_create_simple(bus, -1, "vmware-svga");
1626 case VGA_NONE:
1627 default: /* Other non-PCI types. Checking for unsupported types is already
1628 done in vl.c. */
1629 return NULL;
1630 }
1631 }
1632
1633 /* Whether a given bus number is in range of the secondary
1634 * bus of the given bridge device. */
1635 static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1636 {
1637 return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1638 PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1639 dev->config[PCI_SECONDARY_BUS] < bus_num &&
1640 bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1641 }
1642
1643 static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
1644 {
1645 PCIBus *sec;
1646
1647 if (!bus) {
1648 return NULL;
1649 }
1650
1651 if (pci_bus_num(bus) == bus_num) {
1652 return bus;
1653 }
1654
1655 /* Consider all bus numbers in range for the host pci bridge. */
1656 if (!pci_bus_is_root(bus) &&
1657 !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1658 return NULL;
1659 }
1660
1661 /* try child bus */
1662 for (; bus; bus = sec) {
1663 QLIST_FOREACH(sec, &bus->child, sibling) {
1664 assert(!pci_bus_is_root(sec));
1665 if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1666 return sec;
1667 }
1668 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1669 break;
1670 }
1671 }
1672 }
1673
1674 return NULL;
1675 }
1676
1677 PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
1678 {
1679 bus = pci_find_bus_nr(bus, bus_num);
1680
1681 if (!bus)
1682 return NULL;
1683
1684 return bus->devices[devfn];
1685 }
1686
1687 static int pci_qdev_init(DeviceState *qdev)
1688 {
1689 PCIDevice *pci_dev = (PCIDevice *)qdev;
1690 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1691 PCIBus *bus;
1692 int rc;
1693 bool is_default_rom;
1694
1695 /* initialize cap_present for pci_is_express() and pci_config_size() */
1696 if (pc->is_express) {
1697 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1698 }
1699
1700 bus = PCI_BUS(qdev_get_parent_bus(qdev));
1701 pci_dev = do_pci_register_device(pci_dev, bus,
1702 object_get_typename(OBJECT(qdev)),
1703 pci_dev->devfn);
1704 if (pci_dev == NULL)
1705 return -1;
1706 if (qdev->hotplugged && pc->no_hotplug) {
1707 qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(pci_dev)));
1708 do_pci_unregister_device(pci_dev);
1709 return -1;
1710 }
1711 if (pc->init) {
1712 rc = pc->init(pci_dev);
1713 if (rc != 0) {
1714 do_pci_unregister_device(pci_dev);
1715 return rc;
1716 }
1717 }
1718
1719 /* rom loading */
1720 is_default_rom = false;
1721 if (pci_dev->romfile == NULL && pc->romfile != NULL) {
1722 pci_dev->romfile = g_strdup(pc->romfile);
1723 is_default_rom = true;
1724 }
1725 pci_add_option_rom(pci_dev, is_default_rom);
1726
1727 if (bus->hotplug) {
1728 /* Let buses differentiate between hotplug and when device is
1729 * enabled during qemu machine creation. */
1730 rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
1731 qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
1732 PCI_COLDPLUG_ENABLED);
1733 if (rc != 0) {
1734 int r = pci_unregister_device(&pci_dev->qdev);
1735 assert(!r);
1736 return rc;
1737 }
1738 }
1739 return 0;
1740 }
1741
1742 static int pci_unplug_device(DeviceState *qdev)
1743 {
1744 PCIDevice *dev = PCI_DEVICE(qdev);
1745 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
1746
1747 if (pc->no_hotplug) {
1748 qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(dev)));
1749 return -1;
1750 }
1751 return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
1752 PCI_HOTPLUG_DISABLED);
1753 }
1754
1755 PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1756 const char *name)
1757 {
1758 DeviceState *dev;
1759
1760 dev = qdev_create(&bus->qbus, name);
1761 qdev_prop_set_int32(dev, "addr", devfn);
1762 qdev_prop_set_bit(dev, "multifunction", multifunction);
1763 return PCI_DEVICE(dev);
1764 }
1765
1766 PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1767 bool multifunction,
1768 const char *name)
1769 {
1770 PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
1771 qdev_init_nofail(&dev->qdev);
1772 return dev;
1773 }
1774
1775 PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1776 {
1777 return pci_create_multifunction(bus, devfn, false, name);
1778 }
1779
1780 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1781 {
1782 return pci_create_simple_multifunction(bus, devfn, false, name);
1783 }
1784
1785 static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
1786 {
1787 int offset = PCI_CONFIG_HEADER_SIZE;
1788 int i;
1789 for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
1790 if (pdev->used[i])
1791 offset = i + 1;
1792 else if (i - offset + 1 == size)
1793 return offset;
1794 }
1795 return 0;
1796 }
1797
1798 static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1799 uint8_t *prev_p)
1800 {
1801 uint8_t next, prev;
1802
1803 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1804 return 0;
1805
1806 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1807 prev = next + PCI_CAP_LIST_NEXT)
1808 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1809 break;
1810
1811 if (prev_p)
1812 *prev_p = prev;
1813 return next;
1814 }
1815
1816 static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
1817 {
1818 uint8_t next, prev, found = 0;
1819
1820 if (!(pdev->used[offset])) {
1821 return 0;
1822 }
1823
1824 assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
1825
1826 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1827 prev = next + PCI_CAP_LIST_NEXT) {
1828 if (next <= offset && next > found) {
1829 found = next;
1830 }
1831 }
1832 return found;
1833 }
1834
1835 /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1836 This is needed for an option rom which is used for more than one device. */
1837 static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1838 {
1839 uint16_t vendor_id;
1840 uint16_t device_id;
1841 uint16_t rom_vendor_id;
1842 uint16_t rom_device_id;
1843 uint16_t rom_magic;
1844 uint16_t pcir_offset;
1845 uint8_t checksum;
1846
1847 /* Words in rom data are little endian (like in PCI configuration),
1848 so they can be read / written with pci_get_word / pci_set_word. */
1849
1850 /* Only a valid rom will be patched. */
1851 rom_magic = pci_get_word(ptr);
1852 if (rom_magic != 0xaa55) {
1853 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1854 return;
1855 }
1856 pcir_offset = pci_get_word(ptr + 0x18);
1857 if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1858 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1859 return;
1860 }
1861
1862 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1863 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1864 rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1865 rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1866
1867 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1868 vendor_id, device_id, rom_vendor_id, rom_device_id);
1869
1870 checksum = ptr[6];
1871
1872 if (vendor_id != rom_vendor_id) {
1873 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1874 checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1875 checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1876 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1877 ptr[6] = checksum;
1878 pci_set_word(ptr + pcir_offset + 4, vendor_id);
1879 }
1880
1881 if (device_id != rom_device_id) {
1882 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1883 checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1884 checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1885 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1886 ptr[6] = checksum;
1887 pci_set_word(ptr + pcir_offset + 6, device_id);
1888 }
1889 }
1890
1891 /* Add an option rom for the device */
1892 static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
1893 {
1894 int size;
1895 char *path;
1896 void *ptr;
1897 char name[32];
1898 const VMStateDescription *vmsd;
1899
1900 if (!pdev->romfile)
1901 return 0;
1902 if (strlen(pdev->romfile) == 0)
1903 return 0;
1904
1905 if (!pdev->rom_bar) {
1906 /*
1907 * Load rom via fw_cfg instead of creating a rom bar,
1908 * for 0.11 compatibility.
1909 */
1910 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1911 if (class == 0x0300) {
1912 rom_add_vga(pdev->romfile);
1913 } else {
1914 rom_add_option(pdev->romfile, -1);
1915 }
1916 return 0;
1917 }
1918
1919 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
1920 if (path == NULL) {
1921 path = g_strdup(pdev->romfile);
1922 }
1923
1924 size = get_image_size(path);
1925 if (size < 0) {
1926 error_report("%s: failed to find romfile \"%s\"",
1927 __func__, pdev->romfile);
1928 g_free(path);
1929 return -1;
1930 } else if (size == 0) {
1931 error_report("%s: ignoring empty romfile \"%s\"",
1932 __func__, pdev->romfile);
1933 g_free(path);
1934 return -1;
1935 }
1936 if (size & (size - 1)) {
1937 size = 1 << qemu_fls(size);
1938 }
1939
1940 vmsd = qdev_get_vmsd(DEVICE(pdev));
1941
1942 if (vmsd) {
1943 snprintf(name, sizeof(name), "%s.rom", vmsd->name);
1944 } else {
1945 snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
1946 }
1947 pdev->has_rom = true;
1948 memory_region_init_ram(&pdev->rom, name, size);
1949 vmstate_register_ram(&pdev->rom, &pdev->qdev);
1950 ptr = memory_region_get_ram_ptr(&pdev->rom);
1951 load_image(path, ptr);
1952 g_free(path);
1953
1954 if (is_default_rom) {
1955 /* Only the default rom images will be patched (if needed). */
1956 pci_patch_ids(pdev, ptr, size);
1957 }
1958
1959 pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
1960
1961 return 0;
1962 }
1963
1964 static void pci_del_option_rom(PCIDevice *pdev)
1965 {
1966 if (!pdev->has_rom)
1967 return;
1968
1969 vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
1970 memory_region_destroy(&pdev->rom);
1971 pdev->has_rom = false;
1972 }
1973
1974 /*
1975 * if !offset
1976 * Reserve space and add capability to the linked list in pci config space
1977 *
1978 * if offset = 0,
1979 * Find and reserve space and add capability to the linked list
1980 * in pci config space */
1981 int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
1982 uint8_t offset, uint8_t size)
1983 {
1984 uint8_t *config;
1985 int i, overlapping_cap;
1986
1987 if (!offset) {
1988 offset = pci_find_space(pdev, size);
1989 if (!offset) {
1990 return -ENOSPC;
1991 }
1992 } else {
1993 /* Verify that capabilities don't overlap. Note: device assignment
1994 * depends on this check to verify that the device is not broken.
1995 * Should never trigger for emulated devices, but it's helpful
1996 * for debugging these. */
1997 for (i = offset; i < offset + size; i++) {
1998 overlapping_cap = pci_find_capability_at_offset(pdev, i);
1999 if (overlapping_cap) {
2000 fprintf(stderr, "ERROR: %04x:%02x:%02x.%x "
2001 "Attempt to add PCI capability %x at offset "
2002 "%x overlaps existing capability %x at offset %x\n",
2003 pci_find_domain(pdev->bus), pci_bus_num(pdev->bus),
2004 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2005 cap_id, offset, overlapping_cap, i);
2006 return -EINVAL;
2007 }
2008 }
2009 }
2010
2011 config = pdev->config + offset;
2012 config[PCI_CAP_LIST_ID] = cap_id;
2013 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2014 pdev->config[PCI_CAPABILITY_LIST] = offset;
2015 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2016 memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2017 /* Make capability read-only by default */
2018 memset(pdev->wmask + offset, 0, size);
2019 /* Check capability by default */
2020 memset(pdev->cmask + offset, 0xFF, size);
2021 return offset;
2022 }
2023
2024 /* Unlink capability from the pci config space. */
2025 void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2026 {
2027 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2028 if (!offset)
2029 return;
2030 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2031 /* Make capability writable again */
2032 memset(pdev->wmask + offset, 0xff, size);
2033 memset(pdev->w1cmask + offset, 0, size);
2034 /* Clear cmask as device-specific registers can't be checked */
2035 memset(pdev->cmask + offset, 0, size);
2036 memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2037
2038 if (!pdev->config[PCI_CAPABILITY_LIST])
2039 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2040 }
2041
2042 uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2043 {
2044 return pci_find_capability_list(pdev, cap_id, NULL);
2045 }
2046
2047 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2048 {
2049 PCIDevice *d = (PCIDevice *)dev;
2050 const pci_class_desc *desc;
2051 char ctxt[64];
2052 PCIIORegion *r;
2053 int i, class;
2054
2055 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2056 desc = pci_class_descriptions;
2057 while (desc->desc && class != desc->class)
2058 desc++;
2059 if (desc->desc) {
2060 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2061 } else {
2062 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2063 }
2064
2065 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2066 "pci id %04x:%04x (sub %04x:%04x)\n",
2067 indent, "", ctxt, pci_bus_num(d->bus),
2068 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2069 pci_get_word(d->config + PCI_VENDOR_ID),
2070 pci_get_word(d->config + PCI_DEVICE_ID),
2071 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2072 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2073 for (i = 0; i < PCI_NUM_REGIONS; i++) {
2074 r = &d->io_regions[i];
2075 if (!r->size)
2076 continue;
2077 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2078 " [0x%"FMT_PCIBUS"]\n",
2079 indent, "",
2080 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2081 r->addr, r->addr + r->size - 1);
2082 }
2083 }
2084
2085 static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2086 {
2087 PCIDevice *d = (PCIDevice *)dev;
2088 const char *name = NULL;
2089 const pci_class_desc *desc = pci_class_descriptions;
2090 int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2091
2092 while (desc->desc &&
2093 (class & ~desc->fw_ign_bits) !=
2094 (desc->class & ~desc->fw_ign_bits)) {
2095 desc++;
2096 }
2097
2098 if (desc->desc) {
2099 name = desc->fw_name;
2100 }
2101
2102 if (name) {
2103 pstrcpy(buf, len, name);
2104 } else {
2105 snprintf(buf, len, "pci%04x,%04x",
2106 pci_get_word(d->config + PCI_VENDOR_ID),
2107 pci_get_word(d->config + PCI_DEVICE_ID));
2108 }
2109
2110 return buf;
2111 }
2112
2113 static char *pcibus_get_fw_dev_path(DeviceState *dev)
2114 {
2115 PCIDevice *d = (PCIDevice *)dev;
2116 char path[50], name[33];
2117 int off;
2118
2119 off = snprintf(path, sizeof(path), "%s@%x",
2120 pci_dev_fw_name(dev, name, sizeof name),
2121 PCI_SLOT(d->devfn));
2122 if (PCI_FUNC(d->devfn))
2123 snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2124 return g_strdup(path);
2125 }
2126
2127 static char *pcibus_get_dev_path(DeviceState *dev)
2128 {
2129 PCIDevice *d = container_of(dev, PCIDevice, qdev);
2130 PCIDevice *t;
2131 int slot_depth;
2132 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2133 * 00 is added here to make this format compatible with
2134 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2135 * Slot.Function list specifies the slot and function numbers for all
2136 * devices on the path from root to the specific device. */
2137 char domain[] = "DDDD:00";
2138 char slot[] = ":SS.F";
2139 int domain_len = sizeof domain - 1 /* For '\0' */;
2140 int slot_len = sizeof slot - 1 /* For '\0' */;
2141 int path_len;
2142 char *path, *p;
2143 int s;
2144
2145 /* Calculate # of slots on path between device and root. */;
2146 slot_depth = 0;
2147 for (t = d; t; t = t->bus->parent_dev) {
2148 ++slot_depth;
2149 }
2150
2151 path_len = domain_len + slot_len * slot_depth;
2152
2153 /* Allocate memory, fill in the terminating null byte. */
2154 path = g_malloc(path_len + 1 /* For '\0' */);
2155 path[path_len] = '\0';
2156
2157 /* First field is the domain. */
2158 s = snprintf(domain, sizeof domain, "%04x:00", pci_find_domain(d->bus));
2159 assert(s == domain_len);
2160 memcpy(path, domain, domain_len);
2161
2162 /* Fill in slot numbers. We walk up from device to root, so need to print
2163 * them in the reverse order, last to first. */
2164 p = path + path_len;
2165 for (t = d; t; t = t->bus->parent_dev) {
2166 p -= slot_len;
2167 s = snprintf(slot, sizeof slot, ":%02x.%x",
2168 PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2169 assert(s == slot_len);
2170 memcpy(p, slot, slot_len);
2171 }
2172
2173 return path;
2174 }
2175
2176 static int pci_qdev_find_recursive(PCIBus *bus,
2177 const char *id, PCIDevice **pdev)
2178 {
2179 DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2180 if (!qdev) {
2181 return -ENODEV;
2182 }
2183
2184 /* roughly check if given qdev is pci device */
2185 if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2186 *pdev = PCI_DEVICE(qdev);
2187 return 0;
2188 }
2189 return -EINVAL;
2190 }
2191
2192 int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2193 {
2194 struct PCIHostBus *host;
2195 int rc = -ENODEV;
2196
2197 QLIST_FOREACH(host, &host_buses, next) {
2198 int tmp = pci_qdev_find_recursive(host->bus, id, pdev);
2199 if (!tmp) {
2200 rc = 0;
2201 break;
2202 }
2203 if (tmp != -ENODEV) {
2204 rc = tmp;
2205 }
2206 }
2207
2208 return rc;
2209 }
2210
2211 MemoryRegion *pci_address_space(PCIDevice *dev)
2212 {
2213 return dev->bus->address_space_mem;
2214 }
2215
2216 MemoryRegion *pci_address_space_io(PCIDevice *dev)
2217 {
2218 return dev->bus->address_space_io;
2219 }
2220
2221 static void pci_device_class_init(ObjectClass *klass, void *data)
2222 {
2223 DeviceClass *k = DEVICE_CLASS(klass);
2224 k->init = pci_qdev_init;
2225 k->unplug = pci_unplug_device;
2226 k->exit = pci_unregister_device;
2227 k->bus_type = TYPE_PCI_BUS;
2228 k->props = pci_props;
2229 }
2230
2231 void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
2232 {
2233 bus->iommu_fn = fn;
2234 bus->iommu_opaque = opaque;
2235 }
2236
2237 static const TypeInfo pci_device_type_info = {
2238 .name = TYPE_PCI_DEVICE,
2239 .parent = TYPE_DEVICE,
2240 .instance_size = sizeof(PCIDevice),
2241 .abstract = true,
2242 .class_size = sizeof(PCIDeviceClass),
2243 .class_init = pci_device_class_init,
2244 };
2245
2246 static void pci_register_types(void)
2247 {
2248 type_register_static(&pci_bus_info);
2249 type_register_static(&pcie_bus_info);
2250 type_register_static(&pci_device_type_info);
2251 }
2252
2253 type_init(pci_register_types)