]> git.proxmox.com Git - qemu.git/blob - hw/pci/pci.c
pci: Teach PCI Bridges about VGA routing
[qemu.git] / hw / pci / pci.c
1 /*
2 * QEMU PCI bus manager
3 *
4 * Copyright (c) 2004 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24 #include "hw/hw.h"
25 #include "hw/pci/pci.h"
26 #include "hw/pci/pci_bridge.h"
27 #include "hw/pci/pci_bus.h"
28 #include "monitor/monitor.h"
29 #include "net/net.h"
30 #include "sysemu/sysemu.h"
31 #include "hw/loader.h"
32 #include "qemu/range.h"
33 #include "qmp-commands.h"
34 #include "hw/pci/msi.h"
35 #include "hw/pci/msix.h"
36 #include "exec/address-spaces.h"
37
38 //#define DEBUG_PCI
39 #ifdef DEBUG_PCI
40 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
41 #else
42 # define PCI_DPRINTF(format, ...) do { } while (0)
43 #endif
44
45 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
46 static char *pcibus_get_dev_path(DeviceState *dev);
47 static char *pcibus_get_fw_dev_path(DeviceState *dev);
48 static int pcibus_reset(BusState *qbus);
49
50 static Property pci_props[] = {
51 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
52 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
53 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
54 DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
55 QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
56 DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
57 QEMU_PCI_CAP_SERR_BITNR, true),
58 DEFINE_PROP_END_OF_LIST()
59 };
60
61 static void pci_bus_class_init(ObjectClass *klass, void *data)
62 {
63 BusClass *k = BUS_CLASS(klass);
64
65 k->print_dev = pcibus_dev_print;
66 k->get_dev_path = pcibus_get_dev_path;
67 k->get_fw_dev_path = pcibus_get_fw_dev_path;
68 k->reset = pcibus_reset;
69 }
70
71 static const TypeInfo pci_bus_info = {
72 .name = TYPE_PCI_BUS,
73 .parent = TYPE_BUS,
74 .instance_size = sizeof(PCIBus),
75 .class_init = pci_bus_class_init,
76 };
77
78 static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
79 static void pci_update_mappings(PCIDevice *d);
80 static void pci_set_irq(void *opaque, int irq_num, int level);
81 static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
82 static void pci_del_option_rom(PCIDevice *pdev);
83
84 static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
85 static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
86
87 struct PCIHostBus {
88 int domain;
89 struct PCIBus *bus;
90 QLIST_ENTRY(PCIHostBus) next;
91 };
92 static QLIST_HEAD(, PCIHostBus) host_buses;
93
94 static const VMStateDescription vmstate_pcibus = {
95 .name = "PCIBUS",
96 .version_id = 1,
97 .minimum_version_id = 1,
98 .minimum_version_id_old = 1,
99 .fields = (VMStateField []) {
100 VMSTATE_INT32_EQUAL(nirq, PCIBus),
101 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
102 VMSTATE_END_OF_LIST()
103 }
104 };
105 static int pci_bar(PCIDevice *d, int reg)
106 {
107 uint8_t type;
108
109 if (reg != PCI_ROM_SLOT)
110 return PCI_BASE_ADDRESS_0 + reg * 4;
111
112 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
113 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
114 }
115
116 static inline int pci_irq_state(PCIDevice *d, int irq_num)
117 {
118 return (d->irq_state >> irq_num) & 0x1;
119 }
120
121 static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
122 {
123 d->irq_state &= ~(0x1 << irq_num);
124 d->irq_state |= level << irq_num;
125 }
126
127 static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
128 {
129 PCIBus *bus;
130 for (;;) {
131 bus = pci_dev->bus;
132 irq_num = bus->map_irq(pci_dev, irq_num);
133 if (bus->set_irq)
134 break;
135 pci_dev = bus->parent_dev;
136 }
137 bus->irq_count[irq_num] += change;
138 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
139 }
140
141 int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
142 {
143 assert(irq_num >= 0);
144 assert(irq_num < bus->nirq);
145 return !!bus->irq_count[irq_num];
146 }
147
148 /* Update interrupt status bit in config space on interrupt
149 * state change. */
150 static void pci_update_irq_status(PCIDevice *dev)
151 {
152 if (dev->irq_state) {
153 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
154 } else {
155 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
156 }
157 }
158
159 void pci_device_deassert_intx(PCIDevice *dev)
160 {
161 int i;
162 for (i = 0; i < PCI_NUM_PINS; ++i) {
163 qemu_set_irq(dev->irq[i], 0);
164 }
165 }
166
167 /*
168 * This function is called on #RST and FLR.
169 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
170 */
171 void pci_device_reset(PCIDevice *dev)
172 {
173 int r;
174
175 qdev_reset_all(&dev->qdev);
176
177 dev->irq_state = 0;
178 pci_update_irq_status(dev);
179 pci_device_deassert_intx(dev);
180 /* Clear all writable bits */
181 pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
182 pci_get_word(dev->wmask + PCI_COMMAND) |
183 pci_get_word(dev->w1cmask + PCI_COMMAND));
184 pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
185 pci_get_word(dev->wmask + PCI_STATUS) |
186 pci_get_word(dev->w1cmask + PCI_STATUS));
187 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
188 dev->config[PCI_INTERRUPT_LINE] = 0x0;
189 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
190 PCIIORegion *region = &dev->io_regions[r];
191 if (!region->size) {
192 continue;
193 }
194
195 if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
196 region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
197 pci_set_quad(dev->config + pci_bar(dev, r), region->type);
198 } else {
199 pci_set_long(dev->config + pci_bar(dev, r), region->type);
200 }
201 }
202 pci_update_mappings(dev);
203
204 msi_reset(dev);
205 msix_reset(dev);
206 }
207
208 /*
209 * Trigger pci bus reset under a given bus.
210 * To be called on RST# assert.
211 */
212 void pci_bus_reset(PCIBus *bus)
213 {
214 int i;
215
216 for (i = 0; i < bus->nirq; i++) {
217 bus->irq_count[i] = 0;
218 }
219 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
220 if (bus->devices[i]) {
221 pci_device_reset(bus->devices[i]);
222 }
223 }
224 }
225
226 static int pcibus_reset(BusState *qbus)
227 {
228 pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus));
229
230 /* topology traverse is done by pci_bus_reset().
231 Tell qbus/qdev walker not to traverse the tree */
232 return 1;
233 }
234
235 static void pci_host_bus_register(int domain, PCIBus *bus)
236 {
237 struct PCIHostBus *host;
238 host = g_malloc0(sizeof(*host));
239 host->domain = domain;
240 host->bus = bus;
241 QLIST_INSERT_HEAD(&host_buses, host, next);
242 }
243
244 PCIBus *pci_find_root_bus(int domain)
245 {
246 struct PCIHostBus *host;
247
248 QLIST_FOREACH(host, &host_buses, next) {
249 if (host->domain == domain) {
250 return host->bus;
251 }
252 }
253
254 return NULL;
255 }
256
257 int pci_find_domain(const PCIBus *bus)
258 {
259 PCIDevice *d;
260 struct PCIHostBus *host;
261
262 /* obtain root bus */
263 while ((d = bus->parent_dev) != NULL) {
264 bus = d->bus;
265 }
266
267 QLIST_FOREACH(host, &host_buses, next) {
268 if (host->bus == bus) {
269 return host->domain;
270 }
271 }
272
273 abort(); /* should not be reached */
274 return -1;
275 }
276
277 static void pci_bus_init(PCIBus *bus, DeviceState *parent,
278 const char *name,
279 MemoryRegion *address_space_mem,
280 MemoryRegion *address_space_io,
281 uint8_t devfn_min)
282 {
283 assert(PCI_FUNC(devfn_min) == 0);
284 bus->devfn_min = devfn_min;
285 bus->address_space_mem = address_space_mem;
286 bus->address_space_io = address_space_io;
287
288 /* host bridge */
289 QLIST_INIT(&bus->child);
290 pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */
291
292 vmstate_register(NULL, -1, &vmstate_pcibus, bus);
293 }
294
295 void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
296 const char *name,
297 MemoryRegion *address_space_mem,
298 MemoryRegion *address_space_io,
299 uint8_t devfn_min)
300 {
301 qbus_create_inplace(bus, TYPE_PCI_BUS, parent, name);
302 pci_bus_init(bus, parent, name, address_space_mem,
303 address_space_io, devfn_min);
304 }
305
306 PCIBus *pci_bus_new(DeviceState *parent, const char *name,
307 MemoryRegion *address_space_mem,
308 MemoryRegion *address_space_io,
309 uint8_t devfn_min)
310 {
311 PCIBus *bus;
312
313 bus = PCI_BUS(qbus_create(TYPE_PCI_BUS, parent, name));
314 pci_bus_init(bus, parent, name, address_space_mem,
315 address_space_io, devfn_min);
316 return bus;
317 }
318
319 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
320 void *irq_opaque, int nirq)
321 {
322 bus->set_irq = set_irq;
323 bus->map_irq = map_irq;
324 bus->irq_opaque = irq_opaque;
325 bus->nirq = nirq;
326 bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
327 }
328
329 void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
330 {
331 bus->qbus.allow_hotplug = 1;
332 bus->hotplug = hotplug;
333 bus->hotplug_qdev = qdev;
334 }
335
336 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
337 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
338 void *irq_opaque,
339 MemoryRegion *address_space_mem,
340 MemoryRegion *address_space_io,
341 uint8_t devfn_min, int nirq)
342 {
343 PCIBus *bus;
344
345 bus = pci_bus_new(parent, name, address_space_mem,
346 address_space_io, devfn_min);
347 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
348 return bus;
349 }
350
351 int pci_bus_num(PCIBus *s)
352 {
353 if (!s->parent_dev)
354 return 0; /* pci host bridge */
355 return s->parent_dev->config[PCI_SECONDARY_BUS];
356 }
357
358 static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
359 {
360 PCIDevice *s = container_of(pv, PCIDevice, config);
361 uint8_t *config;
362 int i;
363
364 assert(size == pci_config_size(s));
365 config = g_malloc(size);
366
367 qemu_get_buffer(f, config, size);
368 for (i = 0; i < size; ++i) {
369 if ((config[i] ^ s->config[i]) &
370 s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
371 g_free(config);
372 return -EINVAL;
373 }
374 }
375 memcpy(s->config, config, size);
376
377 pci_update_mappings(s);
378
379 memory_region_set_enabled(&s->bus_master_enable_region,
380 pci_get_word(s->config + PCI_COMMAND)
381 & PCI_COMMAND_MASTER);
382
383 g_free(config);
384 return 0;
385 }
386
387 /* just put buffer */
388 static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
389 {
390 const uint8_t **v = pv;
391 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
392 qemu_put_buffer(f, *v, size);
393 }
394
395 static VMStateInfo vmstate_info_pci_config = {
396 .name = "pci config",
397 .get = get_pci_config_device,
398 .put = put_pci_config_device,
399 };
400
401 static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
402 {
403 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
404 uint32_t irq_state[PCI_NUM_PINS];
405 int i;
406 for (i = 0; i < PCI_NUM_PINS; ++i) {
407 irq_state[i] = qemu_get_be32(f);
408 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
409 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
410 irq_state[i]);
411 return -EINVAL;
412 }
413 }
414
415 for (i = 0; i < PCI_NUM_PINS; ++i) {
416 pci_set_irq_state(s, i, irq_state[i]);
417 }
418
419 return 0;
420 }
421
422 static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
423 {
424 int i;
425 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
426
427 for (i = 0; i < PCI_NUM_PINS; ++i) {
428 qemu_put_be32(f, pci_irq_state(s, i));
429 }
430 }
431
432 static VMStateInfo vmstate_info_pci_irq_state = {
433 .name = "pci irq state",
434 .get = get_pci_irq_state,
435 .put = put_pci_irq_state,
436 };
437
438 const VMStateDescription vmstate_pci_device = {
439 .name = "PCIDevice",
440 .version_id = 2,
441 .minimum_version_id = 1,
442 .minimum_version_id_old = 1,
443 .fields = (VMStateField []) {
444 VMSTATE_INT32_LE(version_id, PCIDevice),
445 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
446 vmstate_info_pci_config,
447 PCI_CONFIG_SPACE_SIZE),
448 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
449 vmstate_info_pci_irq_state,
450 PCI_NUM_PINS * sizeof(int32_t)),
451 VMSTATE_END_OF_LIST()
452 }
453 };
454
455 const VMStateDescription vmstate_pcie_device = {
456 .name = "PCIEDevice",
457 .version_id = 2,
458 .minimum_version_id = 1,
459 .minimum_version_id_old = 1,
460 .fields = (VMStateField []) {
461 VMSTATE_INT32_LE(version_id, PCIDevice),
462 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
463 vmstate_info_pci_config,
464 PCIE_CONFIG_SPACE_SIZE),
465 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
466 vmstate_info_pci_irq_state,
467 PCI_NUM_PINS * sizeof(int32_t)),
468 VMSTATE_END_OF_LIST()
469 }
470 };
471
472 static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
473 {
474 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
475 }
476
477 void pci_device_save(PCIDevice *s, QEMUFile *f)
478 {
479 /* Clear interrupt status bit: it is implicit
480 * in irq_state which we are saving.
481 * This makes us compatible with old devices
482 * which never set or clear this bit. */
483 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
484 vmstate_save_state(f, pci_get_vmstate(s), s);
485 /* Restore the interrupt status bit. */
486 pci_update_irq_status(s);
487 }
488
489 int pci_device_load(PCIDevice *s, QEMUFile *f)
490 {
491 int ret;
492 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
493 /* Restore the interrupt status bit. */
494 pci_update_irq_status(s);
495 return ret;
496 }
497
498 static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
499 {
500 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
501 pci_default_sub_vendor_id);
502 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
503 pci_default_sub_device_id);
504 }
505
506 /*
507 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
508 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
509 */
510 static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
511 unsigned int *slotp, unsigned int *funcp)
512 {
513 const char *p;
514 char *e;
515 unsigned long val;
516 unsigned long dom = 0, bus = 0;
517 unsigned int slot = 0;
518 unsigned int func = 0;
519
520 p = addr;
521 val = strtoul(p, &e, 16);
522 if (e == p)
523 return -1;
524 if (*e == ':') {
525 bus = val;
526 p = e + 1;
527 val = strtoul(p, &e, 16);
528 if (e == p)
529 return -1;
530 if (*e == ':') {
531 dom = bus;
532 bus = val;
533 p = e + 1;
534 val = strtoul(p, &e, 16);
535 if (e == p)
536 return -1;
537 }
538 }
539
540 slot = val;
541
542 if (funcp != NULL) {
543 if (*e != '.')
544 return -1;
545
546 p = e + 1;
547 val = strtoul(p, &e, 16);
548 if (e == p)
549 return -1;
550
551 func = val;
552 }
553
554 /* if funcp == NULL func is 0 */
555 if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
556 return -1;
557
558 if (*e)
559 return -1;
560
561 *domp = dom;
562 *busp = bus;
563 *slotp = slot;
564 if (funcp != NULL)
565 *funcp = func;
566 return 0;
567 }
568
569 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
570 unsigned *slotp)
571 {
572 /* strip legacy tag */
573 if (!strncmp(addr, "pci_addr=", 9)) {
574 addr += 9;
575 }
576 if (pci_parse_devaddr(addr, domp, busp, slotp, NULL)) {
577 monitor_printf(mon, "Invalid pci address\n");
578 return -1;
579 }
580 return 0;
581 }
582
583 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
584 {
585 int dom, bus;
586 unsigned slot;
587
588 if (!devaddr) {
589 *devfnp = -1;
590 return pci_find_bus_nr(pci_find_root_bus(0), 0);
591 }
592
593 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
594 return NULL;
595 }
596
597 *devfnp = PCI_DEVFN(slot, 0);
598 return pci_find_bus_nr(pci_find_root_bus(dom), bus);
599 }
600
601 static void pci_init_cmask(PCIDevice *dev)
602 {
603 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
604 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
605 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
606 dev->cmask[PCI_REVISION_ID] = 0xff;
607 dev->cmask[PCI_CLASS_PROG] = 0xff;
608 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
609 dev->cmask[PCI_HEADER_TYPE] = 0xff;
610 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
611 }
612
613 static void pci_init_wmask(PCIDevice *dev)
614 {
615 int config_size = pci_config_size(dev);
616
617 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
618 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
619 pci_set_word(dev->wmask + PCI_COMMAND,
620 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
621 PCI_COMMAND_INTX_DISABLE);
622 if (dev->cap_present & QEMU_PCI_CAP_SERR) {
623 pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
624 }
625
626 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
627 config_size - PCI_CONFIG_HEADER_SIZE);
628 }
629
630 static void pci_init_w1cmask(PCIDevice *dev)
631 {
632 /*
633 * Note: It's okay to set w1cmask even for readonly bits as
634 * long as their value is hardwired to 0.
635 */
636 pci_set_word(dev->w1cmask + PCI_STATUS,
637 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
638 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
639 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
640 }
641
642 static void pci_init_mask_bridge(PCIDevice *d)
643 {
644 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
645 PCI_SEC_LETENCY_TIMER */
646 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
647
648 /* base and limit */
649 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
650 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
651 pci_set_word(d->wmask + PCI_MEMORY_BASE,
652 PCI_MEMORY_RANGE_MASK & 0xffff);
653 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
654 PCI_MEMORY_RANGE_MASK & 0xffff);
655 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
656 PCI_PREF_RANGE_MASK & 0xffff);
657 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
658 PCI_PREF_RANGE_MASK & 0xffff);
659
660 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
661 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
662
663 /* Supported memory and i/o types */
664 d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
665 d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
666 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
667 PCI_PREF_RANGE_TYPE_64);
668 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
669 PCI_PREF_RANGE_TYPE_64);
670
671 /* TODO: add this define to pci_regs.h in linux and then in qemu. */
672 #define PCI_BRIDGE_CTL_VGA_16BIT 0x10 /* VGA 16-bit decode */
673 #define PCI_BRIDGE_CTL_DISCARD 0x100 /* Primary discard timer */
674 #define PCI_BRIDGE_CTL_SEC_DISCARD 0x200 /* Secondary discard timer */
675 #define PCI_BRIDGE_CTL_DISCARD_STATUS 0x400 /* Discard timer status */
676 #define PCI_BRIDGE_CTL_DISCARD_SERR 0x800 /* Discard timer SERR# enable */
677 /*
678 * TODO: Bridges default to 10-bit VGA decoding but we currently only
679 * implement 16-bit decoding (no alias support).
680 */
681 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
682 PCI_BRIDGE_CTL_PARITY |
683 PCI_BRIDGE_CTL_SERR |
684 PCI_BRIDGE_CTL_ISA |
685 PCI_BRIDGE_CTL_VGA |
686 PCI_BRIDGE_CTL_VGA_16BIT |
687 PCI_BRIDGE_CTL_MASTER_ABORT |
688 PCI_BRIDGE_CTL_BUS_RESET |
689 PCI_BRIDGE_CTL_FAST_BACK |
690 PCI_BRIDGE_CTL_DISCARD |
691 PCI_BRIDGE_CTL_SEC_DISCARD |
692 PCI_BRIDGE_CTL_DISCARD_SERR);
693 /* Below does not do anything as we never set this bit, put here for
694 * completeness. */
695 pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
696 PCI_BRIDGE_CTL_DISCARD_STATUS);
697 d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
698 d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
699 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
700 PCI_PREF_RANGE_TYPE_MASK);
701 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
702 PCI_PREF_RANGE_TYPE_MASK);
703 }
704
705 static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
706 {
707 uint8_t slot = PCI_SLOT(dev->devfn);
708 uint8_t func;
709
710 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
711 dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
712 }
713
714 /*
715 * multifunction bit is interpreted in two ways as follows.
716 * - all functions must set the bit to 1.
717 * Example: Intel X53
718 * - function 0 must set the bit, but the rest function (> 0)
719 * is allowed to leave the bit to 0.
720 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
721 *
722 * So OS (at least Linux) checks the bit of only function 0,
723 * and doesn't see the bit of function > 0.
724 *
725 * The below check allows both interpretation.
726 */
727 if (PCI_FUNC(dev->devfn)) {
728 PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
729 if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
730 /* function 0 should set multifunction bit */
731 error_report("PCI: single function device can't be populated "
732 "in function %x.%x", slot, PCI_FUNC(dev->devfn));
733 return -1;
734 }
735 return 0;
736 }
737
738 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
739 return 0;
740 }
741 /* function 0 indicates single function, so function > 0 must be NULL */
742 for (func = 1; func < PCI_FUNC_MAX; ++func) {
743 if (bus->devices[PCI_DEVFN(slot, func)]) {
744 error_report("PCI: %x.0 indicates single function, "
745 "but %x.%x is already populated.",
746 slot, slot, func);
747 return -1;
748 }
749 }
750 return 0;
751 }
752
753 static void pci_config_alloc(PCIDevice *pci_dev)
754 {
755 int config_size = pci_config_size(pci_dev);
756
757 pci_dev->config = g_malloc0(config_size);
758 pci_dev->cmask = g_malloc0(config_size);
759 pci_dev->wmask = g_malloc0(config_size);
760 pci_dev->w1cmask = g_malloc0(config_size);
761 pci_dev->used = g_malloc0(config_size);
762 }
763
764 static void pci_config_free(PCIDevice *pci_dev)
765 {
766 g_free(pci_dev->config);
767 g_free(pci_dev->cmask);
768 g_free(pci_dev->wmask);
769 g_free(pci_dev->w1cmask);
770 g_free(pci_dev->used);
771 }
772
773 /* -1 for devfn means auto assign */
774 static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
775 const char *name, int devfn)
776 {
777 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
778 PCIConfigReadFunc *config_read = pc->config_read;
779 PCIConfigWriteFunc *config_write = pc->config_write;
780
781 if (devfn < 0) {
782 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
783 devfn += PCI_FUNC_MAX) {
784 if (!bus->devices[devfn])
785 goto found;
786 }
787 error_report("PCI: no slot/function available for %s, all in use", name);
788 return NULL;
789 found: ;
790 } else if (bus->devices[devfn]) {
791 error_report("PCI: slot %d function %d not available for %s, in use by %s",
792 PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
793 return NULL;
794 }
795 pci_dev->bus = bus;
796 if (bus->dma_context_fn) {
797 pci_dev->dma = bus->dma_context_fn(bus, bus->dma_context_opaque, devfn);
798 } else {
799 /* FIXME: Make dma_context_fn use MemoryRegions instead, so this path is
800 * taken unconditionally */
801 /* FIXME: inherit memory region from bus creator */
802 memory_region_init_alias(&pci_dev->bus_master_enable_region, "bus master",
803 get_system_memory(), 0,
804 memory_region_size(get_system_memory()));
805 memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
806 address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region);
807 pci_dev->dma = g_new(DMAContext, 1);
808 dma_context_init(pci_dev->dma, &pci_dev->bus_master_as, NULL, NULL, NULL);
809 }
810 pci_dev->devfn = devfn;
811 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
812 pci_dev->irq_state = 0;
813 pci_config_alloc(pci_dev);
814
815 pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
816 pci_config_set_device_id(pci_dev->config, pc->device_id);
817 pci_config_set_revision(pci_dev->config, pc->revision);
818 pci_config_set_class(pci_dev->config, pc->class_id);
819
820 if (!pc->is_bridge) {
821 if (pc->subsystem_vendor_id || pc->subsystem_id) {
822 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
823 pc->subsystem_vendor_id);
824 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
825 pc->subsystem_id);
826 } else {
827 pci_set_default_subsystem_id(pci_dev);
828 }
829 } else {
830 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
831 assert(!pc->subsystem_vendor_id);
832 assert(!pc->subsystem_id);
833 }
834 pci_init_cmask(pci_dev);
835 pci_init_wmask(pci_dev);
836 pci_init_w1cmask(pci_dev);
837 if (pc->is_bridge) {
838 pci_init_mask_bridge(pci_dev);
839 }
840 if (pci_init_multifunction(bus, pci_dev)) {
841 pci_config_free(pci_dev);
842 return NULL;
843 }
844
845 if (!config_read)
846 config_read = pci_default_read_config;
847 if (!config_write)
848 config_write = pci_default_write_config;
849 pci_dev->config_read = config_read;
850 pci_dev->config_write = config_write;
851 bus->devices[devfn] = pci_dev;
852 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
853 pci_dev->version_id = 2; /* Current pci device vmstate version */
854 return pci_dev;
855 }
856
857 static void do_pci_unregister_device(PCIDevice *pci_dev)
858 {
859 qemu_free_irqs(pci_dev->irq);
860 pci_dev->bus->devices[pci_dev->devfn] = NULL;
861 pci_config_free(pci_dev);
862
863 if (!pci_dev->bus->dma_context_fn) {
864 address_space_destroy(&pci_dev->bus_master_as);
865 memory_region_destroy(&pci_dev->bus_master_enable_region);
866 g_free(pci_dev->dma);
867 pci_dev->dma = NULL;
868 }
869 }
870
871 static void pci_unregister_io_regions(PCIDevice *pci_dev)
872 {
873 PCIIORegion *r;
874 int i;
875
876 for(i = 0; i < PCI_NUM_REGIONS; i++) {
877 r = &pci_dev->io_regions[i];
878 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
879 continue;
880 memory_region_del_subregion(r->address_space, r->memory);
881 }
882
883 pci_unregister_vga(pci_dev);
884 }
885
886 static int pci_unregister_device(DeviceState *dev)
887 {
888 PCIDevice *pci_dev = PCI_DEVICE(dev);
889 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
890
891 pci_unregister_io_regions(pci_dev);
892 pci_del_option_rom(pci_dev);
893
894 if (pc->exit) {
895 pc->exit(pci_dev);
896 }
897
898 do_pci_unregister_device(pci_dev);
899 return 0;
900 }
901
902 void pci_register_bar(PCIDevice *pci_dev, int region_num,
903 uint8_t type, MemoryRegion *memory)
904 {
905 PCIIORegion *r;
906 uint32_t addr;
907 uint64_t wmask;
908 pcibus_t size = memory_region_size(memory);
909
910 assert(region_num >= 0);
911 assert(region_num < PCI_NUM_REGIONS);
912 if (size & (size-1)) {
913 fprintf(stderr, "ERROR: PCI region size must be pow2 "
914 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
915 exit(1);
916 }
917
918 r = &pci_dev->io_regions[region_num];
919 r->addr = PCI_BAR_UNMAPPED;
920 r->size = size;
921 r->type = type;
922 r->memory = NULL;
923
924 wmask = ~(size - 1);
925 addr = pci_bar(pci_dev, region_num);
926 if (region_num == PCI_ROM_SLOT) {
927 /* ROM enable bit is writable */
928 wmask |= PCI_ROM_ADDRESS_ENABLE;
929 }
930 pci_set_long(pci_dev->config + addr, type);
931 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
932 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
933 pci_set_quad(pci_dev->wmask + addr, wmask);
934 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
935 } else {
936 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
937 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
938 }
939 pci_dev->io_regions[region_num].memory = memory;
940 pci_dev->io_regions[region_num].address_space
941 = type & PCI_BASE_ADDRESS_SPACE_IO
942 ? pci_dev->bus->address_space_io
943 : pci_dev->bus->address_space_mem;
944 }
945
946 static void pci_update_vga(PCIDevice *pci_dev)
947 {
948 uint16_t cmd;
949
950 if (!pci_dev->has_vga) {
951 return;
952 }
953
954 cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
955
956 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
957 cmd & PCI_COMMAND_MEMORY);
958 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
959 cmd & PCI_COMMAND_IO);
960 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
961 cmd & PCI_COMMAND_IO);
962 }
963
964 void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
965 MemoryRegion *io_lo, MemoryRegion *io_hi)
966 {
967 assert(!pci_dev->has_vga);
968
969 assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
970 pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
971 memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem,
972 QEMU_PCI_VGA_MEM_BASE, mem, 1);
973
974 assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
975 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
976 memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
977 QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
978
979 assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
980 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
981 memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
982 QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
983 pci_dev->has_vga = true;
984
985 pci_update_vga(pci_dev);
986 }
987
988 void pci_unregister_vga(PCIDevice *pci_dev)
989 {
990 if (!pci_dev->has_vga) {
991 return;
992 }
993
994 memory_region_del_subregion(pci_dev->bus->address_space_mem,
995 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
996 memory_region_del_subregion(pci_dev->bus->address_space_io,
997 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
998 memory_region_del_subregion(pci_dev->bus->address_space_io,
999 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1000 pci_dev->has_vga = false;
1001 }
1002
1003 pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1004 {
1005 return pci_dev->io_regions[region_num].addr;
1006 }
1007
1008 static pcibus_t pci_bar_address(PCIDevice *d,
1009 int reg, uint8_t type, pcibus_t size)
1010 {
1011 pcibus_t new_addr, last_addr;
1012 int bar = pci_bar(d, reg);
1013 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1014
1015 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1016 if (!(cmd & PCI_COMMAND_IO)) {
1017 return PCI_BAR_UNMAPPED;
1018 }
1019 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1020 last_addr = new_addr + size - 1;
1021 /* NOTE: we have only 64K ioports on PC */
1022 if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
1023 return PCI_BAR_UNMAPPED;
1024 }
1025 return new_addr;
1026 }
1027
1028 if (!(cmd & PCI_COMMAND_MEMORY)) {
1029 return PCI_BAR_UNMAPPED;
1030 }
1031 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1032 new_addr = pci_get_quad(d->config + bar);
1033 } else {
1034 new_addr = pci_get_long(d->config + bar);
1035 }
1036 /* the ROM slot has a specific enable bit */
1037 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1038 return PCI_BAR_UNMAPPED;
1039 }
1040 new_addr &= ~(size - 1);
1041 last_addr = new_addr + size - 1;
1042 /* NOTE: we do not support wrapping */
1043 /* XXX: as we cannot support really dynamic
1044 mappings, we handle specific values as invalid
1045 mappings. */
1046 if (last_addr <= new_addr || new_addr == 0 ||
1047 last_addr == PCI_BAR_UNMAPPED) {
1048 return PCI_BAR_UNMAPPED;
1049 }
1050
1051 /* Now pcibus_t is 64bit.
1052 * Check if 32 bit BAR wraps around explicitly.
1053 * Without this, PC ide doesn't work well.
1054 * TODO: remove this work around.
1055 */
1056 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1057 return PCI_BAR_UNMAPPED;
1058 }
1059
1060 /*
1061 * OS is allowed to set BAR beyond its addressable
1062 * bits. For example, 32 bit OS can set 64bit bar
1063 * to >4G. Check it. TODO: we might need to support
1064 * it in the future for e.g. PAE.
1065 */
1066 if (last_addr >= HWADDR_MAX) {
1067 return PCI_BAR_UNMAPPED;
1068 }
1069
1070 return new_addr;
1071 }
1072
1073 static void pci_update_mappings(PCIDevice *d)
1074 {
1075 PCIIORegion *r;
1076 int i;
1077 pcibus_t new_addr;
1078
1079 for(i = 0; i < PCI_NUM_REGIONS; i++) {
1080 r = &d->io_regions[i];
1081
1082 /* this region isn't registered */
1083 if (!r->size)
1084 continue;
1085
1086 new_addr = pci_bar_address(d, i, r->type, r->size);
1087
1088 /* This bar isn't changed */
1089 if (new_addr == r->addr)
1090 continue;
1091
1092 /* now do the real mapping */
1093 if (r->addr != PCI_BAR_UNMAPPED) {
1094 memory_region_del_subregion(r->address_space, r->memory);
1095 }
1096 r->addr = new_addr;
1097 if (r->addr != PCI_BAR_UNMAPPED) {
1098 memory_region_add_subregion_overlap(r->address_space,
1099 r->addr, r->memory, 1);
1100 }
1101 }
1102
1103 pci_update_vga(d);
1104 }
1105
1106 static inline int pci_irq_disabled(PCIDevice *d)
1107 {
1108 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1109 }
1110
1111 /* Called after interrupt disabled field update in config space,
1112 * assert/deassert interrupts if necessary.
1113 * Gets original interrupt disable bit value (before update). */
1114 static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1115 {
1116 int i, disabled = pci_irq_disabled(d);
1117 if (disabled == was_irq_disabled)
1118 return;
1119 for (i = 0; i < PCI_NUM_PINS; ++i) {
1120 int state = pci_irq_state(d, i);
1121 pci_change_irq_level(d, i, disabled ? -state : state);
1122 }
1123 }
1124
1125 uint32_t pci_default_read_config(PCIDevice *d,
1126 uint32_t address, int len)
1127 {
1128 uint32_t val = 0;
1129
1130 memcpy(&val, d->config + address, len);
1131 return le32_to_cpu(val);
1132 }
1133
1134 void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
1135 {
1136 int i, was_irq_disabled = pci_irq_disabled(d);
1137
1138 for (i = 0; i < l; val >>= 8, ++i) {
1139 uint8_t wmask = d->wmask[addr + i];
1140 uint8_t w1cmask = d->w1cmask[addr + i];
1141 assert(!(wmask & w1cmask));
1142 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1143 d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1144 }
1145 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1146 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1147 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1148 range_covers_byte(addr, l, PCI_COMMAND))
1149 pci_update_mappings(d);
1150
1151 if (range_covers_byte(addr, l, PCI_COMMAND)) {
1152 pci_update_irq_disabled(d, was_irq_disabled);
1153 memory_region_set_enabled(&d->bus_master_enable_region,
1154 pci_get_word(d->config + PCI_COMMAND)
1155 & PCI_COMMAND_MASTER);
1156 }
1157
1158 msi_write_config(d, addr, val, l);
1159 msix_write_config(d, addr, val, l);
1160 }
1161
1162 /***********************************************************/
1163 /* generic PCI irq support */
1164
1165 /* 0 <= irq_num <= 3. level must be 0 or 1 */
1166 static void pci_set_irq(void *opaque, int irq_num, int level)
1167 {
1168 PCIDevice *pci_dev = opaque;
1169 int change;
1170
1171 change = level - pci_irq_state(pci_dev, irq_num);
1172 if (!change)
1173 return;
1174
1175 pci_set_irq_state(pci_dev, irq_num, level);
1176 pci_update_irq_status(pci_dev);
1177 if (pci_irq_disabled(pci_dev))
1178 return;
1179 pci_change_irq_level(pci_dev, irq_num, change);
1180 }
1181
1182 /* Special hooks used by device assignment */
1183 void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1184 {
1185 assert(!bus->parent_dev);
1186 bus->route_intx_to_irq = route_intx_to_irq;
1187 }
1188
1189 PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1190 {
1191 PCIBus *bus;
1192
1193 do {
1194 bus = dev->bus;
1195 pin = bus->map_irq(dev, pin);
1196 dev = bus->parent_dev;
1197 } while (dev);
1198
1199 if (!bus->route_intx_to_irq) {
1200 error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1201 object_get_typename(OBJECT(bus->qbus.parent)));
1202 return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1203 }
1204
1205 return bus->route_intx_to_irq(bus->irq_opaque, pin);
1206 }
1207
1208 bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1209 {
1210 return old->mode != new->mode || old->irq != new->irq;
1211 }
1212
1213 void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1214 {
1215 PCIDevice *dev;
1216 PCIBus *sec;
1217 int i;
1218
1219 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1220 dev = bus->devices[i];
1221 if (dev && dev->intx_routing_notifier) {
1222 dev->intx_routing_notifier(dev);
1223 }
1224 QLIST_FOREACH(sec, &bus->child, sibling) {
1225 pci_bus_fire_intx_routing_notifier(sec);
1226 }
1227 }
1228 }
1229
1230 void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1231 PCIINTxRoutingNotifier notifier)
1232 {
1233 dev->intx_routing_notifier = notifier;
1234 }
1235
1236 /*
1237 * PCI-to-PCI bridge specification
1238 * 9.1: Interrupt routing. Table 9-1
1239 *
1240 * the PCI Express Base Specification, Revision 2.1
1241 * 2.2.8.1: INTx interrutp signaling - Rules
1242 * the Implementation Note
1243 * Table 2-20
1244 */
1245 /*
1246 * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1247 * 0-origin unlike PCI interrupt pin register.
1248 */
1249 int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1250 {
1251 return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS;
1252 }
1253
1254 /***********************************************************/
1255 /* monitor info on PCI */
1256
1257 typedef struct {
1258 uint16_t class;
1259 const char *desc;
1260 const char *fw_name;
1261 uint16_t fw_ign_bits;
1262 } pci_class_desc;
1263
1264 static const pci_class_desc pci_class_descriptions[] =
1265 {
1266 { 0x0001, "VGA controller", "display"},
1267 { 0x0100, "SCSI controller", "scsi"},
1268 { 0x0101, "IDE controller", "ide"},
1269 { 0x0102, "Floppy controller", "fdc"},
1270 { 0x0103, "IPI controller", "ipi"},
1271 { 0x0104, "RAID controller", "raid"},
1272 { 0x0106, "SATA controller"},
1273 { 0x0107, "SAS controller"},
1274 { 0x0180, "Storage controller"},
1275 { 0x0200, "Ethernet controller", "ethernet"},
1276 { 0x0201, "Token Ring controller", "token-ring"},
1277 { 0x0202, "FDDI controller", "fddi"},
1278 { 0x0203, "ATM controller", "atm"},
1279 { 0x0280, "Network controller"},
1280 { 0x0300, "VGA controller", "display", 0x00ff},
1281 { 0x0301, "XGA controller"},
1282 { 0x0302, "3D controller"},
1283 { 0x0380, "Display controller"},
1284 { 0x0400, "Video controller", "video"},
1285 { 0x0401, "Audio controller", "sound"},
1286 { 0x0402, "Phone"},
1287 { 0x0403, "Audio controller", "sound"},
1288 { 0x0480, "Multimedia controller"},
1289 { 0x0500, "RAM controller", "memory"},
1290 { 0x0501, "Flash controller", "flash"},
1291 { 0x0580, "Memory controller"},
1292 { 0x0600, "Host bridge", "host"},
1293 { 0x0601, "ISA bridge", "isa"},
1294 { 0x0602, "EISA bridge", "eisa"},
1295 { 0x0603, "MC bridge", "mca"},
1296 { 0x0604, "PCI bridge", "pci"},
1297 { 0x0605, "PCMCIA bridge", "pcmcia"},
1298 { 0x0606, "NUBUS bridge", "nubus"},
1299 { 0x0607, "CARDBUS bridge", "cardbus"},
1300 { 0x0608, "RACEWAY bridge"},
1301 { 0x0680, "Bridge"},
1302 { 0x0700, "Serial port", "serial"},
1303 { 0x0701, "Parallel port", "parallel"},
1304 { 0x0800, "Interrupt controller", "interrupt-controller"},
1305 { 0x0801, "DMA controller", "dma-controller"},
1306 { 0x0802, "Timer", "timer"},
1307 { 0x0803, "RTC", "rtc"},
1308 { 0x0900, "Keyboard", "keyboard"},
1309 { 0x0901, "Pen", "pen"},
1310 { 0x0902, "Mouse", "mouse"},
1311 { 0x0A00, "Dock station", "dock", 0x00ff},
1312 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1313 { 0x0c00, "Fireware contorller", "fireware"},
1314 { 0x0c01, "Access bus controller", "access-bus"},
1315 { 0x0c02, "SSA controller", "ssa"},
1316 { 0x0c03, "USB controller", "usb"},
1317 { 0x0c04, "Fibre channel controller", "fibre-channel"},
1318 { 0x0c05, "SMBus"},
1319 { 0, NULL}
1320 };
1321
1322 static void pci_for_each_device_under_bus(PCIBus *bus,
1323 void (*fn)(PCIBus *b, PCIDevice *d,
1324 void *opaque),
1325 void *opaque)
1326 {
1327 PCIDevice *d;
1328 int devfn;
1329
1330 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1331 d = bus->devices[devfn];
1332 if (d) {
1333 fn(bus, d, opaque);
1334 }
1335 }
1336 }
1337
1338 void pci_for_each_device(PCIBus *bus, int bus_num,
1339 void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1340 void *opaque)
1341 {
1342 bus = pci_find_bus_nr(bus, bus_num);
1343
1344 if (bus) {
1345 pci_for_each_device_under_bus(bus, fn, opaque);
1346 }
1347 }
1348
1349 static const pci_class_desc *get_class_desc(int class)
1350 {
1351 const pci_class_desc *desc;
1352
1353 desc = pci_class_descriptions;
1354 while (desc->desc && class != desc->class) {
1355 desc++;
1356 }
1357
1358 return desc;
1359 }
1360
1361 static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1362
1363 static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1364 {
1365 PciMemoryRegionList *head = NULL, *cur_item = NULL;
1366 int i;
1367
1368 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1369 const PCIIORegion *r = &dev->io_regions[i];
1370 PciMemoryRegionList *region;
1371
1372 if (!r->size) {
1373 continue;
1374 }
1375
1376 region = g_malloc0(sizeof(*region));
1377 region->value = g_malloc0(sizeof(*region->value));
1378
1379 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1380 region->value->type = g_strdup("io");
1381 } else {
1382 region->value->type = g_strdup("memory");
1383 region->value->has_prefetch = true;
1384 region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1385 region->value->has_mem_type_64 = true;
1386 region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1387 }
1388
1389 region->value->bar = i;
1390 region->value->address = r->addr;
1391 region->value->size = r->size;
1392
1393 /* XXX: waiting for the qapi to support GSList */
1394 if (!cur_item) {
1395 head = cur_item = region;
1396 } else {
1397 cur_item->next = region;
1398 cur_item = region;
1399 }
1400 }
1401
1402 return head;
1403 }
1404
1405 static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1406 int bus_num)
1407 {
1408 PciBridgeInfo *info;
1409
1410 info = g_malloc0(sizeof(*info));
1411
1412 info->bus.number = dev->config[PCI_PRIMARY_BUS];
1413 info->bus.secondary = dev->config[PCI_SECONDARY_BUS];
1414 info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS];
1415
1416 info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range));
1417 info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
1418 info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1419
1420 info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range));
1421 info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1422 info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1423
1424 info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range));
1425 info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1426 info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1427
1428 if (dev->config[PCI_SECONDARY_BUS] != 0) {
1429 PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
1430 if (child_bus) {
1431 info->has_devices = true;
1432 info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1433 }
1434 }
1435
1436 return info;
1437 }
1438
1439 static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1440 int bus_num)
1441 {
1442 const pci_class_desc *desc;
1443 PciDeviceInfo *info;
1444 uint8_t type;
1445 int class;
1446
1447 info = g_malloc0(sizeof(*info));
1448 info->bus = bus_num;
1449 info->slot = PCI_SLOT(dev->devfn);
1450 info->function = PCI_FUNC(dev->devfn);
1451
1452 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1453 info->class_info.class = class;
1454 desc = get_class_desc(class);
1455 if (desc->desc) {
1456 info->class_info.has_desc = true;
1457 info->class_info.desc = g_strdup(desc->desc);
1458 }
1459
1460 info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
1461 info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID);
1462 info->regions = qmp_query_pci_regions(dev);
1463 info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1464
1465 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1466 info->has_irq = true;
1467 info->irq = dev->config[PCI_INTERRUPT_LINE];
1468 }
1469
1470 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1471 if (type == PCI_HEADER_TYPE_BRIDGE) {
1472 info->has_pci_bridge = true;
1473 info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
1474 }
1475
1476 return info;
1477 }
1478
1479 static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1480 {
1481 PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
1482 PCIDevice *dev;
1483 int devfn;
1484
1485 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1486 dev = bus->devices[devfn];
1487 if (dev) {
1488 info = g_malloc0(sizeof(*info));
1489 info->value = qmp_query_pci_device(dev, bus, bus_num);
1490
1491 /* XXX: waiting for the qapi to support GSList */
1492 if (!cur_item) {
1493 head = cur_item = info;
1494 } else {
1495 cur_item->next = info;
1496 cur_item = info;
1497 }
1498 }
1499 }
1500
1501 return head;
1502 }
1503
1504 static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1505 {
1506 PciInfo *info = NULL;
1507
1508 bus = pci_find_bus_nr(bus, bus_num);
1509 if (bus) {
1510 info = g_malloc0(sizeof(*info));
1511 info->bus = bus_num;
1512 info->devices = qmp_query_pci_devices(bus, bus_num);
1513 }
1514
1515 return info;
1516 }
1517
1518 PciInfoList *qmp_query_pci(Error **errp)
1519 {
1520 PciInfoList *info, *head = NULL, *cur_item = NULL;
1521 struct PCIHostBus *host;
1522
1523 QLIST_FOREACH(host, &host_buses, next) {
1524 info = g_malloc0(sizeof(*info));
1525 info->value = qmp_query_pci_bus(host->bus, 0);
1526
1527 /* XXX: waiting for the qapi to support GSList */
1528 if (!cur_item) {
1529 head = cur_item = info;
1530 } else {
1531 cur_item->next = info;
1532 cur_item = info;
1533 }
1534 }
1535
1536 return head;
1537 }
1538
1539 static const char * const pci_nic_models[] = {
1540 "ne2k_pci",
1541 "i82551",
1542 "i82557b",
1543 "i82559er",
1544 "rtl8139",
1545 "e1000",
1546 "pcnet",
1547 "virtio",
1548 NULL
1549 };
1550
1551 static const char * const pci_nic_names[] = {
1552 "ne2k_pci",
1553 "i82551",
1554 "i82557b",
1555 "i82559er",
1556 "rtl8139",
1557 "e1000",
1558 "pcnet",
1559 "virtio-net-pci",
1560 NULL
1561 };
1562
1563 /* Initialize a PCI NIC. */
1564 /* FIXME callers should check for failure, but don't */
1565 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
1566 const char *default_devaddr)
1567 {
1568 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1569 PCIBus *bus;
1570 int devfn;
1571 PCIDevice *pci_dev;
1572 DeviceState *dev;
1573 int i;
1574
1575 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1576 if (i < 0)
1577 return NULL;
1578
1579 bus = pci_get_bus_devfn(&devfn, devaddr);
1580 if (!bus) {
1581 error_report("Invalid PCI device address %s for device %s",
1582 devaddr, pci_nic_names[i]);
1583 return NULL;
1584 }
1585
1586 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
1587 dev = &pci_dev->qdev;
1588 qdev_set_nic_properties(dev, nd);
1589 if (qdev_init(dev) < 0)
1590 return NULL;
1591 return pci_dev;
1592 }
1593
1594 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
1595 const char *default_devaddr)
1596 {
1597 PCIDevice *res;
1598
1599 if (qemu_show_nic_models(nd->model, pci_nic_models))
1600 exit(0);
1601
1602 res = pci_nic_init(nd, default_model, default_devaddr);
1603 if (!res)
1604 exit(1);
1605 return res;
1606 }
1607
1608 PCIDevice *pci_vga_init(PCIBus *bus)
1609 {
1610 switch (vga_interface_type) {
1611 case VGA_CIRRUS:
1612 return pci_create_simple(bus, -1, "cirrus-vga");
1613 case VGA_QXL:
1614 return pci_create_simple(bus, -1, "qxl-vga");
1615 case VGA_STD:
1616 return pci_create_simple(bus, -1, "VGA");
1617 case VGA_VMWARE:
1618 return pci_create_simple(bus, -1, "vmware-svga");
1619 case VGA_NONE:
1620 default: /* Other non-PCI types. Checking for unsupported types is already
1621 done in vl.c. */
1622 return NULL;
1623 }
1624 }
1625
1626 /* Whether a given bus number is in range of the secondary
1627 * bus of the given bridge device. */
1628 static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1629 {
1630 return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1631 PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1632 dev->config[PCI_SECONDARY_BUS] < bus_num &&
1633 bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1634 }
1635
1636 static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
1637 {
1638 PCIBus *sec;
1639
1640 if (!bus) {
1641 return NULL;
1642 }
1643
1644 if (pci_bus_num(bus) == bus_num) {
1645 return bus;
1646 }
1647
1648 /* Consider all bus numbers in range for the host pci bridge. */
1649 if (bus->parent_dev &&
1650 !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1651 return NULL;
1652 }
1653
1654 /* try child bus */
1655 for (; bus; bus = sec) {
1656 QLIST_FOREACH(sec, &bus->child, sibling) {
1657 assert(sec->parent_dev);
1658 if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1659 return sec;
1660 }
1661 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1662 break;
1663 }
1664 }
1665 }
1666
1667 return NULL;
1668 }
1669
1670 PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
1671 {
1672 bus = pci_find_bus_nr(bus, bus_num);
1673
1674 if (!bus)
1675 return NULL;
1676
1677 return bus->devices[devfn];
1678 }
1679
1680 static int pci_qdev_init(DeviceState *qdev)
1681 {
1682 PCIDevice *pci_dev = (PCIDevice *)qdev;
1683 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
1684 PCIBus *bus;
1685 int rc;
1686 bool is_default_rom;
1687
1688 /* initialize cap_present for pci_is_express() and pci_config_size() */
1689 if (pc->is_express) {
1690 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1691 }
1692
1693 bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
1694 pci_dev = do_pci_register_device(pci_dev, bus,
1695 object_get_typename(OBJECT(qdev)),
1696 pci_dev->devfn);
1697 if (pci_dev == NULL)
1698 return -1;
1699 if (qdev->hotplugged && pc->no_hotplug) {
1700 qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(pci_dev)));
1701 do_pci_unregister_device(pci_dev);
1702 return -1;
1703 }
1704 if (pc->init) {
1705 rc = pc->init(pci_dev);
1706 if (rc != 0) {
1707 do_pci_unregister_device(pci_dev);
1708 return rc;
1709 }
1710 }
1711
1712 /* rom loading */
1713 is_default_rom = false;
1714 if (pci_dev->romfile == NULL && pc->romfile != NULL) {
1715 pci_dev->romfile = g_strdup(pc->romfile);
1716 is_default_rom = true;
1717 }
1718 pci_add_option_rom(pci_dev, is_default_rom);
1719
1720 if (bus->hotplug) {
1721 /* Let buses differentiate between hotplug and when device is
1722 * enabled during qemu machine creation. */
1723 rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
1724 qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
1725 PCI_COLDPLUG_ENABLED);
1726 if (rc != 0) {
1727 int r = pci_unregister_device(&pci_dev->qdev);
1728 assert(!r);
1729 return rc;
1730 }
1731 }
1732 return 0;
1733 }
1734
1735 static int pci_unplug_device(DeviceState *qdev)
1736 {
1737 PCIDevice *dev = PCI_DEVICE(qdev);
1738 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
1739
1740 if (pc->no_hotplug) {
1741 qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(dev)));
1742 return -1;
1743 }
1744 return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
1745 PCI_HOTPLUG_DISABLED);
1746 }
1747
1748 PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1749 const char *name)
1750 {
1751 DeviceState *dev;
1752
1753 dev = qdev_create(&bus->qbus, name);
1754 qdev_prop_set_int32(dev, "addr", devfn);
1755 qdev_prop_set_bit(dev, "multifunction", multifunction);
1756 return PCI_DEVICE(dev);
1757 }
1758
1759 PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1760 bool multifunction,
1761 const char *name)
1762 {
1763 PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
1764 qdev_init_nofail(&dev->qdev);
1765 return dev;
1766 }
1767
1768 PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1769 {
1770 return pci_create_multifunction(bus, devfn, false, name);
1771 }
1772
1773 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1774 {
1775 return pci_create_simple_multifunction(bus, devfn, false, name);
1776 }
1777
1778 static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
1779 {
1780 int offset = PCI_CONFIG_HEADER_SIZE;
1781 int i;
1782 for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
1783 if (pdev->used[i])
1784 offset = i + 1;
1785 else if (i - offset + 1 == size)
1786 return offset;
1787 }
1788 return 0;
1789 }
1790
1791 static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1792 uint8_t *prev_p)
1793 {
1794 uint8_t next, prev;
1795
1796 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1797 return 0;
1798
1799 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1800 prev = next + PCI_CAP_LIST_NEXT)
1801 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1802 break;
1803
1804 if (prev_p)
1805 *prev_p = prev;
1806 return next;
1807 }
1808
1809 static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
1810 {
1811 uint8_t next, prev, found = 0;
1812
1813 if (!(pdev->used[offset])) {
1814 return 0;
1815 }
1816
1817 assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
1818
1819 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1820 prev = next + PCI_CAP_LIST_NEXT) {
1821 if (next <= offset && next > found) {
1822 found = next;
1823 }
1824 }
1825 return found;
1826 }
1827
1828 /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1829 This is needed for an option rom which is used for more than one device. */
1830 static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1831 {
1832 uint16_t vendor_id;
1833 uint16_t device_id;
1834 uint16_t rom_vendor_id;
1835 uint16_t rom_device_id;
1836 uint16_t rom_magic;
1837 uint16_t pcir_offset;
1838 uint8_t checksum;
1839
1840 /* Words in rom data are little endian (like in PCI configuration),
1841 so they can be read / written with pci_get_word / pci_set_word. */
1842
1843 /* Only a valid rom will be patched. */
1844 rom_magic = pci_get_word(ptr);
1845 if (rom_magic != 0xaa55) {
1846 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1847 return;
1848 }
1849 pcir_offset = pci_get_word(ptr + 0x18);
1850 if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1851 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1852 return;
1853 }
1854
1855 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1856 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1857 rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1858 rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1859
1860 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1861 vendor_id, device_id, rom_vendor_id, rom_device_id);
1862
1863 checksum = ptr[6];
1864
1865 if (vendor_id != rom_vendor_id) {
1866 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1867 checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1868 checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1869 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1870 ptr[6] = checksum;
1871 pci_set_word(ptr + pcir_offset + 4, vendor_id);
1872 }
1873
1874 if (device_id != rom_device_id) {
1875 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1876 checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1877 checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1878 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1879 ptr[6] = checksum;
1880 pci_set_word(ptr + pcir_offset + 6, device_id);
1881 }
1882 }
1883
1884 /* Add an option rom for the device */
1885 static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
1886 {
1887 int size;
1888 char *path;
1889 void *ptr;
1890 char name[32];
1891 const VMStateDescription *vmsd;
1892
1893 if (!pdev->romfile)
1894 return 0;
1895 if (strlen(pdev->romfile) == 0)
1896 return 0;
1897
1898 if (!pdev->rom_bar) {
1899 /*
1900 * Load rom via fw_cfg instead of creating a rom bar,
1901 * for 0.11 compatibility.
1902 */
1903 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1904 if (class == 0x0300) {
1905 rom_add_vga(pdev->romfile);
1906 } else {
1907 rom_add_option(pdev->romfile, -1);
1908 }
1909 return 0;
1910 }
1911
1912 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
1913 if (path == NULL) {
1914 path = g_strdup(pdev->romfile);
1915 }
1916
1917 size = get_image_size(path);
1918 if (size < 0) {
1919 error_report("%s: failed to find romfile \"%s\"",
1920 __FUNCTION__, pdev->romfile);
1921 g_free(path);
1922 return -1;
1923 }
1924 if (size & (size - 1)) {
1925 size = 1 << qemu_fls(size);
1926 }
1927
1928 vmsd = qdev_get_vmsd(DEVICE(pdev));
1929
1930 if (vmsd) {
1931 snprintf(name, sizeof(name), "%s.rom", vmsd->name);
1932 } else {
1933 snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
1934 }
1935 pdev->has_rom = true;
1936 memory_region_init_ram(&pdev->rom, name, size);
1937 vmstate_register_ram(&pdev->rom, &pdev->qdev);
1938 ptr = memory_region_get_ram_ptr(&pdev->rom);
1939 load_image(path, ptr);
1940 g_free(path);
1941
1942 if (is_default_rom) {
1943 /* Only the default rom images will be patched (if needed). */
1944 pci_patch_ids(pdev, ptr, size);
1945 }
1946
1947 qemu_put_ram_ptr(ptr);
1948
1949 pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
1950
1951 return 0;
1952 }
1953
1954 static void pci_del_option_rom(PCIDevice *pdev)
1955 {
1956 if (!pdev->has_rom)
1957 return;
1958
1959 vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
1960 memory_region_destroy(&pdev->rom);
1961 pdev->has_rom = false;
1962 }
1963
1964 /*
1965 * if !offset
1966 * Reserve space and add capability to the linked list in pci config space
1967 *
1968 * if offset = 0,
1969 * Find and reserve space and add capability to the linked list
1970 * in pci config space */
1971 int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
1972 uint8_t offset, uint8_t size)
1973 {
1974 uint8_t *config;
1975 int i, overlapping_cap;
1976
1977 if (!offset) {
1978 offset = pci_find_space(pdev, size);
1979 if (!offset) {
1980 return -ENOSPC;
1981 }
1982 } else {
1983 /* Verify that capabilities don't overlap. Note: device assignment
1984 * depends on this check to verify that the device is not broken.
1985 * Should never trigger for emulated devices, but it's helpful
1986 * for debugging these. */
1987 for (i = offset; i < offset + size; i++) {
1988 overlapping_cap = pci_find_capability_at_offset(pdev, i);
1989 if (overlapping_cap) {
1990 fprintf(stderr, "ERROR: %04x:%02x:%02x.%x "
1991 "Attempt to add PCI capability %x at offset "
1992 "%x overlaps existing capability %x at offset %x\n",
1993 pci_find_domain(pdev->bus), pci_bus_num(pdev->bus),
1994 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
1995 cap_id, offset, overlapping_cap, i);
1996 return -EINVAL;
1997 }
1998 }
1999 }
2000
2001 config = pdev->config + offset;
2002 config[PCI_CAP_LIST_ID] = cap_id;
2003 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2004 pdev->config[PCI_CAPABILITY_LIST] = offset;
2005 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2006 memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2007 /* Make capability read-only by default */
2008 memset(pdev->wmask + offset, 0, size);
2009 /* Check capability by default */
2010 memset(pdev->cmask + offset, 0xFF, size);
2011 return offset;
2012 }
2013
2014 /* Unlink capability from the pci config space. */
2015 void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2016 {
2017 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2018 if (!offset)
2019 return;
2020 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2021 /* Make capability writable again */
2022 memset(pdev->wmask + offset, 0xff, size);
2023 memset(pdev->w1cmask + offset, 0, size);
2024 /* Clear cmask as device-specific registers can't be checked */
2025 memset(pdev->cmask + offset, 0, size);
2026 memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2027
2028 if (!pdev->config[PCI_CAPABILITY_LIST])
2029 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2030 }
2031
2032 uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2033 {
2034 return pci_find_capability_list(pdev, cap_id, NULL);
2035 }
2036
2037 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2038 {
2039 PCIDevice *d = (PCIDevice *)dev;
2040 const pci_class_desc *desc;
2041 char ctxt[64];
2042 PCIIORegion *r;
2043 int i, class;
2044
2045 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2046 desc = pci_class_descriptions;
2047 while (desc->desc && class != desc->class)
2048 desc++;
2049 if (desc->desc) {
2050 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2051 } else {
2052 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2053 }
2054
2055 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2056 "pci id %04x:%04x (sub %04x:%04x)\n",
2057 indent, "", ctxt, pci_bus_num(d->bus),
2058 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2059 pci_get_word(d->config + PCI_VENDOR_ID),
2060 pci_get_word(d->config + PCI_DEVICE_ID),
2061 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2062 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2063 for (i = 0; i < PCI_NUM_REGIONS; i++) {
2064 r = &d->io_regions[i];
2065 if (!r->size)
2066 continue;
2067 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2068 " [0x%"FMT_PCIBUS"]\n",
2069 indent, "",
2070 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2071 r->addr, r->addr + r->size - 1);
2072 }
2073 }
2074
2075 static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2076 {
2077 PCIDevice *d = (PCIDevice *)dev;
2078 const char *name = NULL;
2079 const pci_class_desc *desc = pci_class_descriptions;
2080 int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2081
2082 while (desc->desc &&
2083 (class & ~desc->fw_ign_bits) !=
2084 (desc->class & ~desc->fw_ign_bits)) {
2085 desc++;
2086 }
2087
2088 if (desc->desc) {
2089 name = desc->fw_name;
2090 }
2091
2092 if (name) {
2093 pstrcpy(buf, len, name);
2094 } else {
2095 snprintf(buf, len, "pci%04x,%04x",
2096 pci_get_word(d->config + PCI_VENDOR_ID),
2097 pci_get_word(d->config + PCI_DEVICE_ID));
2098 }
2099
2100 return buf;
2101 }
2102
2103 static char *pcibus_get_fw_dev_path(DeviceState *dev)
2104 {
2105 PCIDevice *d = (PCIDevice *)dev;
2106 char path[50], name[33];
2107 int off;
2108
2109 off = snprintf(path, sizeof(path), "%s@%x",
2110 pci_dev_fw_name(dev, name, sizeof name),
2111 PCI_SLOT(d->devfn));
2112 if (PCI_FUNC(d->devfn))
2113 snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2114 return g_strdup(path);
2115 }
2116
2117 static char *pcibus_get_dev_path(DeviceState *dev)
2118 {
2119 PCIDevice *d = container_of(dev, PCIDevice, qdev);
2120 PCIDevice *t;
2121 int slot_depth;
2122 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2123 * 00 is added here to make this format compatible with
2124 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2125 * Slot.Function list specifies the slot and function numbers for all
2126 * devices on the path from root to the specific device. */
2127 char domain[] = "DDDD:00";
2128 char slot[] = ":SS.F";
2129 int domain_len = sizeof domain - 1 /* For '\0' */;
2130 int slot_len = sizeof slot - 1 /* For '\0' */;
2131 int path_len;
2132 char *path, *p;
2133 int s;
2134
2135 /* Calculate # of slots on path between device and root. */;
2136 slot_depth = 0;
2137 for (t = d; t; t = t->bus->parent_dev) {
2138 ++slot_depth;
2139 }
2140
2141 path_len = domain_len + slot_len * slot_depth;
2142
2143 /* Allocate memory, fill in the terminating null byte. */
2144 path = g_malloc(path_len + 1 /* For '\0' */);
2145 path[path_len] = '\0';
2146
2147 /* First field is the domain. */
2148 s = snprintf(domain, sizeof domain, "%04x:00", pci_find_domain(d->bus));
2149 assert(s == domain_len);
2150 memcpy(path, domain, domain_len);
2151
2152 /* Fill in slot numbers. We walk up from device to root, so need to print
2153 * them in the reverse order, last to first. */
2154 p = path + path_len;
2155 for (t = d; t; t = t->bus->parent_dev) {
2156 p -= slot_len;
2157 s = snprintf(slot, sizeof slot, ":%02x.%x",
2158 PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2159 assert(s == slot_len);
2160 memcpy(p, slot, slot_len);
2161 }
2162
2163 return path;
2164 }
2165
2166 static int pci_qdev_find_recursive(PCIBus *bus,
2167 const char *id, PCIDevice **pdev)
2168 {
2169 DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2170 if (!qdev) {
2171 return -ENODEV;
2172 }
2173
2174 /* roughly check if given qdev is pci device */
2175 if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2176 *pdev = PCI_DEVICE(qdev);
2177 return 0;
2178 }
2179 return -EINVAL;
2180 }
2181
2182 int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2183 {
2184 struct PCIHostBus *host;
2185 int rc = -ENODEV;
2186
2187 QLIST_FOREACH(host, &host_buses, next) {
2188 int tmp = pci_qdev_find_recursive(host->bus, id, pdev);
2189 if (!tmp) {
2190 rc = 0;
2191 break;
2192 }
2193 if (tmp != -ENODEV) {
2194 rc = tmp;
2195 }
2196 }
2197
2198 return rc;
2199 }
2200
2201 MemoryRegion *pci_address_space(PCIDevice *dev)
2202 {
2203 return dev->bus->address_space_mem;
2204 }
2205
2206 MemoryRegion *pci_address_space_io(PCIDevice *dev)
2207 {
2208 return dev->bus->address_space_io;
2209 }
2210
2211 static void pci_device_class_init(ObjectClass *klass, void *data)
2212 {
2213 DeviceClass *k = DEVICE_CLASS(klass);
2214 k->init = pci_qdev_init;
2215 k->unplug = pci_unplug_device;
2216 k->exit = pci_unregister_device;
2217 k->bus_type = TYPE_PCI_BUS;
2218 k->props = pci_props;
2219 }
2220
2221 void pci_setup_iommu(PCIBus *bus, PCIDMAContextFunc fn, void *opaque)
2222 {
2223 bus->dma_context_fn = fn;
2224 bus->dma_context_opaque = opaque;
2225 }
2226
2227 static const TypeInfo pci_device_type_info = {
2228 .name = TYPE_PCI_DEVICE,
2229 .parent = TYPE_DEVICE,
2230 .instance_size = sizeof(PCIDevice),
2231 .abstract = true,
2232 .class_size = sizeof(PCIDeviceClass),
2233 .class_init = pci_device_class_init,
2234 };
2235
2236 static void pci_register_types(void)
2237 {
2238 type_register_static(&pci_bus_info);
2239 type_register_static(&pci_device_type_info);
2240 }
2241
2242 type_init(pci_register_types)