]> git.proxmox.com Git - qemu.git/blob - hw/sun4u.c
isa: give ISABus/ISADevice to isa_create(), isa_bus_irqs() and isa_get_irq() functions
[qemu.git] / hw / sun4u.c
1 /*
2 * QEMU Sun4u/Sun4v System Emulator
3 *
4 * Copyright (c) 2005 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24 #include "hw.h"
25 #include "pci.h"
26 #include "apb_pci.h"
27 #include "pc.h"
28 #include "nvram.h"
29 #include "fdc.h"
30 #include "net.h"
31 #include "qemu-timer.h"
32 #include "sysemu.h"
33 #include "boards.h"
34 #include "firmware_abi.h"
35 #include "fw_cfg.h"
36 #include "sysbus.h"
37 #include "ide.h"
38 #include "loader.h"
39 #include "elf.h"
40 #include "blockdev.h"
41 #include "exec-memory.h"
42
43 //#define DEBUG_IRQ
44 //#define DEBUG_EBUS
45 //#define DEBUG_TIMER
46
47 #ifdef DEBUG_IRQ
48 #define CPUIRQ_DPRINTF(fmt, ...) \
49 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
50 #else
51 #define CPUIRQ_DPRINTF(fmt, ...)
52 #endif
53
54 #ifdef DEBUG_EBUS
55 #define EBUS_DPRINTF(fmt, ...) \
56 do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
57 #else
58 #define EBUS_DPRINTF(fmt, ...)
59 #endif
60
61 #ifdef DEBUG_TIMER
62 #define TIMER_DPRINTF(fmt, ...) \
63 do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0)
64 #else
65 #define TIMER_DPRINTF(fmt, ...)
66 #endif
67
68 #define KERNEL_LOAD_ADDR 0x00404000
69 #define CMDLINE_ADDR 0x003ff000
70 #define INITRD_LOAD_ADDR 0x00300000
71 #define PROM_SIZE_MAX (4 * 1024 * 1024)
72 #define PROM_VADDR 0x000ffd00000ULL
73 #define APB_SPECIAL_BASE 0x1fe00000000ULL
74 #define APB_MEM_BASE 0x1ff00000000ULL
75 #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL)
76 #define PROM_FILENAME "openbios-sparc64"
77 #define NVRAM_SIZE 0x2000
78 #define MAX_IDE_BUS 2
79 #define BIOS_CFG_IOPORT 0x510
80 #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
81 #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
82 #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
83
84 #define MAX_PILS 16
85
86 #define TICK_MAX 0x7fffffffffffffffULL
87
88 struct hwdef {
89 const char * const default_cpu_model;
90 uint16_t machine_id;
91 uint64_t prom_addr;
92 uint64_t console_serial_base;
93 };
94
95 typedef struct EbusState {
96 PCIDevice pci_dev;
97 MemoryRegion bar0;
98 MemoryRegion bar1;
99 } EbusState;
100
101 int DMA_get_channel_mode (int nchan)
102 {
103 return 0;
104 }
105 int DMA_read_memory (int nchan, void *buf, int pos, int size)
106 {
107 return 0;
108 }
109 int DMA_write_memory (int nchan, void *buf, int pos, int size)
110 {
111 return 0;
112 }
113 void DMA_hold_DREQ (int nchan) {}
114 void DMA_release_DREQ (int nchan) {}
115 void DMA_schedule(int nchan) {}
116
117 void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
118 {
119 }
120
121 void DMA_register_channel (int nchan,
122 DMA_transfer_handler transfer_handler,
123 void *opaque)
124 {
125 }
126
127 static int fw_cfg_boot_set(void *opaque, const char *boot_device)
128 {
129 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
130 return 0;
131 }
132
133 static int sun4u_NVRAM_set_params(M48t59State *nvram, uint16_t NVRAM_size,
134 const char *arch, ram_addr_t RAM_size,
135 const char *boot_devices,
136 uint32_t kernel_image, uint32_t kernel_size,
137 const char *cmdline,
138 uint32_t initrd_image, uint32_t initrd_size,
139 uint32_t NVRAM_image,
140 int width, int height, int depth,
141 const uint8_t *macaddr)
142 {
143 unsigned int i;
144 uint32_t start, end;
145 uint8_t image[0x1ff0];
146 struct OpenBIOS_nvpart_v1 *part_header;
147
148 memset(image, '\0', sizeof(image));
149
150 start = 0;
151
152 // OpenBIOS nvram variables
153 // Variable partition
154 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
155 part_header->signature = OPENBIOS_PART_SYSTEM;
156 pstrcpy(part_header->name, sizeof(part_header->name), "system");
157
158 end = start + sizeof(struct OpenBIOS_nvpart_v1);
159 for (i = 0; i < nb_prom_envs; i++)
160 end = OpenBIOS_set_var(image, end, prom_envs[i]);
161
162 // End marker
163 image[end++] = '\0';
164
165 end = start + ((end - start + 15) & ~15);
166 OpenBIOS_finish_partition(part_header, end - start);
167
168 // free partition
169 start = end;
170 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
171 part_header->signature = OPENBIOS_PART_FREE;
172 pstrcpy(part_header->name, sizeof(part_header->name), "free");
173
174 end = 0x1fd0;
175 OpenBIOS_finish_partition(part_header, end - start);
176
177 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
178
179 for (i = 0; i < sizeof(image); i++)
180 m48t59_write(nvram, i, image[i]);
181
182 return 0;
183 }
184 static unsigned long sun4u_load_kernel(const char *kernel_filename,
185 const char *initrd_filename,
186 ram_addr_t RAM_size, long *initrd_size)
187 {
188 int linux_boot;
189 unsigned int i;
190 long kernel_size;
191 uint8_t *ptr;
192
193 linux_boot = (kernel_filename != NULL);
194
195 kernel_size = 0;
196 if (linux_boot) {
197 int bswap_needed;
198
199 #ifdef BSWAP_NEEDED
200 bswap_needed = 1;
201 #else
202 bswap_needed = 0;
203 #endif
204 kernel_size = load_elf(kernel_filename, NULL, NULL, NULL,
205 NULL, NULL, 1, ELF_MACHINE, 0);
206 if (kernel_size < 0)
207 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
208 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
209 TARGET_PAGE_SIZE);
210 if (kernel_size < 0)
211 kernel_size = load_image_targphys(kernel_filename,
212 KERNEL_LOAD_ADDR,
213 RAM_size - KERNEL_LOAD_ADDR);
214 if (kernel_size < 0) {
215 fprintf(stderr, "qemu: could not load kernel '%s'\n",
216 kernel_filename);
217 exit(1);
218 }
219
220 /* load initrd */
221 *initrd_size = 0;
222 if (initrd_filename) {
223 *initrd_size = load_image_targphys(initrd_filename,
224 INITRD_LOAD_ADDR,
225 RAM_size - INITRD_LOAD_ADDR);
226 if (*initrd_size < 0) {
227 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
228 initrd_filename);
229 exit(1);
230 }
231 }
232 if (*initrd_size > 0) {
233 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
234 ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
235 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
236 stl_p(ptr + 24, INITRD_LOAD_ADDR + KERNEL_LOAD_ADDR - 0x4000);
237 stl_p(ptr + 28, *initrd_size);
238 break;
239 }
240 }
241 }
242 }
243 return kernel_size;
244 }
245
246 void cpu_check_irqs(CPUState *env)
247 {
248 uint32_t pil = env->pil_in |
249 (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER));
250
251 /* check if TM or SM in SOFTINT are set
252 setting these also causes interrupt 14 */
253 if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) {
254 pil |= 1 << 14;
255 }
256
257 /* The bit corresponding to psrpil is (1<< psrpil), the next bit
258 is (2 << psrpil). */
259 if (pil < (2 << env->psrpil)){
260 if (env->interrupt_request & CPU_INTERRUPT_HARD) {
261 CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n",
262 env->interrupt_index);
263 env->interrupt_index = 0;
264 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
265 }
266 return;
267 }
268
269 if (cpu_interrupts_enabled(env)) {
270
271 unsigned int i;
272
273 for (i = 15; i > env->psrpil; i--) {
274 if (pil & (1 << i)) {
275 int old_interrupt = env->interrupt_index;
276 int new_interrupt = TT_EXTINT | i;
277
278 if (env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt) {
279 CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d "
280 "current %x >= pending %x\n",
281 env->tl, cpu_tsptr(env)->tt, new_interrupt);
282 } else if (old_interrupt != new_interrupt) {
283 env->interrupt_index = new_interrupt;
284 CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i,
285 old_interrupt, new_interrupt);
286 cpu_interrupt(env, CPU_INTERRUPT_HARD);
287 }
288 break;
289 }
290 }
291 } else if (env->interrupt_request & CPU_INTERRUPT_HARD) {
292 CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x "
293 "current interrupt %x\n",
294 pil, env->pil_in, env->softint, env->interrupt_index);
295 env->interrupt_index = 0;
296 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
297 }
298 }
299
300 static void cpu_kick_irq(CPUState *env)
301 {
302 env->halted = 0;
303 cpu_check_irqs(env);
304 qemu_cpu_kick(env);
305 }
306
307 static void cpu_set_irq(void *opaque, int irq, int level)
308 {
309 CPUState *env = opaque;
310
311 if (level) {
312 CPUIRQ_DPRINTF("Raise CPU IRQ %d\n", irq);
313 env->pil_in |= 1 << irq;
314 cpu_kick_irq(env);
315 } else {
316 CPUIRQ_DPRINTF("Lower CPU IRQ %d\n", irq);
317 env->pil_in &= ~(1 << irq);
318 cpu_check_irqs(env);
319 }
320 }
321
322 typedef struct ResetData {
323 CPUState *env;
324 uint64_t prom_addr;
325 } ResetData;
326
327 void cpu_put_timer(QEMUFile *f, CPUTimer *s)
328 {
329 qemu_put_be32s(f, &s->frequency);
330 qemu_put_be32s(f, &s->disabled);
331 qemu_put_be64s(f, &s->disabled_mask);
332 qemu_put_sbe64s(f, &s->clock_offset);
333
334 qemu_put_timer(f, s->qtimer);
335 }
336
337 void cpu_get_timer(QEMUFile *f, CPUTimer *s)
338 {
339 qemu_get_be32s(f, &s->frequency);
340 qemu_get_be32s(f, &s->disabled);
341 qemu_get_be64s(f, &s->disabled_mask);
342 qemu_get_sbe64s(f, &s->clock_offset);
343
344 qemu_get_timer(f, s->qtimer);
345 }
346
347 static CPUTimer* cpu_timer_create(const char* name, CPUState *env,
348 QEMUBHFunc *cb, uint32_t frequency,
349 uint64_t disabled_mask)
350 {
351 CPUTimer *timer = g_malloc0(sizeof (CPUTimer));
352
353 timer->name = name;
354 timer->frequency = frequency;
355 timer->disabled_mask = disabled_mask;
356
357 timer->disabled = 1;
358 timer->clock_offset = qemu_get_clock_ns(vm_clock);
359
360 timer->qtimer = qemu_new_timer_ns(vm_clock, cb, env);
361
362 return timer;
363 }
364
365 static void cpu_timer_reset(CPUTimer *timer)
366 {
367 timer->disabled = 1;
368 timer->clock_offset = qemu_get_clock_ns(vm_clock);
369
370 qemu_del_timer(timer->qtimer);
371 }
372
373 static void main_cpu_reset(void *opaque)
374 {
375 ResetData *s = (ResetData *)opaque;
376 CPUState *env = s->env;
377 static unsigned int nr_resets;
378
379 cpu_reset(env);
380
381 cpu_timer_reset(env->tick);
382 cpu_timer_reset(env->stick);
383 cpu_timer_reset(env->hstick);
384
385 env->gregs[1] = 0; // Memory start
386 env->gregs[2] = ram_size; // Memory size
387 env->gregs[3] = 0; // Machine description XXX
388 if (nr_resets++ == 0) {
389 /* Power on reset */
390 env->pc = s->prom_addr + 0x20ULL;
391 } else {
392 env->pc = s->prom_addr + 0x40ULL;
393 }
394 env->npc = env->pc + 4;
395 }
396
397 static void tick_irq(void *opaque)
398 {
399 CPUState *env = opaque;
400
401 CPUTimer* timer = env->tick;
402
403 if (timer->disabled) {
404 CPUIRQ_DPRINTF("tick_irq: softint disabled\n");
405 return;
406 } else {
407 CPUIRQ_DPRINTF("tick: fire\n");
408 }
409
410 env->softint |= SOFTINT_TIMER;
411 cpu_kick_irq(env);
412 }
413
414 static void stick_irq(void *opaque)
415 {
416 CPUState *env = opaque;
417
418 CPUTimer* timer = env->stick;
419
420 if (timer->disabled) {
421 CPUIRQ_DPRINTF("stick_irq: softint disabled\n");
422 return;
423 } else {
424 CPUIRQ_DPRINTF("stick: fire\n");
425 }
426
427 env->softint |= SOFTINT_STIMER;
428 cpu_kick_irq(env);
429 }
430
431 static void hstick_irq(void *opaque)
432 {
433 CPUState *env = opaque;
434
435 CPUTimer* timer = env->hstick;
436
437 if (timer->disabled) {
438 CPUIRQ_DPRINTF("hstick_irq: softint disabled\n");
439 return;
440 } else {
441 CPUIRQ_DPRINTF("hstick: fire\n");
442 }
443
444 env->softint |= SOFTINT_STIMER;
445 cpu_kick_irq(env);
446 }
447
448 static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency)
449 {
450 return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency);
451 }
452
453 static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency)
454 {
455 return muldiv64(timer_ticks, frequency, get_ticks_per_sec());
456 }
457
458 void cpu_tick_set_count(CPUTimer *timer, uint64_t count)
459 {
460 uint64_t real_count = count & ~timer->disabled_mask;
461 uint64_t disabled_bit = count & timer->disabled_mask;
462
463 int64_t vm_clock_offset = qemu_get_clock_ns(vm_clock) -
464 cpu_to_timer_ticks(real_count, timer->frequency);
465
466 TIMER_DPRINTF("%s set_count count=0x%016lx (%s) p=%p\n",
467 timer->name, real_count,
468 timer->disabled?"disabled":"enabled", timer);
469
470 timer->disabled = disabled_bit ? 1 : 0;
471 timer->clock_offset = vm_clock_offset;
472 }
473
474 uint64_t cpu_tick_get_count(CPUTimer *timer)
475 {
476 uint64_t real_count = timer_to_cpu_ticks(
477 qemu_get_clock_ns(vm_clock) - timer->clock_offset,
478 timer->frequency);
479
480 TIMER_DPRINTF("%s get_count count=0x%016lx (%s) p=%p\n",
481 timer->name, real_count,
482 timer->disabled?"disabled":"enabled", timer);
483
484 if (timer->disabled)
485 real_count |= timer->disabled_mask;
486
487 return real_count;
488 }
489
490 void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit)
491 {
492 int64_t now = qemu_get_clock_ns(vm_clock);
493
494 uint64_t real_limit = limit & ~timer->disabled_mask;
495 timer->disabled = (limit & timer->disabled_mask) ? 1 : 0;
496
497 int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) +
498 timer->clock_offset;
499
500 if (expires < now) {
501 expires = now + 1;
502 }
503
504 TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p "
505 "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n",
506 timer->name, real_limit,
507 timer->disabled?"disabled":"enabled",
508 timer, limit,
509 timer_to_cpu_ticks(now - timer->clock_offset,
510 timer->frequency),
511 timer_to_cpu_ticks(expires - now, timer->frequency));
512
513 if (!real_limit) {
514 TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n",
515 timer->name);
516 qemu_del_timer(timer->qtimer);
517 } else if (timer->disabled) {
518 qemu_del_timer(timer->qtimer);
519 } else {
520 qemu_mod_timer(timer->qtimer, expires);
521 }
522 }
523
524 static void dummy_isa_irq_handler(void *opaque, int n, int level)
525 {
526 }
527
528 /* EBUS (Eight bit bus) bridge */
529 static ISABus *
530 pci_ebus_init(PCIBus *bus, int devfn)
531 {
532 qemu_irq *isa_irq;
533 ISABus *isa_bus;
534
535 pci_create_simple(bus, devfn, "ebus");
536 isa_bus = NULL;
537 isa_irq = qemu_allocate_irqs(dummy_isa_irq_handler, NULL, 16);
538 isa_bus_irqs(isa_bus, isa_irq);
539 return isa_bus;
540 }
541
542 static int
543 pci_ebus_init1(PCIDevice *pci_dev)
544 {
545 EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
546
547 isa_bus_new(&pci_dev->qdev, pci_address_space_io(pci_dev));
548
549 pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
550 pci_dev->config[0x05] = 0x00;
551 pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
552 pci_dev->config[0x07] = 0x03; // status = medium devsel
553 pci_dev->config[0x09] = 0x00; // programming i/f
554 pci_dev->config[0x0D] = 0x0a; // latency_timer
555
556 isa_mmio_setup(&s->bar0, 0x1000000);
557 pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
558 isa_mmio_setup(&s->bar1, 0x800000);
559 pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar1);
560 return 0;
561 }
562
563 static PCIDeviceInfo ebus_info = {
564 .qdev.name = "ebus",
565 .qdev.size = sizeof(EbusState),
566 .init = pci_ebus_init1,
567 .vendor_id = PCI_VENDOR_ID_SUN,
568 .device_id = PCI_DEVICE_ID_SUN_EBUS,
569 .revision = 0x01,
570 .class_id = PCI_CLASS_BRIDGE_OTHER,
571 };
572
573 static void pci_ebus_register(void)
574 {
575 pci_qdev_register(&ebus_info);
576 }
577
578 device_init(pci_ebus_register);
579
580 typedef struct PROMState {
581 SysBusDevice busdev;
582 MemoryRegion prom;
583 } PROMState;
584
585 static uint64_t translate_prom_address(void *opaque, uint64_t addr)
586 {
587 target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque;
588 return addr + *base_addr - PROM_VADDR;
589 }
590
591 /* Boot PROM (OpenBIOS) */
592 static void prom_init(target_phys_addr_t addr, const char *bios_name)
593 {
594 DeviceState *dev;
595 SysBusDevice *s;
596 char *filename;
597 int ret;
598
599 dev = qdev_create(NULL, "openprom");
600 qdev_init_nofail(dev);
601 s = sysbus_from_qdev(dev);
602
603 sysbus_mmio_map(s, 0, addr);
604
605 /* load boot prom */
606 if (bios_name == NULL) {
607 bios_name = PROM_FILENAME;
608 }
609 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
610 if (filename) {
611 ret = load_elf(filename, translate_prom_address, &addr,
612 NULL, NULL, NULL, 1, ELF_MACHINE, 0);
613 if (ret < 0 || ret > PROM_SIZE_MAX) {
614 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
615 }
616 g_free(filename);
617 } else {
618 ret = -1;
619 }
620 if (ret < 0 || ret > PROM_SIZE_MAX) {
621 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
622 exit(1);
623 }
624 }
625
626 static int prom_init1(SysBusDevice *dev)
627 {
628 PROMState *s = FROM_SYSBUS(PROMState, dev);
629
630 memory_region_init_ram(&s->prom, NULL, "sun4u.prom", PROM_SIZE_MAX);
631 memory_region_set_readonly(&s->prom, true);
632 sysbus_init_mmio(dev, &s->prom);
633 return 0;
634 }
635
636 static SysBusDeviceInfo prom_info = {
637 .init = prom_init1,
638 .qdev.name = "openprom",
639 .qdev.size = sizeof(PROMState),
640 .qdev.props = (Property[]) {
641 {/* end of property list */}
642 }
643 };
644
645 static void prom_register_devices(void)
646 {
647 sysbus_register_withprop(&prom_info);
648 }
649
650 device_init(prom_register_devices);
651
652
653 typedef struct RamDevice
654 {
655 SysBusDevice busdev;
656 MemoryRegion ram;
657 uint64_t size;
658 } RamDevice;
659
660 /* System RAM */
661 static int ram_init1(SysBusDevice *dev)
662 {
663 RamDevice *d = FROM_SYSBUS(RamDevice, dev);
664
665 memory_region_init_ram(&d->ram, NULL, "sun4u.ram", d->size);
666 sysbus_init_mmio(dev, &d->ram);
667 return 0;
668 }
669
670 static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size)
671 {
672 DeviceState *dev;
673 SysBusDevice *s;
674 RamDevice *d;
675
676 /* allocate RAM */
677 dev = qdev_create(NULL, "memory");
678 s = sysbus_from_qdev(dev);
679
680 d = FROM_SYSBUS(RamDevice, s);
681 d->size = RAM_size;
682 qdev_init_nofail(dev);
683
684 sysbus_mmio_map(s, 0, addr);
685 }
686
687 static SysBusDeviceInfo ram_info = {
688 .init = ram_init1,
689 .qdev.name = "memory",
690 .qdev.size = sizeof(RamDevice),
691 .qdev.props = (Property[]) {
692 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
693 DEFINE_PROP_END_OF_LIST(),
694 }
695 };
696
697 static void ram_register_devices(void)
698 {
699 sysbus_register_withprop(&ram_info);
700 }
701
702 device_init(ram_register_devices);
703
704 static CPUState *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
705 {
706 CPUState *env;
707 ResetData *reset_info;
708
709 uint32_t tick_frequency = 100*1000000;
710 uint32_t stick_frequency = 100*1000000;
711 uint32_t hstick_frequency = 100*1000000;
712
713 if (!cpu_model)
714 cpu_model = hwdef->default_cpu_model;
715 env = cpu_init(cpu_model);
716 if (!env) {
717 fprintf(stderr, "Unable to find Sparc CPU definition\n");
718 exit(1);
719 }
720
721 env->tick = cpu_timer_create("tick", env, tick_irq,
722 tick_frequency, TICK_NPT_MASK);
723
724 env->stick = cpu_timer_create("stick", env, stick_irq,
725 stick_frequency, TICK_INT_DIS);
726
727 env->hstick = cpu_timer_create("hstick", env, hstick_irq,
728 hstick_frequency, TICK_INT_DIS);
729
730 reset_info = g_malloc0(sizeof(ResetData));
731 reset_info->env = env;
732 reset_info->prom_addr = hwdef->prom_addr;
733 qemu_register_reset(main_cpu_reset, reset_info);
734
735 return env;
736 }
737
738 static void sun4uv_init(MemoryRegion *address_space_mem,
739 ram_addr_t RAM_size,
740 const char *boot_devices,
741 const char *kernel_filename, const char *kernel_cmdline,
742 const char *initrd_filename, const char *cpu_model,
743 const struct hwdef *hwdef)
744 {
745 CPUState *env;
746 M48t59State *nvram;
747 unsigned int i;
748 long initrd_size, kernel_size;
749 PCIBus *pci_bus, *pci_bus2, *pci_bus3;
750 ISABus *isa_bus;
751 qemu_irq *irq;
752 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
753 DriveInfo *fd[MAX_FD];
754 void *fw_cfg;
755
756 /* init CPUs */
757 env = cpu_devinit(cpu_model, hwdef);
758
759 /* set up devices */
760 ram_init(0, RAM_size);
761
762 prom_init(hwdef->prom_addr, bios_name);
763
764
765 irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
766 pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, irq, &pci_bus2,
767 &pci_bus3);
768 pci_vga_init(pci_bus);
769
770 // XXX Should be pci_bus3
771 isa_bus = pci_ebus_init(pci_bus, -1);
772
773 i = 0;
774 if (hwdef->console_serial_base) {
775 serial_mm_init(address_space_mem, hwdef->console_serial_base, 0,
776 NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
777 i++;
778 }
779 for(; i < MAX_SERIAL_PORTS; i++) {
780 if (serial_hds[i]) {
781 serial_isa_init(isa_bus, i, serial_hds[i]);
782 }
783 }
784
785 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
786 if (parallel_hds[i]) {
787 parallel_init(isa_bus, i, parallel_hds[i]);
788 }
789 }
790
791 for(i = 0; i < nb_nics; i++)
792 pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
793
794 ide_drive_get(hd, MAX_IDE_BUS);
795
796 pci_cmd646_ide_init(pci_bus, hd, 1);
797
798 isa_create_simple(isa_bus, "i8042");
799 for(i = 0; i < MAX_FD; i++) {
800 fd[i] = drive_get(IF_FLOPPY, 0, i);
801 }
802 fdctrl_init_isa(isa_bus, fd);
803 nvram = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 59);
804
805 initrd_size = 0;
806 kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename,
807 ram_size, &initrd_size);
808
809 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
810 KERNEL_LOAD_ADDR, kernel_size,
811 kernel_cmdline,
812 INITRD_LOAD_ADDR, initrd_size,
813 /* XXX: need an option to load a NVRAM image */
814 0,
815 graphic_width, graphic_height, graphic_depth,
816 (uint8_t *)&nd_table[0].macaddr);
817
818 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
819 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
820 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
821 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
822 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
823 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
824 if (kernel_cmdline) {
825 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
826 strlen(kernel_cmdline) + 1);
827 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
828 (uint8_t*)strdup(kernel_cmdline),
829 strlen(kernel_cmdline) + 1);
830 } else {
831 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
832 }
833 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
834 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
835 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]);
836
837 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
838 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
839 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
840
841 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
842 }
843
844 enum {
845 sun4u_id = 0,
846 sun4v_id = 64,
847 niagara_id,
848 };
849
850 static const struct hwdef hwdefs[] = {
851 /* Sun4u generic PC-like machine */
852 {
853 .default_cpu_model = "TI UltraSparc IIi",
854 .machine_id = sun4u_id,
855 .prom_addr = 0x1fff0000000ULL,
856 .console_serial_base = 0,
857 },
858 /* Sun4v generic PC-like machine */
859 {
860 .default_cpu_model = "Sun UltraSparc T1",
861 .machine_id = sun4v_id,
862 .prom_addr = 0x1fff0000000ULL,
863 .console_serial_base = 0,
864 },
865 /* Sun4v generic Niagara machine */
866 {
867 .default_cpu_model = "Sun UltraSparc T1",
868 .machine_id = niagara_id,
869 .prom_addr = 0xfff0000000ULL,
870 .console_serial_base = 0xfff0c2c000ULL,
871 },
872 };
873
874 /* Sun4u hardware initialisation */
875 static void sun4u_init(ram_addr_t RAM_size,
876 const char *boot_devices,
877 const char *kernel_filename, const char *kernel_cmdline,
878 const char *initrd_filename, const char *cpu_model)
879 {
880 sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename,
881 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
882 }
883
884 /* Sun4v hardware initialisation */
885 static void sun4v_init(ram_addr_t RAM_size,
886 const char *boot_devices,
887 const char *kernel_filename, const char *kernel_cmdline,
888 const char *initrd_filename, const char *cpu_model)
889 {
890 sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename,
891 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
892 }
893
894 /* Niagara hardware initialisation */
895 static void niagara_init(ram_addr_t RAM_size,
896 const char *boot_devices,
897 const char *kernel_filename, const char *kernel_cmdline,
898 const char *initrd_filename, const char *cpu_model)
899 {
900 sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename,
901 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]);
902 }
903
904 static QEMUMachine sun4u_machine = {
905 .name = "sun4u",
906 .desc = "Sun4u platform",
907 .init = sun4u_init,
908 .max_cpus = 1, // XXX for now
909 .is_default = 1,
910 };
911
912 static QEMUMachine sun4v_machine = {
913 .name = "sun4v",
914 .desc = "Sun4v platform",
915 .init = sun4v_init,
916 .max_cpus = 1, // XXX for now
917 };
918
919 static QEMUMachine niagara_machine = {
920 .name = "Niagara",
921 .desc = "Sun4v platform, Niagara",
922 .init = niagara_init,
923 .max_cpus = 1, // XXX for now
924 };
925
926 static void sun4u_machine_init(void)
927 {
928 qemu_register_machine(&sun4u_machine);
929 qemu_register_machine(&sun4v_machine);
930 qemu_register_machine(&niagara_machine);
931 }
932
933 machine_init(sun4u_machine_init);