]> git.proxmox.com Git - qemu.git/blob - target-cris/helper.c
CRIS MMU Updates
[qemu.git] / target-cris / helper.c
1 /*
2 * CRIS helper routines.
3 *
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias.
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22 #include <stdio.h>
23 #include <string.h>
24
25 #include "config.h"
26 #include "cpu.h"
27 #include "mmu.h"
28 #include "exec-all.h"
29 #include "host-utils.h"
30
31 #define D(x)
32
33 #if defined(CONFIG_USER_ONLY)
34
35 void do_interrupt (CPUState *env)
36 {
37 env->exception_index = -1;
38 env->pregs[PR_ERP] = env->pc;
39 }
40
41 int cpu_cris_handle_mmu_fault(CPUState * env, target_ulong address, int rw,
42 int mmu_idx, int is_softmmu)
43 {
44 env->exception_index = 0xaa;
45 env->debug1 = address;
46 cpu_dump_state(env, stderr, fprintf, 0);
47 env->pregs[PR_ERP] = env->pc;
48 return 1;
49 }
50
51 target_phys_addr_t cpu_get_phys_page_debug(CPUState * env, target_ulong addr)
52 {
53 return addr;
54 }
55
56 #else /* !CONFIG_USER_ONLY */
57
58
59 static void cris_shift_ccs(CPUState *env)
60 {
61 uint32_t ccs;
62 /* Apply the ccs shift. */
63 ccs = env->pregs[PR_CCS];
64 ccs = ((ccs & 0xc0000000) | ((ccs << 12) >> 2)) & ~0x3ff;
65 env->pregs[PR_CCS] = ccs;
66 }
67
68 int cpu_cris_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
69 int mmu_idx, int is_softmmu)
70 {
71 struct cris_mmu_result_t res;
72 int prot, miss;
73 int r = -1;
74 target_ulong phy;
75
76 D(printf ("%s addr=%x pc=%x rw=%x\n", __func__, address, env->pc, rw));
77 address &= TARGET_PAGE_MASK;
78 prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
79 miss = cris_mmu_translate(&res, env, address, rw, mmu_idx);
80 if (miss)
81 {
82 if (env->exception_index == EXCP_MMU_FAULT)
83 cpu_abort(env,
84 "CRIS: Illegal recursive bus fault."
85 "addr=%x rw=%d\n",
86 address, rw);
87
88 env->exception_index = EXCP_MMU_FAULT;
89 env->fault_vector = res.bf_vec;
90 r = 1;
91 }
92 else
93 {
94 phy = res.phy;
95 prot = res.prot;
96 address &= TARGET_PAGE_MASK;
97 r = tlb_set_page(env, address, phy, prot, mmu_idx, is_softmmu);
98 }
99 if (r > 0)
100 D(fprintf(logfile, "%s returns %d irqreq=%x addr=%x ismmu=%d vec=%x\n",
101 __func__, r, env->interrupt_request,
102 address, is_softmmu, res.bf_vec));
103 return r;
104 }
105
106 void do_interrupt(CPUState *env)
107 {
108 int ex_vec = -1;
109
110 D(fprintf (logfile, "exception index=%d interrupt_req=%d\n",
111 env->exception_index,
112 env->interrupt_request));
113
114 switch (env->exception_index)
115 {
116 case EXCP_BREAK:
117 /* These exceptions are genereated by the core itself.
118 ERP should point to the insn following the brk. */
119 ex_vec = env->trap_vector;
120 env->pregs[PR_ERP] = env->pc + 2;
121 break;
122
123 case EXCP_MMU_FAULT:
124 ex_vec = env->fault_vector;
125 env->pregs[PR_ERP] = env->pc;
126 break;
127
128 default:
129 /* Is the core accepting interrupts? */
130 if (!(env->pregs[PR_CCS] & I_FLAG))
131 return;
132 /* The interrupt controller gives us the
133 vector. */
134 ex_vec = env->interrupt_vector;
135 /* Normal interrupts are taken between
136 TB's. env->pc is valid here. */
137 env->pregs[PR_ERP] = env->pc;
138 break;
139 }
140
141 if ((env->pregs[PR_CCS] & U_FLAG)) {
142 D(fprintf(logfile, "excp isr=%x PC=%x SP=%x ERP=%x pid=%x ccs=%x cc=%d %x\n",
143 ex_vec, env->pc,
144 env->regs[R_SP],
145 env->pregs[PR_ERP], env->pregs[PR_PID],
146 env->pregs[PR_CCS],
147 env->cc_op, env->cc_mask));
148 }
149
150 env->pc = ldl_code(env->pregs[PR_EBP] + ex_vec * 4);
151
152 if (env->pregs[PR_CCS] & U_FLAG) {
153 /* Swap stack pointers. */
154 env->pregs[PR_USP] = env->regs[R_SP];
155 env->regs[R_SP] = env->ksp;
156 }
157
158 /* Apply the CRIS CCS shift. Clears U if set. */
159 cris_shift_ccs(env);
160 D(fprintf (logfile, "%s isr=%x vec=%x ccs=%x pid=%d erp=%x\n",
161 __func__, env->pc, ex_vec,
162 env->pregs[PR_CCS],
163 env->pregs[PR_PID],
164 env->pregs[PR_ERP]));
165 }
166
167 target_phys_addr_t cpu_get_phys_page_debug(CPUState * env, target_ulong addr)
168 {
169 uint32_t phy = addr;
170 struct cris_mmu_result_t res;
171 int miss;
172 miss = cris_mmu_translate(&res, env, addr, 0, 0);
173 if (!miss)
174 phy = res.phy;
175 D(fprintf(stderr, "%s %x -> %x\n", __func__, addr, phy));
176 return phy;
177 }
178 #endif