]> git.proxmox.com Git - qemu.git/blob - target-microblaze/cpu.h
microblaze: Add definitions for FSR reg fields
[qemu.git] / target-microblaze / cpu.h
1 /*
2 * MicroBlaze virtual CPU header
3 *
4 * Copyright (c) 2009 Edgar E. Iglesias
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19 #ifndef CPU_MICROBLAZE_H
20 #define CPU_MICROBLAZE_H
21
22 #define TARGET_LONG_BITS 32
23
24 #define CPUState struct CPUMBState
25
26 #include "cpu-defs.h"
27 struct CPUMBState;
28 #if !defined(CONFIG_USER_ONLY)
29 #include "mmu.h"
30 #endif
31
32 #define TARGET_HAS_ICE 1
33
34 #define ELF_MACHINE EM_MICROBLAZE
35
36 #define EXCP_NMI 1
37 #define EXCP_MMU 2
38 #define EXCP_IRQ 3
39 #define EXCP_BREAK 4
40 #define EXCP_HW_BREAK 5
41 #define EXCP_HW_EXCP 6
42
43 /* Register aliases. R0 - R15 */
44 #define R_SP 1
45 #define SR_PC 0
46 #define SR_MSR 1
47 #define SR_EAR 3
48 #define SR_ESR 5
49 #define SR_FSR 7
50 #define SR_BTR 0xb
51 #define SR_EDR 0xd
52
53 /* MSR flags. */
54 #define MSR_BE (1<<0) /* 0x001 */
55 #define MSR_IE (1<<1) /* 0x002 */
56 #define MSR_C (1<<2) /* 0x004 */
57 #define MSR_BIP (1<<3) /* 0x008 */
58 #define MSR_FSL (1<<4) /* 0x010 */
59 #define MSR_ICE (1<<5) /* 0x020 */
60 #define MSR_DZ (1<<6) /* 0x040 */
61 #define MSR_DCE (1<<7) /* 0x080 */
62 #define MSR_EE (1<<8) /* 0x100 */
63 #define MSR_EIP (1<<9) /* 0x200 */
64 #define MSR_CC (1<<31)
65
66 /* Machine State Register (MSR) Fields */
67 #define MSR_UM (1<<11) /* User Mode */
68 #define MSR_UMS (1<<12) /* User Mode Save */
69 #define MSR_VM (1<<13) /* Virtual Mode */
70 #define MSR_VMS (1<<14) /* Virtual Mode Save */
71
72 #define MSR_KERNEL MSR_EE|MSR_VM
73 //#define MSR_USER MSR_KERNEL|MSR_UM|MSR_IE
74 #define MSR_KERNEL_VMS MSR_EE|MSR_VMS
75 //#define MSR_USER_VMS MSR_KERNEL_VMS|MSR_UMS|MSR_IE
76
77 /* Exception State Register (ESR) Fields */
78 #define ESR_DIZ (1<<11) /* Zone Protection */
79 #define ESR_S (1<<10) /* Store instruction */
80
81 #define ESR_EC_FSL 0
82 #define ESR_EC_UNALIGNED_DATA 1
83 #define ESR_EC_ILLEGAL_OP 2
84 #define ESR_EC_INSN_BUS 3
85 #define ESR_EC_DATA_BUS 4
86 #define ESR_EC_DIVZERO 5
87 #define ESR_EC_FPU 6
88 #define ESR_EC_PRIVINSN 7
89 #define ESR_EC_DATA_STORAGE 8
90 #define ESR_EC_INSN_STORAGE 9
91 #define ESR_EC_DATA_TLB 10
92 #define ESR_EC_INSN_TLB 11
93
94 /* Floating Point Status Register (FSR) Bits */
95 #define FSR_IO (1<<4) /* Invalid operation */
96 #define FSR_DZ (1<<3) /* Divide-by-zero */
97 #define FSR_OF (1<<2) /* Overflow */
98 #define FSR_UF (1<<1) /* Underflow */
99 #define FSR_DO (1<<0) /* Denormalized operand error */
100
101 /* Version reg. */
102 /* Basic PVR mask */
103 #define PVR0_PVR_FULL_MASK 0x80000000
104 #define PVR0_USE_BARREL_MASK 0x40000000
105 #define PVR0_USE_DIV_MASK 0x20000000
106 #define PVR0_USE_HW_MUL_MASK 0x10000000
107 #define PVR0_USE_FPU_MASK 0x08000000
108 #define PVR0_USE_EXC_MASK 0x04000000
109 #define PVR0_USE_ICACHE_MASK 0x02000000
110 #define PVR0_USE_DCACHE_MASK 0x01000000
111 #define PVR0_USE_MMU 0x00800000 /* new */
112 #define PVR0_VERSION_MASK 0x0000FF00
113 #define PVR0_USER1_MASK 0x000000FF
114
115 /* User 2 PVR mask */
116 #define PVR1_USER2_MASK 0xFFFFFFFF
117
118 /* Configuration PVR masks */
119 #define PVR2_D_OPB_MASK 0x80000000
120 #define PVR2_D_LMB_MASK 0x40000000
121 #define PVR2_I_OPB_MASK 0x20000000
122 #define PVR2_I_LMB_MASK 0x10000000
123 #define PVR2_INTERRUPT_IS_EDGE_MASK 0x08000000
124 #define PVR2_EDGE_IS_POSITIVE_MASK 0x04000000
125 #define PVR2_D_PLB_MASK 0x02000000 /* new */
126 #define PVR2_I_PLB_MASK 0x01000000 /* new */
127 #define PVR2_INTERCONNECT 0x00800000 /* new */
128 #define PVR2_USE_EXTEND_FSL 0x00080000 /* new */
129 #define PVR2_USE_FSL_EXC 0x00040000 /* new */
130 #define PVR2_USE_MSR_INSTR 0x00020000
131 #define PVR2_USE_PCMP_INSTR 0x00010000
132 #define PVR2_AREA_OPTIMISED 0x00008000
133 #define PVR2_USE_BARREL_MASK 0x00004000
134 #define PVR2_USE_DIV_MASK 0x00002000
135 #define PVR2_USE_HW_MUL_MASK 0x00001000
136 #define PVR2_USE_FPU_MASK 0x00000800
137 #define PVR2_USE_MUL64_MASK 0x00000400
138 #define PVR2_USE_FPU2_MASK 0x00000200 /* new */
139 #define PVR2_USE_IPLBEXC 0x00000100
140 #define PVR2_USE_DPLBEXC 0x00000080
141 #define PVR2_OPCODE_0x0_ILL_MASK 0x00000040
142 #define PVR2_UNALIGNED_EXC_MASK 0x00000020
143 #define PVR2_ILL_OPCODE_EXC_MASK 0x00000010
144 #define PVR2_IOPB_BUS_EXC_MASK 0x00000008
145 #define PVR2_DOPB_BUS_EXC_MASK 0x00000004
146 #define PVR2_DIV_ZERO_EXC_MASK 0x00000002
147 #define PVR2_FPU_EXC_MASK 0x00000001
148
149 /* Debug and exception PVR masks */
150 #define PVR3_DEBUG_ENABLED_MASK 0x80000000
151 #define PVR3_NUMBER_OF_PC_BRK_MASK 0x1E000000
152 #define PVR3_NUMBER_OF_RD_ADDR_BRK_MASK 0x00380000
153 #define PVR3_NUMBER_OF_WR_ADDR_BRK_MASK 0x0000E000
154 #define PVR3_FSL_LINKS_MASK 0x00000380
155
156 /* ICache config PVR masks */
157 #define PVR4_USE_ICACHE_MASK 0x80000000
158 #define PVR4_ICACHE_ADDR_TAG_BITS_MASK 0x7C000000
159 #define PVR4_ICACHE_USE_FSL_MASK 0x02000000
160 #define PVR4_ICACHE_ALLOW_WR_MASK 0x01000000
161 #define PVR4_ICACHE_LINE_LEN_MASK 0x00E00000
162 #define PVR4_ICACHE_BYTE_SIZE_MASK 0x001F0000
163
164 /* DCache config PVR masks */
165 #define PVR5_USE_DCACHE_MASK 0x80000000
166 #define PVR5_DCACHE_ADDR_TAG_BITS_MASK 0x7C000000
167 #define PVR5_DCACHE_USE_FSL_MASK 0x02000000
168 #define PVR5_DCACHE_ALLOW_WR_MASK 0x01000000
169 #define PVR5_DCACHE_LINE_LEN_MASK 0x00E00000
170 #define PVR5_DCACHE_BYTE_SIZE_MASK 0x001F0000
171
172 /* ICache base address PVR mask */
173 #define PVR6_ICACHE_BASEADDR_MASK 0xFFFFFFFF
174
175 /* ICache high address PVR mask */
176 #define PVR7_ICACHE_HIGHADDR_MASK 0xFFFFFFFF
177
178 /* DCache base address PVR mask */
179 #define PVR8_DCACHE_BASEADDR_MASK 0xFFFFFFFF
180
181 /* DCache high address PVR mask */
182 #define PVR9_DCACHE_HIGHADDR_MASK 0xFFFFFFFF
183
184 /* Target family PVR mask */
185 #define PVR10_TARGET_FAMILY_MASK 0xFF000000
186
187 /* MMU descrtiption */
188 #define PVR11_USE_MMU 0xC0000000
189 #define PVR11_MMU_ITLB_SIZE 0x38000000
190 #define PVR11_MMU_DTLB_SIZE 0x07000000
191 #define PVR11_MMU_TLB_ACCESS 0x00C00000
192 #define PVR11_MMU_ZONES 0x003C0000
193 /* MSR Reset value PVR mask */
194 #define PVR11_MSR_RESET_VALUE_MASK 0x000007FF
195
196
197
198 /* CPU flags. */
199
200 /* Condition codes. */
201 #define CC_GE 5
202 #define CC_GT 4
203 #define CC_LE 3
204 #define CC_LT 2
205 #define CC_NE 1
206 #define CC_EQ 0
207
208 #define NB_MMU_MODES 3
209 typedef struct CPUMBState {
210 uint32_t debug;
211 uint32_t btaken;
212 uint32_t btarget;
213 uint32_t bimm;
214
215 uint32_t imm;
216 uint32_t regs[33];
217 uint32_t sregs[24];
218
219 /* Internal flags. */
220 #define IMM_FLAG 4
221 #define MSR_EE_FLAG (1 << 8)
222 #define DRTI_FLAG (1 << 16)
223 #define DRTE_FLAG (1 << 17)
224 #define DRTB_FLAG (1 << 18)
225 #define D_FLAG (1 << 19) /* Bit in ESR. */
226 /* TB dependant CPUState. */
227 #define IFLAGS_TB_MASK (D_FLAG | IMM_FLAG | DRTI_FLAG | DRTE_FLAG | DRTB_FLAG)
228 uint32_t iflags;
229
230 struct {
231 uint32_t regs[16];
232 } pvr;
233
234 #if !defined(CONFIG_USER_ONLY)
235 /* Unified MMU. */
236 struct microblaze_mmu mmu;
237 #endif
238
239 CPU_COMMON
240 } CPUMBState;
241
242 CPUState *cpu_mb_init(const char *cpu_model);
243 int cpu_mb_exec(CPUState *s);
244 void cpu_mb_close(CPUState *s);
245 void do_interrupt(CPUState *env);
246 /* you can call this signal handler from your SIGBUS and SIGSEGV
247 signal handlers to inform the virtual CPU of exceptions. non zero
248 is returned if the signal was handled by the virtual CPU. */
249 int cpu_mb_signal_handler(int host_signum, void *pinfo,
250 void *puc);
251
252 enum {
253 CC_OP_DYNAMIC, /* Use env->cc_op */
254 CC_OP_FLAGS,
255 CC_OP_CMP,
256 };
257
258 /* FIXME: MB uses variable pages down to 1K but linux only uses 4k. */
259 #define TARGET_PAGE_BITS 12
260 #define MMAP_SHIFT TARGET_PAGE_BITS
261
262 #define TARGET_PHYS_ADDR_SPACE_BITS 32
263 #define TARGET_VIRT_ADDR_SPACE_BITS 32
264
265 #define cpu_init cpu_mb_init
266 #define cpu_exec cpu_mb_exec
267 #define cpu_gen_code cpu_mb_gen_code
268 #define cpu_signal_handler cpu_mb_signal_handler
269
270 #define CPU_SAVE_VERSION 1
271
272 /* MMU modes definitions */
273 #define MMU_MODE0_SUFFIX _nommu
274 #define MMU_MODE1_SUFFIX _kernel
275 #define MMU_MODE2_SUFFIX _user
276 #define MMU_NOMMU_IDX 0
277 #define MMU_KERNEL_IDX 1
278 #define MMU_USER_IDX 2
279 /* See NB_MMU_MODES further up the file. */
280
281 static inline int cpu_mmu_index (CPUState *env)
282 {
283 /* Are we in nommu mode?. */
284 if (!(env->sregs[SR_MSR] & MSR_VM))
285 return MMU_NOMMU_IDX;
286
287 if (env->sregs[SR_MSR] & MSR_UM)
288 return MMU_USER_IDX;
289 return MMU_KERNEL_IDX;
290 }
291
292 int cpu_mb_handle_mmu_fault(CPUState *env, target_ulong address, int rw,
293 int mmu_idx, int is_softmmu);
294 #define cpu_handle_mmu_fault cpu_mb_handle_mmu_fault
295
296 #if defined(CONFIG_USER_ONLY)
297 static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
298 {
299 if (newsp)
300 env->regs[R_SP] = newsp;
301 env->regs[3] = 0;
302 }
303 #endif
304
305 static inline void cpu_set_tls(CPUState *env, target_ulong newtls)
306 {
307 }
308
309 static inline int cpu_interrupts_enabled(CPUState *env)
310 {
311 return env->sregs[SR_MSR] & MSR_IE;
312 }
313
314 #include "cpu-all.h"
315
316 static inline target_ulong cpu_get_pc(CPUState *env)
317 {
318 return env->sregs[SR_PC];
319 }
320
321 static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
322 target_ulong *cs_base, int *flags)
323 {
324 *pc = env->sregs[SR_PC];
325 *cs_base = 0;
326 *flags = (env->iflags & IFLAGS_TB_MASK) |
327 (env->sregs[SR_MSR] & (MSR_UM | MSR_VM | MSR_EE));
328 }
329
330 #if !defined(CONFIG_USER_ONLY)
331 void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
332 int is_asi, int size);
333 #endif
334 #endif