]> git.proxmox.com Git - qemu.git/blob - target-ppc/mmu-hash32.h
mmu-hash*: Remove permission checking from find_pte{32, 64}()
[qemu.git] / target-ppc / mmu-hash32.h
1 #if !defined (__MMU_HASH32_H__)
2 #define __MMU_HASH32_H__
3
4 #ifndef CONFIG_USER_ONLY
5
6 hwaddr get_pteg_offset32(CPUPPCState *env, hwaddr hash);
7 hwaddr ppc_hash32_get_phys_page_debug(CPUPPCState *env, target_ulong addr);
8 int ppc_hash32_handle_mmu_fault(CPUPPCState *env, target_ulong address, int rw,
9 int mmu_idx);
10
11 /*
12 * Segment register definitions
13 */
14
15 #define SR32_T 0x80000000
16 #define SR32_KS 0x40000000
17 #define SR32_KP 0x20000000
18 #define SR32_NX 0x10000000
19 #define SR32_VSID 0x00ffffff
20
21 /*
22 * Block Address Translation (BAT) definitions
23 */
24
25 #define BATU32_BEPIU 0xf0000000
26 #define BATU32_BEPIL 0x0ffe0000
27 #define BATU32_BEPI 0xfffe0000
28 #define BATU32_BL 0x00001ffc
29 #define BATU32_VS 0x00000002
30 #define BATU32_VP 0x00000001
31
32
33 #define BATL32_BRPNU 0xf0000000
34 #define BATL32_BRPNL 0x0ffe0000
35 #define BATL32_BRPN 0xfffe0000
36 #define BATL32_WIMG 0x00000078
37 #define BATL32_PP 0x00000003
38
39 /* PowerPC 601 has slightly different BAT registers */
40
41 #define BATU32_601_KS 0x00000008
42 #define BATU32_601_KP 0x00000004
43 #define BATU32_601_PP 0x00000003
44
45 #define BATL32_601_V 0x00000040
46 #define BATL32_601_BL 0x0000003f
47
48 /*
49 * Hash page table definitions
50 */
51
52 #define HPTES_PER_GROUP 8
53 #define HASH_PTE_SIZE_32 8
54 #define HASH_PTEG_SIZE_32 (HASH_PTE_SIZE_32 * HPTES_PER_GROUP)
55
56 #define HPTE32_V_VALID 0x80000000
57 #define HPTE32_V_VSID 0x7fffff80
58 #define HPTE32_V_SECONDARY 0x00000040
59 #define HPTE32_V_API 0x0000003f
60 #define HPTE32_V_COMPARE(x, y) (!(((x) ^ (y)) & 0x7fffffbf))
61
62 #define HPTE32_R_RPN 0xfffff000
63 #define HPTE32_R_R 0x00000100
64 #define HPTE32_R_C 0x00000080
65 #define HPTE32_R_W 0x00000040
66 #define HPTE32_R_I 0x00000020
67 #define HPTE32_R_M 0x00000010
68 #define HPTE32_R_G 0x00000008
69 #define HPTE32_R_WIMG 0x00000078
70 #define HPTE32_R_PP 0x00000003
71
72 static inline target_ulong ppc_hash32_load_hpte0(CPUPPCState *env,
73 hwaddr pte_offset)
74 {
75 assert(!env->external_htab); /* Not supported on 32-bit for now */
76 return ldl_phys(env->htab_base + pte_offset);
77 }
78
79 static inline target_ulong ppc_hash32_load_hpte1(CPUPPCState *env,
80 hwaddr pte_offset)
81 {
82 assert(!env->external_htab); /* Not supported on 32-bit for now */
83 return ldl_phys(env->htab_base + pte_offset + HASH_PTE_SIZE_32/2);
84 }
85
86 static inline void ppc_hash32_store_hpte0(CPUPPCState *env,
87 hwaddr pte_offset, target_ulong pte0)
88 {
89 assert(!env->external_htab); /* Not supported on 32-bit for now */
90 stl_phys(env->htab_base + pte_offset, pte0);
91 }
92
93 static inline void ppc_hash32_store_hpte1(CPUPPCState *env,
94 hwaddr pte_offset, target_ulong pte1)
95 {
96 assert(!env->external_htab); /* Not supported on 32-bit for now */
97 stl_phys(env->htab_base + pte_offset + HASH_PTE_SIZE_32/2, pte1);
98 }
99
100 typedef struct {
101 uint32_t pte0, pte1;
102 } ppc_hash_pte32_t;
103
104 #endif /* CONFIG_USER_ONLY */
105
106 #endif /* __MMU_HASH32_H__ */