]> git.proxmox.com Git - qemu.git/blob - target-xtensa/cpu.h
target-xtensa: implement CPENABLE and PRID SRs
[qemu.git] / target-xtensa / cpu.h
1 /*
2 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
7 * * Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * * Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * * Neither the name of the Open Source and Linux Lab nor the
13 * names of its contributors may be used to endorse or promote products
14 * derived from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28 #ifndef CPU_XTENSA_H
29 #define CPU_XTENSA_H
30
31 #define TARGET_LONG_BITS 32
32 #define ELF_MACHINE EM_XTENSA
33
34 #define CPUState struct CPUXtensaState
35
36 #include "config.h"
37 #include "qemu-common.h"
38 #include "cpu-defs.h"
39
40 #define TARGET_HAS_ICE 1
41
42 #define NB_MMU_MODES 4
43
44 #define TARGET_PHYS_ADDR_SPACE_BITS 32
45 #define TARGET_VIRT_ADDR_SPACE_BITS 32
46 #define TARGET_PAGE_BITS 12
47
48 enum {
49 /* Additional instructions */
50 XTENSA_OPTION_CODE_DENSITY,
51 XTENSA_OPTION_LOOP,
52 XTENSA_OPTION_EXTENDED_L32R,
53 XTENSA_OPTION_16_BIT_IMUL,
54 XTENSA_OPTION_32_BIT_IMUL,
55 XTENSA_OPTION_32_BIT_IDIV,
56 XTENSA_OPTION_MAC16,
57 XTENSA_OPTION_MISC_OP,
58 XTENSA_OPTION_COPROCESSOR,
59 XTENSA_OPTION_BOOLEAN,
60 XTENSA_OPTION_FP_COPROCESSOR,
61 XTENSA_OPTION_MP_SYNCHRO,
62 XTENSA_OPTION_CONDITIONAL_STORE,
63
64 /* Interrupts and exceptions */
65 XTENSA_OPTION_EXCEPTION,
66 XTENSA_OPTION_RELOCATABLE_VECTOR,
67 XTENSA_OPTION_UNALIGNED_EXCEPTION,
68 XTENSA_OPTION_INTERRUPT,
69 XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT,
70 XTENSA_OPTION_TIMER_INTERRUPT,
71
72 /* Local memory */
73 XTENSA_OPTION_ICACHE,
74 XTENSA_OPTION_ICACHE_TEST,
75 XTENSA_OPTION_ICACHE_INDEX_LOCK,
76 XTENSA_OPTION_DCACHE,
77 XTENSA_OPTION_DCACHE_TEST,
78 XTENSA_OPTION_DCACHE_INDEX_LOCK,
79 XTENSA_OPTION_IRAM,
80 XTENSA_OPTION_IROM,
81 XTENSA_OPTION_DRAM,
82 XTENSA_OPTION_DROM,
83 XTENSA_OPTION_XLMI,
84 XTENSA_OPTION_HW_ALIGNMENT,
85 XTENSA_OPTION_MEMORY_ECC_PARITY,
86
87 /* Memory protection and translation */
88 XTENSA_OPTION_REGION_PROTECTION,
89 XTENSA_OPTION_REGION_TRANSLATION,
90 XTENSA_OPTION_MMU,
91
92 /* Other */
93 XTENSA_OPTION_WINDOWED_REGISTER,
94 XTENSA_OPTION_PROCESSOR_INTERFACE,
95 XTENSA_OPTION_MISC_SR,
96 XTENSA_OPTION_THREAD_POINTER,
97 XTENSA_OPTION_PROCESSOR_ID,
98 XTENSA_OPTION_DEBUG,
99 XTENSA_OPTION_TRACE_PORT,
100 };
101
102 enum {
103 THREADPTR = 231,
104 FCR = 232,
105 FSR = 233,
106 };
107
108 enum {
109 LBEG = 0,
110 LEND = 1,
111 LCOUNT = 2,
112 SAR = 3,
113 LITBASE = 5,
114 SCOMPARE1 = 12,
115 WINDOW_BASE = 72,
116 WINDOW_START = 73,
117 EPC1 = 177,
118 DEPC = 192,
119 EPS2 = 194,
120 EXCSAVE1 = 209,
121 CPENABLE = 224,
122 INTSET = 226,
123 INTCLEAR = 227,
124 INTENABLE = 228,
125 PS = 230,
126 EXCCAUSE = 232,
127 CCOUNT = 234,
128 PRID = 235,
129 EXCVADDR = 238,
130 CCOMPARE = 240,
131 };
132
133 #define PS_INTLEVEL 0xf
134 #define PS_INTLEVEL_SHIFT 0
135
136 #define PS_EXCM 0x10
137 #define PS_UM 0x20
138
139 #define PS_RING 0xc0
140 #define PS_RING_SHIFT 6
141
142 #define PS_OWB 0xf00
143 #define PS_OWB_SHIFT 8
144
145 #define PS_CALLINC 0x30000
146 #define PS_CALLINC_SHIFT 16
147 #define PS_CALLINC_LEN 2
148
149 #define PS_WOE 0x40000
150
151 #define MAX_NAREG 64
152 #define MAX_NINTERRUPT 32
153 #define MAX_NLEVEL 6
154 #define MAX_NNMI 1
155 #define MAX_NCCOMPARE 3
156
157 enum {
158 /* Static vectors */
159 EXC_RESET,
160 EXC_MEMORY_ERROR,
161
162 /* Dynamic vectors */
163 EXC_WINDOW_OVERFLOW4,
164 EXC_WINDOW_UNDERFLOW4,
165 EXC_WINDOW_OVERFLOW8,
166 EXC_WINDOW_UNDERFLOW8,
167 EXC_WINDOW_OVERFLOW12,
168 EXC_WINDOW_UNDERFLOW12,
169 EXC_IRQ,
170 EXC_KERNEL,
171 EXC_USER,
172 EXC_DOUBLE,
173 EXC_MAX
174 };
175
176 enum {
177 ILLEGAL_INSTRUCTION_CAUSE = 0,
178 SYSCALL_CAUSE,
179 INSTRUCTION_FETCH_ERROR_CAUSE,
180 LOAD_STORE_ERROR_CAUSE,
181 LEVEL1_INTERRUPT_CAUSE,
182 ALLOCA_CAUSE,
183 INTEGER_DIVIDE_BY_ZERO_CAUSE,
184 PRIVILEGED_CAUSE = 8,
185 LOAD_STORE_ALIGNMENT_CAUSE,
186
187 INSTR_PIF_DATA_ERROR_CAUSE = 12,
188 LOAD_STORE_PIF_DATA_ERROR_CAUSE,
189 INSTR_PIF_ADDR_ERROR_CAUSE,
190 LOAD_STORE_PIF_ADDR_ERROR_CAUSE,
191
192 INST_TLB_MISS_CAUSE,
193 INST_TLB_MULTI_HIT_CAUSE,
194 INST_FETCH_PRIVILEGE_CAUSE,
195 INST_FETCH_PROHIBITED_CAUSE = 20,
196 LOAD_STORE_TLB_MISS_CAUSE = 24,
197 LOAD_STORE_TLB_MULTI_HIT_CAUSE,
198 LOAD_STORE_PRIVILEGE_CAUSE,
199 LOAD_PROHIBITED_CAUSE = 28,
200 STORE_PROHIBITED_CAUSE,
201
202 COPROCESSOR0_DISABLED = 32,
203 };
204
205 typedef enum {
206 INTTYPE_LEVEL,
207 INTTYPE_EDGE,
208 INTTYPE_NMI,
209 INTTYPE_SOFTWARE,
210 INTTYPE_TIMER,
211 INTTYPE_DEBUG,
212 INTTYPE_WRITE_ERR,
213 INTTYPE_MAX
214 } interrupt_type;
215
216 typedef struct XtensaConfig {
217 const char *name;
218 uint64_t options;
219 unsigned nareg;
220 int excm_level;
221 int ndepc;
222 uint32_t exception_vector[EXC_MAX];
223 unsigned ninterrupt;
224 unsigned nlevel;
225 uint32_t interrupt_vector[MAX_NLEVEL + MAX_NNMI + 1];
226 uint32_t level_mask[MAX_NLEVEL + MAX_NNMI + 1];
227 uint32_t inttype_mask[INTTYPE_MAX];
228 struct {
229 uint32_t level;
230 interrupt_type inttype;
231 } interrupt[MAX_NINTERRUPT];
232 unsigned nccompare;
233 uint32_t timerint[MAX_NCCOMPARE];
234 uint32_t clock_freq_khz;
235 } XtensaConfig;
236
237 typedef struct CPUXtensaState {
238 const XtensaConfig *config;
239 uint32_t regs[16];
240 uint32_t pc;
241 uint32_t sregs[256];
242 uint32_t uregs[256];
243 uint32_t phys_regs[MAX_NAREG];
244
245 int pending_irq_level; /* level of last raised IRQ */
246 void **irq_inputs;
247 QEMUTimer *ccompare_timer;
248 uint32_t wake_ccount;
249 int64_t halt_clock;
250
251 int exception_taken;
252
253 CPU_COMMON
254 } CPUXtensaState;
255
256 #define cpu_init cpu_xtensa_init
257 #define cpu_exec cpu_xtensa_exec
258 #define cpu_gen_code cpu_xtensa_gen_code
259 #define cpu_signal_handler cpu_xtensa_signal_handler
260 #define cpu_list xtensa_cpu_list
261
262 CPUXtensaState *cpu_xtensa_init(const char *cpu_model);
263 void xtensa_translate_init(void);
264 int cpu_xtensa_exec(CPUXtensaState *s);
265 void do_interrupt(CPUXtensaState *s);
266 void check_interrupts(CPUXtensaState *s);
267 void xtensa_irq_init(CPUState *env);
268 void xtensa_advance_ccount(CPUState *env, uint32_t d);
269 void xtensa_timer_irq(CPUState *env, uint32_t id, uint32_t active);
270 int cpu_xtensa_signal_handler(int host_signum, void *pinfo, void *puc);
271 void xtensa_cpu_list(FILE *f, fprintf_function cpu_fprintf);
272 void xtensa_sync_window_from_phys(CPUState *env);
273 void xtensa_sync_phys_from_window(CPUState *env);
274
275 #define XTENSA_OPTION_BIT(opt) (((uint64_t)1) << (opt))
276
277 static inline bool xtensa_option_enabled(const XtensaConfig *config, int opt)
278 {
279 return (config->options & XTENSA_OPTION_BIT(opt)) != 0;
280 }
281
282 static inline int xtensa_get_cintlevel(const CPUState *env)
283 {
284 int level = (env->sregs[PS] & PS_INTLEVEL) >> PS_INTLEVEL_SHIFT;
285 if ((env->sregs[PS] & PS_EXCM) && env->config->excm_level > level) {
286 level = env->config->excm_level;
287 }
288 return level;
289 }
290
291 static inline int xtensa_get_ring(const CPUState *env)
292 {
293 if (xtensa_option_enabled(env->config, XTENSA_OPTION_MMU)) {
294 return (env->sregs[PS] & PS_RING) >> PS_RING_SHIFT;
295 } else {
296 return 0;
297 }
298 }
299
300 static inline int xtensa_get_cring(const CPUState *env)
301 {
302 if (xtensa_option_enabled(env->config, XTENSA_OPTION_MMU) &&
303 (env->sregs[PS] & PS_EXCM) == 0) {
304 return (env->sregs[PS] & PS_RING) >> PS_RING_SHIFT;
305 } else {
306 return 0;
307 }
308 }
309
310 /* MMU modes definitions */
311 #define MMU_MODE0_SUFFIX _ring0
312 #define MMU_MODE1_SUFFIX _ring1
313 #define MMU_MODE2_SUFFIX _ring2
314 #define MMU_MODE3_SUFFIX _ring3
315
316 static inline int cpu_mmu_index(CPUState *env)
317 {
318 return xtensa_get_cring(env);
319 }
320
321 #define XTENSA_TBFLAG_RING_MASK 0x3
322 #define XTENSA_TBFLAG_EXCM 0x4
323 #define XTENSA_TBFLAG_LITBASE 0x8
324
325 static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
326 target_ulong *cs_base, int *flags)
327 {
328 *pc = env->pc;
329 *cs_base = 0;
330 *flags = 0;
331 *flags |= xtensa_get_ring(env);
332 if (env->sregs[PS] & PS_EXCM) {
333 *flags |= XTENSA_TBFLAG_EXCM;
334 }
335 if (xtensa_option_enabled(env->config, XTENSA_OPTION_EXTENDED_L32R) &&
336 (env->sregs[LITBASE] & 1)) {
337 *flags |= XTENSA_TBFLAG_LITBASE;
338 }
339 }
340
341 #include "cpu-all.h"
342 #include "exec-all.h"
343
344 static inline int cpu_has_work(CPUState *env)
345 {
346 return env->pending_irq_level;
347 }
348
349 static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
350 {
351 env->pc = tb->pc;
352 }
353
354 #endif