]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/Include/Chipset/ArmV7.h
ArmPlatformPkg: Fixed ArmPlatformPkg/ArmPlatform(-2ndstage).dsc builds
[mirror_edk2.git] / ArmPkg / Include / Chipset / ArmV7.h
CommitLineData
2ef2b01e
A
1/** @file\r
2\r
d6ebcab7 3 Copyright (c) 2008 - 2009, Apple Inc. All rights reserved.<BR>\r
bd6b9799 4 Copyright (c) 2011, ARM Ltd. All rights reserved.<BR>\r
2ef2b01e 5\r
d6ebcab7 6 This program and the accompanying materials\r
2ef2b01e
A
7 are licensed and made available under the terms and conditions of the BSD License\r
8 which accompanies this distribution. The full text of the license may be found at\r
9 http://opensource.org/licenses/bsd-license.php\r
10\r
11 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13\r
14**/\r
15\r
5dea9bd6 16#ifndef __ARM_V7_H__\r
17#define __ARM_V7_H__\r
2ef2b01e 18\r
11c20f4e 19#include <Chipset/ArmV7Mmu.h>\r
da9675a2 20#include <Chipset/ArmV7ArchTimer.h>\r
11c20f4e 21\r
2ef2b01e
A
22// Domain Access Control Register\r
23#define DOMAIN_ACCESS_CONTROL_MASK(a) (3UL << (2 * (a)))\r
24#define DOMAIN_ACCESS_CONTROL_NONE(a) (0UL << (2 * (a)))\r
25#define DOMAIN_ACCESS_CONTROL_CLIENT(a) (1UL << (2 * (a)))\r
26#define DOMAIN_ACCESS_CONTROL_RESERVED(a) (2UL << (2 * (a)))\r
27#define DOMAIN_ACCESS_CONTROL_MANAGER(a) (3UL << (2 * (a)))\r
28\r
11c20f4e 29// CPACR - Coprocessor Access Control Register definitions\r
1bfda055 30#define CPACR_CP_DENIED(cp) 0x00\r
31#define CPACR_CP_PRIV(cp) ((0x1 << ((cp) << 1)) & 0x0FFFFFFF)\r
32#define CPACR_CP_FULL(cp) ((0x3 << ((cp) << 1)) & 0x0FFFFFFF)\r
33#define CPACR_ASEDIS (1 << 31)\r
34#define CPACR_D32DIS (1 << 30)\r
35#define CPACR_CP_FULL_ACCESS 0x0FFFFFFF\r
36\r
11c20f4e 37// NSACR - Non-Secure Access Control Register definitions\r
1bfda055 38#define NSACR_CP(cp) ((1 << (cp)) & 0x3FFF)\r
39#define NSACR_NSD32DIS (1 << 14)\r
40#define NSACR_NSASEDIS (1 << 15)\r
41#define NSACR_PLE (1 << 16)\r
42#define NSACR_TL (1 << 17)\r
43#define NSACR_NS_SMP (1 << 18)\r
44#define NSACR_RFR (1 << 19)\r
45\r
11c20f4e 46// SCR - Secure Configuration Register definitions\r
1bfda055 47#define SCR_NS (1 << 0)\r
48#define SCR_IRQ (1 << 1)\r
49#define SCR_FIQ (1 << 2)\r
50#define SCR_EA (1 << 3)\r
51#define SCR_FW (1 << 4)\r
52#define SCR_AW (1 << 5)\r
53\r
bd6b9799 54// MIDR - Main ID Register definitions\r
55#define ARM_CPU_TYPE_MASK 0xFFF\r
56#define ARM_CPU_TYPE_A15 0xC0F\r
57#define ARM_CPU_TYPE_A9 0xC09\r
58#define ARM_CPU_TYPE_A5 0xC05\r
1bfda055 59\r
01bd6ea8 60#define ARM_VECTOR_TABLE_ALIGNMENT ((1 << 5)-1)\r
61\r
1bfda055 62VOID\r
63EFIAPI\r
bd6b9799 64ArmEnableSWPInstruction (\r
1bfda055 65 VOID\r
66 );\r
67\r
1bfda055 68UINTN \r
69EFIAPI\r
9e2b420e 70ArmReadCbar (\r
71 VOID\r
72 );\r
1bfda055 73\r
0530bfe3 74UINTN\r
75EFIAPI\r
9e2b420e 76ArmReadTpidrurw (\r
77 VOID\r
78 );\r
0530bfe3 79\r
0530bfe3 80VOID\r
81EFIAPI\r
9e2b420e 82ArmWriteTpidrurw (\r
83 UINTN Value\r
84 );\r
0530bfe3 85\r
da9675a2 86UINTN\r
87EFIAPI\r
88ArmIsArchTimerImplemented (\r
89 VOID\r
90 );\r
91\r
bd6b9799 92UINTN\r
93EFIAPI\r
94ArmReadIdPfr1 (\r
95 VOID\r
96 );\r
97 \r
5dea9bd6 98#endif // __ARM_V7_H__\r