]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/Library/ArmLib/AArch64/AArch64Support.S
ArmPkg: Replace single dead loop.
[mirror_edk2.git] / ArmPkg / Library / ArmLib / AArch64 / AArch64Support.S
CommitLineData
25402f5d
HL
1#------------------------------------------------------------------------------\r
2#\r
3# Copyright (c) 2008 - 2010, Apple Inc. All rights reserved.<BR>\r
9401d6f4 4# Copyright (c) 2011 - 2014, ARM Limited. All rights reserved.\r
25402f5d
HL
5#\r
6# This program and the accompanying materials\r
7# are licensed and made available under the terms and conditions of the BSD License\r
8# which accompanies this distribution. The full text of the license may be found at\r
9# http://opensource.org/licenses/bsd-license.php\r
10#\r
11# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13#\r
14#------------------------------------------------------------------------------\r
15\r
16#include <Chipset/AArch64.h>\r
17#include <AsmMacroIoLibV8.h>\r
18\r
19.text\r
20.align 3\r
21\r
22GCC_ASM_EXPORT (ArmInvalidateInstructionCache)\r
23GCC_ASM_EXPORT (ArmInvalidateDataCacheEntryByMVA)\r
24GCC_ASM_EXPORT (ArmCleanDataCacheEntryByMVA)\r
25GCC_ASM_EXPORT (ArmCleanInvalidateDataCacheEntryByMVA)\r
26GCC_ASM_EXPORT (ArmInvalidateDataCacheEntryBySetWay)\r
27GCC_ASM_EXPORT (ArmCleanDataCacheEntryBySetWay)\r
28GCC_ASM_EXPORT (ArmCleanInvalidateDataCacheEntryBySetWay)\r
29GCC_ASM_EXPORT (ArmDrainWriteBuffer)\r
30GCC_ASM_EXPORT (ArmEnableMmu)\r
31GCC_ASM_EXPORT (ArmDisableMmu)\r
32GCC_ASM_EXPORT (ArmDisableCachesAndMmu)\r
33GCC_ASM_EXPORT (ArmMmuEnabled)\r
34GCC_ASM_EXPORT (ArmEnableDataCache)\r
35GCC_ASM_EXPORT (ArmDisableDataCache)\r
36GCC_ASM_EXPORT (ArmEnableInstructionCache)\r
37GCC_ASM_EXPORT (ArmDisableInstructionCache)\r
38GCC_ASM_EXPORT (ArmDisableAlignmentCheck)\r
39GCC_ASM_EXPORT (ArmEnableAlignmentCheck)\r
40GCC_ASM_EXPORT (ArmEnableBranchPrediction)\r
41GCC_ASM_EXPORT (ArmDisableBranchPrediction)\r
42GCC_ASM_EXPORT (AArch64AllDataCachesOperation)\r
43GCC_ASM_EXPORT (AArch64PerformPoUDataCacheOperation)\r
44GCC_ASM_EXPORT (ArmDataMemoryBarrier)\r
45GCC_ASM_EXPORT (ArmDataSyncronizationBarrier)\r
46GCC_ASM_EXPORT (ArmInstructionSynchronizationBarrier)\r
47GCC_ASM_EXPORT (ArmWriteVBar)\r
48GCC_ASM_EXPORT (ArmVFPImplemented)\r
49GCC_ASM_EXPORT (ArmEnableVFP)\r
50GCC_ASM_EXPORT (ArmCallWFI)\r
51GCC_ASM_EXPORT (ArmInvalidateInstructionAndDataTlb)\r
52GCC_ASM_EXPORT (ArmReadMpidr)\r
9401d6f4 53GCC_ASM_EXPORT (ArmReadMidr)\r
25402f5d
HL
54GCC_ASM_EXPORT (ArmReadTpidrurw)\r
55GCC_ASM_EXPORT (ArmWriteTpidrurw)\r
56GCC_ASM_EXPORT (ArmIsArchTimerImplemented)\r
57GCC_ASM_EXPORT (ArmReadIdPfr0)\r
58GCC_ASM_EXPORT (ArmReadIdPfr1)\r
59GCC_ASM_EXPORT (ArmWriteHcr)\r
60GCC_ASM_EXPORT (ArmReadCurrentEL)\r
61\r
62.set CTRL_M_BIT, (1 << 0)\r
63.set CTRL_A_BIT, (1 << 1)\r
64.set CTRL_C_BIT, (1 << 2)\r
65.set CTRL_I_BIT, (1 << 12)\r
66.set CTRL_V_BIT, (1 << 12)\r
67.set CPACR_VFP_BITS, (3 << 20)\r
68\r
69ASM_PFX(ArmInvalidateDataCacheEntryByMVA):\r
70 dc ivac, x0 // Invalidate single data cache line\r
71 dsb sy\r
72 isb\r
73 ret\r
74\r
75\r
76ASM_PFX(ArmCleanDataCacheEntryByMVA):\r
77 dc cvac, x0 // Clean single data cache line\r
78 dsb sy\r
79 isb\r
80 ret\r
81\r
82\r
83ASM_PFX(ArmCleanInvalidateDataCacheEntryByMVA):\r
84 dc civac, x0 // Clean and invalidate single data cache line\r
85 dsb sy\r
86 isb\r
87 ret\r
88\r
89\r
90ASM_PFX(ArmInvalidateDataCacheEntryBySetWay):\r
91 dc isw, x0 // Invalidate this line\r
92 dsb sy\r
93 isb\r
94 ret\r
95\r
96\r
97ASM_PFX(ArmCleanInvalidateDataCacheEntryBySetWay):\r
98 dc cisw, x0 // Clean and Invalidate this line\r
99 dsb sy\r
100 isb\r
101 ret\r
102\r
103\r
104ASM_PFX(ArmCleanDataCacheEntryBySetWay):\r
105 dc csw, x0 // Clean this line\r
106 dsb sy\r
107 isb\r
108 ret\r
109\r
110\r
111ASM_PFX(ArmInvalidateInstructionCache):\r
112 ic iallu // Invalidate entire instruction cache\r
113 dsb sy\r
114 isb\r
115 ret\r
116\r
117\r
118ASM_PFX(ArmEnableMmu):\r
119 EL1_OR_EL2_OR_EL3(x1)\r
1201: mrs x0, sctlr_el1 // Read System control register EL1\r
121 b 4f\r
1222: mrs x0, sctlr_el2 // Read System control register EL2\r
123 b 4f\r
1243: mrs x0, sctlr_el3 // Read System control register EL3\r
1254: orr x0, x0, #CTRL_M_BIT // Set MMU enable bit\r
126 EL1_OR_EL2_OR_EL3(x1)\r
70f89c0b 1271: tlbi vmalle1\r
25402f5d
HL
128 isb\r
129 msr sctlr_el1, x0 // Write back\r
130 b 4f\r
1312: tlbi alle2\r
132 isb\r
133 msr sctlr_el2, x0 // Write back\r
134 b 4f\r
1353: tlbi alle3\r
136 isb\r
137 msr sctlr_el3, x0 // Write back\r
1384: dsb sy\r
139 isb\r
140 ret\r
141\r
142\r
143ASM_PFX(ArmDisableMmu):\r
144 EL1_OR_EL2_OR_EL3(x1)\r
1451: mrs x0, sctlr_el1 // Read System Control Register EL1\r
146 b 4f\r
1472: mrs x0, sctlr_el2 // Read System Control Register EL2\r
148 b 4f\r
1493: mrs x0, sctlr_el3 // Read System Control Register EL3\r
1504: bic x0, x0, #CTRL_M_BIT // Clear MMU enable bit\r
151 EL1_OR_EL2_OR_EL3(x1)\r
1521: msr sctlr_el1, x0 // Write back\r
70f89c0b 153 tlbi vmalle1\r
25402f5d
HL
154 b 4f\r
1552: msr sctlr_el2, x0 // Write back\r
156 tlbi alle2\r
157 b 4f\r
1583: msr sctlr_el3, x0 // Write back\r
159 tlbi alle3\r
1604: dsb sy\r
161 isb\r
162 ret\r
163\r
164\r
165ASM_PFX(ArmDisableCachesAndMmu):\r
166 EL1_OR_EL2_OR_EL3(x1)\r
1671: mrs x0, sctlr_el1 // Get control register EL1\r
168 b 4f\r
1692: mrs x0, sctlr_el2 // Get control register EL2\r
170 b 4f\r
1713: mrs x0, sctlr_el3 // Get control register EL3\r
1724: bic x0, x0, #CTRL_M_BIT // Disable MMU\r
173 bic x0, x0, #CTRL_C_BIT // Disable D Cache\r
174 bic x0, x0, #CTRL_I_BIT // Disable I Cache\r
175 EL1_OR_EL2_OR_EL3(x1)\r
1761: msr sctlr_el1, x0 // Write back control register\r
177 b 4f\r
1782: msr sctlr_el2, x0 // Write back control register\r
179 b 4f\r
1803: msr sctlr_el3, x0 // Write back control register\r
1814: dsb sy\r
182 isb\r
183 ret\r
184\r
185\r
186ASM_PFX(ArmMmuEnabled):\r
187 EL1_OR_EL2_OR_EL3(x1)\r
1881: mrs x0, sctlr_el1 // Get control register EL1\r
189 b 4f\r
1902: mrs x0, sctlr_el2 // Get control register EL2\r
191 b 4f\r
1923: mrs x0, sctlr_el3 // Get control register EL3\r
1934: and x0, x0, #CTRL_M_BIT\r
194 ret\r
195\r
196\r
197ASM_PFX(ArmEnableDataCache):\r
198 EL1_OR_EL2_OR_EL3(x1)\r
1991: mrs x0, sctlr_el1 // Get control register EL1\r
200 b 4f\r
2012: mrs x0, sctlr_el2 // Get control register EL2\r
202 b 4f\r
2033: mrs x0, sctlr_el3 // Get control register EL3\r
2044: orr x0, x0, #CTRL_C_BIT // Set C bit\r
205 EL1_OR_EL2_OR_EL3(x1)\r
2061: msr sctlr_el1, x0 // Write back control register\r
207 b 4f\r
2082: msr sctlr_el2, x0 // Write back control register\r
209 b 4f\r
2103: msr sctlr_el3, x0 // Write back control register\r
2114: dsb sy\r
212 isb\r
213 ret\r
214\r
215\r
216ASM_PFX(ArmDisableDataCache):\r
217 EL1_OR_EL2_OR_EL3(x1)\r
2181: mrs x0, sctlr_el1 // Get control register EL1\r
219 b 4f\r
2202: mrs x0, sctlr_el2 // Get control register EL2\r
221 b 4f\r
2223: mrs x0, sctlr_el3 // Get control register EL3\r
2234: bic x0, x0, #CTRL_C_BIT // Clear C bit\r
224 EL1_OR_EL2_OR_EL3(x1)\r
2251: msr sctlr_el1, x0 // Write back control register\r
226 b 4f\r
2272: msr sctlr_el2, x0 // Write back control register\r
228 b 4f\r
2293: msr sctlr_el3, x0 // Write back control register\r
2304: dsb sy\r
231 isb\r
232 ret\r
233\r
234\r
235ASM_PFX(ArmEnableInstructionCache):\r
236 EL1_OR_EL2_OR_EL3(x1)\r
2371: mrs x0, sctlr_el1 // Get control register EL1\r
238 b 4f\r
2392: mrs x0, sctlr_el2 // Get control register EL2\r
240 b 4f\r
2413: mrs x0, sctlr_el3 // Get control register EL3\r
2424: orr x0, x0, #CTRL_I_BIT // Set I bit\r
243 EL1_OR_EL2_OR_EL3(x1)\r
2441: msr sctlr_el1, x0 // Write back control register\r
245 b 4f\r
2462: msr sctlr_el2, x0 // Write back control register\r
247 b 4f\r
2483: msr sctlr_el3, x0 // Write back control register\r
2494: dsb sy\r
250 isb\r
251 ret\r
252\r
253\r
254ASM_PFX(ArmDisableInstructionCache):\r
255 EL1_OR_EL2_OR_EL3(x1)\r
2561: mrs x0, sctlr_el1 // Get control register EL1\r
257 b 4f\r
2582: mrs x0, sctlr_el2 // Get control register EL2\r
259 b 4f\r
2603: mrs x0, sctlr_el3 // Get control register EL3\r
2614: bic x0, x0, #CTRL_I_BIT // Clear I bit\r
262 EL1_OR_EL2_OR_EL3(x1)\r
2631: msr sctlr_el1, x0 // Write back control register\r
264 b 4f\r
2652: msr sctlr_el2, x0 // Write back control register\r
266 b 4f\r
2673: msr sctlr_el3, x0 // Write back control register\r
2684: dsb sy\r
269 isb\r
270 ret\r
271\r
272\r
273ASM_PFX(ArmEnableAlignmentCheck):\r
274 EL1_OR_EL2(x1)\r
2751: mrs x0, sctlr_el1 // Get control register EL1\r
276 b 3f\r
2772: mrs x0, sctlr_el2 // Get control register EL2\r
2783: orr x0, x0, #CTRL_A_BIT // Set A (alignment check) bit\r
279 EL1_OR_EL2(x1)\r
2801: msr sctlr_el1, x0 // Write back control register\r
281 b 3f\r
2822: msr sctlr_el2, x0 // Write back control register\r
2833: dsb sy\r
284 isb\r
285 ret\r
286\r
287\r
288ASM_PFX(ArmDisableAlignmentCheck):\r
289 EL1_OR_EL2_OR_EL3(x1)\r
2901: mrs x0, sctlr_el1 // Get control register EL1\r
291 b 4f\r
2922: mrs x0, sctlr_el2 // Get control register EL2\r
293 b 4f\r
2943: mrs x0, sctlr_el3 // Get control register EL3\r
2954: bic x0, x0, #CTRL_A_BIT // Clear A (alignment check) bit\r
296 EL1_OR_EL2_OR_EL3(x1)\r
2971: msr sctlr_el1, x0 // Write back control register\r
298 b 4f\r
2992: msr sctlr_el2, x0 // Write back control register\r
300 b 4f\r
3013: msr sctlr_el3, x0 // Write back control register\r
3024: dsb sy\r
303 isb\r
304 ret\r
305\r
306\r
307// Always turned on in AArch64. Else implementation specific. Leave in for C compatibility for now\r
308ASM_PFX(ArmEnableBranchPrediction):\r
309 ret\r
310\r
311\r
312// Always turned on in AArch64. Else implementation specific. Leave in for C compatibility for now.\r
313ASM_PFX(ArmDisableBranchPrediction):\r
314 ret\r
315\r
316\r
317ASM_PFX(AArch64AllDataCachesOperation):\r
318// We can use regs 0-7 and 9-15 without having to save/restore.\r
319// Save our link register on the stack.\r
320 str x30, [sp, #-0x10]!\r
321 mov x1, x0 // Save Function call in x1\r
322 mrs x6, clidr_el1 // Read EL1 CLIDR\r
323 and x3, x6, #0x7000000 // Mask out all but Level of Coherency (LoC)\r
433a49a0
OM
324 lsr x3, x3, #23 // Left align cache level value - the level is shifted by 1 to the\r
325 // right to ease the access to CSSELR and the Set/Way operation.\r
25402f5d
HL
326 cbz x3, L_Finished // No need to clean if LoC is 0\r
327 mov x10, #0 // Start clean at cache level 0\r
328 b Loop1\r
329\r
330ASM_PFX(AArch64PerformPoUDataCacheOperation):\r
331// We can use regs 0-7 and 9-15 without having to save/restore.\r
332// Save our link register on the stack.\r
333 str x30, [sp, #-0x10]!\r
334 mov x1, x0 // Save Function call in x1\r
335 mrs x6, clidr_el1 // Read EL1 CLIDR\r
336 and x3, x6, #0x38000000 // Mask out all but Point of Unification (PoU)\r
433a49a0
OM
337 lsr x3, x3, #26 // Left align cache level value - the level is shifted by 1 to the\r
338 // right to ease the access to CSSELR and the Set/Way operation.\r
25402f5d
HL
339 cbz x3, L_Finished // No need to clean if LoC is 0\r
340 mov x10, #0 // Start clean at cache level 0\r
341\r
342Loop1:\r
343 add x2, x10, x10, lsr #1 // Work out 3x cachelevel for cache info\r
344 lsr x12, x6, x2 // bottom 3 bits are the Cache type for this level\r
345 and x12, x12, #7 // get those 3 bits alone\r
346 cmp x12, #2 // what cache at this level?\r
347 b.lt L_Skip // no cache or only instruction cache at this level\r
348 msr csselr_el1, x10 // write the Cache Size selection register with current level (CSSELR)\r
349 isb // isb to sync the change to the CacheSizeID reg\r
350 mrs x12, ccsidr_el1 // reads current Cache Size ID register (CCSIDR)\r
351 and x2, x12, #0x7 // extract the line length field\r
352 add x2, x2, #4 // add 4 for the line length offset (log2 16 bytes)\r
353 mov x4, #0x400\r
354 sub x4, x4, #1\r
355 and x4, x4, x12, lsr #3 // x4 is the max number on the way size (right aligned)\r
356 clz w5, w4 // w5 is the bit position of the way size increment\r
357 mov x7, #0x00008000\r
358 sub x7, x7, #1\r
359 and x7, x7, x12, lsr #13 // x7 is the max number of the index size (right aligned)\r
360\r
361Loop2:\r
362 mov x9, x4 // x9 working copy of the max way size (right aligned)\r
363\r
364Loop3:\r
365 lsl x11, x9, x5\r
366 orr x0, x10, x11 // factor in the way number and cache number\r
367 lsl x11, x7, x2\r
368 orr x0, x0, x11 // factor in the index number\r
369\r
370 blr x1 // Goto requested cache operation\r
371\r
372 subs x9, x9, #1 // decrement the way number\r
373 b.ge Loop3\r
374 subs x7, x7, #1 // decrement the index\r
375 b.ge Loop2\r
376L_Skip:\r
377 add x10, x10, #2 // increment the cache number\r
378 cmp x3, x10\r
379 b.gt Loop1\r
380\r
381L_Finished:\r
382 dsb sy\r
383 isb\r
384 ldr x30, [sp], #0x10\r
385 ret\r
386\r
387\r
388ASM_PFX(ArmDataMemoryBarrier):\r
389 dmb sy\r
390 ret\r
391\r
392\r
393ASM_PFX(ArmDataSyncronizationBarrier):\r
394ASM_PFX(ArmDrainWriteBuffer):\r
395 dsb sy\r
396 ret\r
397\r
398\r
399ASM_PFX(ArmInstructionSynchronizationBarrier):\r
400 isb\r
401 ret\r
402\r
403\r
404ASM_PFX(ArmWriteVBar):\r
405 EL1_OR_EL2_OR_EL3(x1)\r
4061: msr vbar_el1, x0 // Set the Address of the EL1 Vector Table in the VBAR register\r
407 b 4f\r
4082: msr vbar_el2, x0 // Set the Address of the EL2 Vector Table in the VBAR register\r
409 b 4f\r
4103: msr vbar_el3, x0 // Set the Address of the EL3 Vector Table in the VBAR register\r
4114: isb\r
412 ret\r
413\r
414ASM_PFX(ArmEnableVFP):\r
415 // Check whether floating-point is implemented in the processor.\r
416 mov x1, x30 // Save LR\r
417 bl ArmReadIdPfr0 // Read EL1 Processor Feature Register (PFR0)\r
418 mov x30, x1 // Restore LR\r
419 ands x0, x0, #AARCH64_PFR0_FP// Extract bits indicating VFP implementation\r
420 cmp x0, #0 // VFP is implemented if '0'.\r
421 b.ne 4f // Exit if VFP not implemented.\r
422 // FVP is implemented.\r
423 // Make sure VFP exceptions are not trapped (to any exception level).\r
424 mrs x0, cpacr_el1 // Read EL1 Coprocessor Access Control Register (CPACR)\r
425 orr x0, x0, #CPACR_VFP_BITS // Disable FVP traps to EL1\r
426 msr cpacr_el1, x0 // Write back EL1 Coprocessor Access Control Register (CPACR)\r
427 mov x1, #AARCH64_CPTR_TFP // TFP Bit for trapping VFP Exceptions\r
428 EL1_OR_EL2_OR_EL3(x2)\r
4291:ret // Not configurable in EL1\r
4302:mrs x0, cptr_el2 // Disable VFP traps to EL2\r
431 bic x0, x0, x1\r
432 msr cptr_el2, x0\r
433 ret\r
4343:mrs x0, cptr_el3 // Disable VFP traps to EL3\r
435 bic x0, x0, x1\r
436 msr cptr_el3, x0\r
4374:ret\r
438\r
439\r
440ASM_PFX(ArmCallWFI):\r
441 wfi\r
442 ret\r
443\r
444\r
445ASM_PFX(ArmInvalidateInstructionAndDataTlb):\r
446 EL1_OR_EL2_OR_EL3(x0)\r
70f89c0b 4471: tlbi vmalle1\r
25402f5d
HL
448 b 4f\r
4492: tlbi alle2\r
450 b 4f\r
4513: tlbi alle3\r
4524: dsb sy\r
453 isb\r
454 ret\r
455\r
456\r
457ASM_PFX(ArmReadMpidr):\r
458 mrs x0, mpidr_el1 // read EL1 MPIDR\r
459 ret\r
460\r
9401d6f4
OM
461ASM_PFX(ArmReadMidr):\r
462 mrs x0, midr_el1 // Read Main ID Register\r
463 ret\r
25402f5d
HL
464\r
465// Keep old function names for C compatibilty for now. Change later?\r
466ASM_PFX(ArmReadTpidrurw):\r
467 mrs x0, tpidr_el0 // read tpidr_el0 (v7 TPIDRURW) -> (v8 TPIDR_EL0)\r
468 ret\r
469\r
470\r
471// Keep old function names for C compatibilty for now. Change later?\r
472ASM_PFX(ArmWriteTpidrurw):\r
473 msr tpidr_el0, x0 // write tpidr_el0 (v7 TPIDRURW) -> (v8 TPIDR_EL0)\r
474 ret\r
475\r
476\r
477// Arch timers are mandatory on AArch64\r
478ASM_PFX(ArmIsArchTimerImplemented):\r
479 mov x0, #1\r
480 ret\r
481\r
482\r
483ASM_PFX(ArmReadIdPfr0):\r
484 mrs x0, id_aa64pfr0_el1 // Read ID_AA64PFR0 Register\r
485 ret\r
486\r
487\r
488// Q: id_aa64pfr1_el1 not defined yet. What does this funtion want to access?\r
489// A: used to setup arch timer. Check if we have security extensions, permissions to set stuff.\r
490// See: ArmPkg/Library/ArmArchTimerLib/AArch64/ArmArchTimerLib.c\r
491// Not defined yet, but stick in here for now, should read all zeros.\r
492ASM_PFX(ArmReadIdPfr1):\r
493 mrs x0, id_aa64pfr1_el1 // Read ID_PFR1 Register\r
494 ret\r
495\r
496// VOID ArmWriteHcr(UINTN Hcr)\r
497ASM_PFX(ArmWriteHcr):\r
498 msr hcr_el2, x0 // Write the passed HCR value\r
499 ret\r
500\r
501// UINTN ArmReadCurrentEL(VOID)\r
502ASM_PFX(ArmReadCurrentEL):\r
503 mrs x0, CurrentEL\r
504 ret\r
505\r
25402f5d 506ASM_FUNCTION_REMOVE_IF_UNREFERENCED\r