]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPlatformPkg/ArmVExpressPkg/ArmVExpress-RTSM-AEMv8Ax4-foundation.fdf
ArmPlatformPkg/ArmVExpressPkg: Clean line endings
[mirror_edk2.git] / ArmPlatformPkg / ArmVExpressPkg / ArmVExpress-RTSM-AEMv8Ax4-foundation.fdf
CommitLineData
f9cec5f1
HL
1#\r
2# Copyright (c) 2011, 2013, ARM Limited. All rights reserved.\r
3#\r
4# This program and the accompanying materials\r
5# are licensed and made available under the terms and conditions of the BSD License\r
6# which accompanies this distribution. The full text of the license may be found at\r
7# http://opensource.org/licenses/bsd-license.php\r
8#\r
9# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
10# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
11#\r
12\r
13################################################################################\r
14#\r
15# FD Section\r
16# The [FD] Section is made up of the definition statements and a\r
17# description of what goes into the Flash Device Image. Each FD section\r
18# defines one flash "device" image. A flash device image may be one of\r
19# the following: Removable media bootable image (like a boot floppy\r
20# image,) an Option ROM image (that would be "flashed" into an add-in\r
21# card,) a System "Flash" image (that would be burned into a system's\r
22# flash) or an Update ("Capsule") image that will be used to update and\r
23# existing system flash.\r
24#\r
25################################################################################\r
26\r
27[FD.RTSM_VE_Foundationv8_EFI]\r
28BaseAddress = 0xA0000000|gArmTokenSpaceGuid.PcdFdBaseAddress # The base address of the Firmware in RAM (Foundation model has no NOR Flash).\r
29Size = 0x00300000|gArmTokenSpaceGuid.PcdFdSize # The size in bytes of the FLASH Device\r
30ErasePolarity = 1\r
31\r
32# This one is tricky, it must be: BlockSize * NumBlocks = Size\r
33BlockSize = 0x00001000\r
34NumBlocks = 0x300\r
35\r
36################################################################################\r
37#\r
38# Following are lists of FD Region layout which correspond to the locations of different\r
39# images within the flash device.\r
40#\r
41# Regions must be defined in ascending order and may not overlap.\r
42#\r
43# A Layout Region start with a eight digit hex offset (leading "0x" required) followed by\r
44# the pipe "|" character, followed by the size of the region, also in hex with the leading\r
45# "0x" characters. Like:\r
46# Offset|Size\r
47# PcdOffsetCName|PcdSizeCName\r
48# RegionType <FV, DATA, or FILE>\r
49#\r
50################################################################################\r
51\r
520x00000000|0x00080000\r
53gArmTokenSpaceGuid.PcdSecureFvBaseAddress|gArmTokenSpaceGuid.PcdSecureFvSize\r
54FV = FVMAIN_SEC\r
55\r
560x00080000|0x00280000\r
57gArmTokenSpaceGuid.PcdFvBaseAddress|gArmTokenSpaceGuid.PcdFvSize\r
58FV = FVMAIN_COMPACT\r
59\r
60\r
61################################################################################\r
62#\r
63# FV Section\r
64#\r
65# [FV] section is used to define what components or modules are placed within a flash\r
66# device file. This section also defines order the components and modules are positioned\r
67# within the image. The [FV] section consists of define statements, set statements and\r
68# module statements.\r
69#\r
70################################################################################\r
71\r
72[FV.FVMAIN_SEC]\r
73FvAlignment = 16\r
74ERASE_POLARITY = 1\r
75MEMORY_MAPPED = TRUE\r
76STICKY_WRITE = TRUE\r
77LOCK_CAP = TRUE\r
78LOCK_STATUS = TRUE\r
79WRITE_DISABLED_CAP = TRUE\r
80WRITE_ENABLED_CAP = TRUE\r
81WRITE_STATUS = TRUE\r
82WRITE_LOCK_CAP = TRUE\r
83WRITE_LOCK_STATUS = TRUE\r
84READ_DISABLED_CAP = TRUE\r
85READ_ENABLED_CAP = TRUE\r
86READ_STATUS = TRUE\r
87READ_LOCK_CAP = TRUE\r
88READ_LOCK_STATUS = TRUE\r
89\r
90 INF ArmPlatformPkg/Sec/Sec.inf\r
91\r
92\r
93[FV.FvMain]\r
94BlockSize = 0x40\r
95NumBlocks = 0 # This FV gets compressed so make it just big enough\r
96FvAlignment = 16 # FV alignment and FV attributes setting.\r
97ERASE_POLARITY = 1\r
98MEMORY_MAPPED = TRUE\r
99STICKY_WRITE = TRUE\r
100LOCK_CAP = TRUE\r
101LOCK_STATUS = TRUE\r
102WRITE_DISABLED_CAP = TRUE\r
103WRITE_ENABLED_CAP = TRUE\r
104WRITE_STATUS = TRUE\r
105WRITE_LOCK_CAP = TRUE\r
106WRITE_LOCK_STATUS = TRUE\r
107READ_DISABLED_CAP = TRUE\r
108READ_ENABLED_CAP = TRUE\r
109READ_STATUS = TRUE\r
110READ_LOCK_CAP = TRUE\r
111READ_LOCK_STATUS = TRUE\r
112\r
113 INF MdeModulePkg/Core/Dxe/DxeMain.inf\r
114\r
115 #\r
116 # PI DXE Drivers producing Architectural Protocols (EFI Services)\r
117 #\r
118 INF ArmPkg/Drivers/CpuDxe/CpuDxe.inf\r
119 INF MdeModulePkg/Core/RuntimeDxe/RuntimeDxe.inf\r
120 INF MdeModulePkg/Universal/SecurityStubDxe/SecurityStubDxe.inf\r
121 INF MdeModulePkg/Universal/CapsuleRuntimeDxe/CapsuleRuntimeDxe.inf\r
122 INF MdeModulePkg/Universal/Variable/EmuRuntimeDxe/EmuVariableRuntimeDxe.inf\r
123 INF MdeModulePkg/Universal/FaultTolerantWriteDxe/FaultTolerantWriteDxe.inf\r
124 INF MdeModulePkg/Universal/MonotonicCounterRuntimeDxe/MonotonicCounterRuntimeDxe.inf\r
125 INF EmbeddedPkg/ResetRuntimeDxe/ResetRuntimeDxe.inf\r
126 INF EmbeddedPkg/RealTimeClockRuntimeDxe/RealTimeClockRuntimeDxe.inf\r
127 INF EmbeddedPkg/MetronomeDxe/MetronomeDxe.inf\r
128\r
129 INF MdeModulePkg/Universal/HiiDatabaseDxe/HiiDatabaseDxe.inf\r
130\r
131 #\r
132 # Multiple Console IO support\r
133 #\r
134 INF MdeModulePkg/Universal/Console/ConPlatformDxe/ConPlatformDxe.inf\r
135 INF MdeModulePkg/Universal/Console/ConSplitterDxe/ConSplitterDxe.inf\r
136 INF MdeModulePkg/Universal/Console/GraphicsConsoleDxe/GraphicsConsoleDxe.inf\r
137 INF MdeModulePkg/Universal/Console/TerminalDxe/TerminalDxe.inf\r
138 INF EmbeddedPkg/SerialDxe/SerialDxe.inf\r
139\r
017baa1c 140 INF ArmPkg/Drivers/ArmGic/ArmGicDxe.inf\r
f9cec5f1
HL
141 INF ArmPkg/Drivers/TimerDxe/TimerDxe.inf\r
142 INF MdeModulePkg/Universal/WatchdogTimerDxe/WatchdogTimer.inf\r
143\r
144 #\r
145 # Semi-hosting filesystem\r
146 #\r
147 INF ArmPkg/Filesystem/SemihostFs/SemihostFs.inf\r
148\r
149 #\r
150 # FAT filesystem + GPT/MBR partitioning\r
151 #\r
152 INF MdeModulePkg/Universal/Disk/DiskIoDxe/DiskIoDxe.inf\r
153 INF MdeModulePkg/Universal/Disk/PartitionDxe/PartitionDxe.inf\r
154 INF FatBinPkg/EnhancedFatDxe/Fat.inf\r
155 INF MdeModulePkg/Universal/Disk/UnicodeCollation/EnglishDxe/EnglishDxe.inf\r
156\r
157 #\r
974d6117
LE
158 # Platform Driver\r
159 #\r
160 INF ArmPlatformPkg/ArmVExpressPkg/ArmFvpDxe/ArmFvpDxe.inf\r
161 INF OvmfPkg/VirtioBlkDxe/VirtioBlk.inf\r
162\r
163 #\r
f9cec5f1
HL
164 # UEFI application (Shell Embedded Boot Loader)\r
165 #\r
166 INF ShellBinPkg/UefiShell/UefiShell.inf\r
167\r
168 #\r
169 # Bds\r
170 #\r
171 INF MdeModulePkg/Universal/DevicePathDxe/DevicePathDxe.inf\r
172 INF ArmPlatformPkg/Bds/Bds.inf\r
173\r
174\r
175[FV.FVMAIN_COMPACT]\r
176FvAlignment = 16\r
177ERASE_POLARITY = 1\r
178MEMORY_MAPPED = TRUE\r
179STICKY_WRITE = TRUE\r
180LOCK_CAP = TRUE\r
181LOCK_STATUS = TRUE\r
182WRITE_DISABLED_CAP = TRUE\r
183WRITE_ENABLED_CAP = TRUE\r
184WRITE_STATUS = TRUE\r
185WRITE_LOCK_CAP = TRUE\r
186WRITE_LOCK_STATUS = TRUE\r
187READ_DISABLED_CAP = TRUE\r
188READ_ENABLED_CAP = TRUE\r
189READ_STATUS = TRUE\r
190READ_LOCK_CAP = TRUE\r
191READ_LOCK_STATUS = TRUE\r
192\r
193!if $(EDK2_SKIP_PEICORE) == 1\r
194 INF ArmPlatformPkg/PrePi/PeiMPCore.inf\r
195!else\r
196 INF ArmPlatformPkg/PrePeiCore/PrePeiCoreMPCore.inf\r
197 INF MdeModulePkg/Core/Pei/PeiMain.inf\r
198 INF ArmPlatformPkg/PlatformPei/PlatformPeim.inf\r
199 INF ArmPlatformPkg/MemoryInitPei/MemoryInitPeim.inf\r
200 INF ArmPkg/Drivers/CpuPei/CpuPei.inf\r
201 INF MdeModulePkg/Universal/PCD/Pei/Pcd.inf\r
202 INF IntelFrameworkModulePkg/Universal/StatusCode/Pei/StatusCodePei.inf\r
203 INF MdeModulePkg/Core/DxeIplPeim/DxeIpl.inf\r
204!endif\r
205\r
206 FILE FV_IMAGE = 9E21FD93-9C72-4c15-8C4B-E77F1DB2D792 {\r
207 SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {\r
208 SECTION FV_IMAGE = FVMAIN\r
209 }\r
210 }\r
211\r
212\r
213################################################################################\r
214#\r
215# Rules are use with the [FV] section's module INF type to define\r
216# how an FFS file is created for a given INF file. The following Rule are the default\r
217# rules for the different module type. User can add the customized rules to define the\r
218# content of the FFS file.\r
219#\r
220################################################################################\r
221\r
222\r
223############################################################################\r
224# Example of a DXE_DRIVER FFS file with a Checksum encapsulation section #\r
225############################################################################\r
226#\r
227#[Rule.Common.DXE_DRIVER]\r
228# FILE DRIVER = $(NAMED_GUID) {\r
229# DXE_DEPEX DXE_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex\r
230# COMPRESS PI_STD {\r
231# GUIDED {\r
232# PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
233# UI STRING="$(MODULE_NAME)" Optional\r
234# VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
235# }\r
236# }\r
237# }\r
238#\r
239############################################################################\r
240\r
241[Rule.Common.SEC]\r
242 FILE SEC = $(NAMED_GUID) RELOCS_STRIPPED {\r
243 TE TE Align = 128 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
244 }\r
245\r
246[Rule.Common.PEI_CORE]\r
247 FILE PEI_CORE = $(NAMED_GUID) {\r
248 TE TE Align = 8 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
249 UI STRING ="$(MODULE_NAME)" Optional\r
250 }\r
251\r
252[Rule.Common.PEIM]\r
253 FILE PEIM = $(NAMED_GUID) {\r
254 PEI_DEPEX PEI_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex\r
255 TE TE Align = 8 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
256 UI STRING="$(MODULE_NAME)" Optional\r
257 }\r
258\r
259[Rule.Common.PEIM.TIANOCOMPRESSED]\r
260 FILE PEIM = $(NAMED_GUID) DEBUG_MYTOOLS_IA32 {\r
261 PEI_DEPEX PEI_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex\r
262 GUIDED A31280AD-481E-41B6-95E8-127F4C984779 PROCESSING_REQUIRED = TRUE {\r
263 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
264 UI STRING="$(MODULE_NAME)" Optional\r
265 }\r
266 }\r
267\r
268[Rule.Common.DXE_CORE]\r
269 FILE DXE_CORE = $(NAMED_GUID) {\r
270 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
271 UI STRING="$(MODULE_NAME)" Optional\r
272 }\r
273\r
274[Rule.Common.UEFI_DRIVER]\r
275 FILE DRIVER = $(NAMED_GUID) {\r
276 DXE_DEPEX DXE_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex\r
277 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
278 UI STRING="$(MODULE_NAME)" Optional\r
279 }\r
280\r
281[Rule.Common.DXE_DRIVER]\r
282 FILE DRIVER = $(NAMED_GUID) {\r
283 DXE_DEPEX DXE_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex\r
284 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
285 UI STRING="$(MODULE_NAME)" Optional\r
286 }\r
287\r
288[Rule.Common.DXE_RUNTIME_DRIVER]\r
289 FILE DRIVER = $(NAMED_GUID) {\r
290 DXE_DEPEX DXE_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex\r
291 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
292 UI STRING="$(MODULE_NAME)" Optional\r
293 }\r
294\r
295[Rule.Common.UEFI_APPLICATION]\r
296 FILE APPLICATION = $(NAMED_GUID) {\r
297 UI STRING ="$(MODULE_NAME)" Optional\r
298 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi\r
299 }\r
300\r
301[Rule.Common.UEFI_DRIVER.BINARY]\r
302 FILE DRIVER = $(NAMED_GUID) {\r
303 DXE_DEPEX DXE_DEPEX Optional |.depex\r
304 PE32 PE32 |.efi\r
305 UI STRING="$(MODULE_NAME)" Optional\r
306 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
307 }\r
308\r
309[Rule.Common.UEFI_APPLICATION.BINARY]\r
310 FILE APPLICATION = $(NAMED_GUID) {\r
311 PE32 PE32 |.efi\r
312 UI STRING="$(MODULE_NAME)" Optional\r
313 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
314 }\r