]> git.proxmox.com Git - mirror_edk2.git/blame - EdkCompatibilityPkg/Foundation/Include/IndustryStandard/pci22.h
Update the copyright notice format
[mirror_edk2.git] / EdkCompatibilityPkg / Foundation / Include / IndustryStandard / pci22.h
CommitLineData
3eb9473e 1/*++\r
2\r
f57387d5
HT
3Copyright (c) 2004 - 2007, Intel Corporation. All rights reserved.<BR>\r
4This program and the accompanying materials \r
3eb9473e 5are licensed and made available under the terms and conditions of the BSD License \r
6which accompanies this distribution. The full text of the license may be found at \r
7http://opensource.org/licenses/bsd-license.php \r
8 \r
9THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS, \r
10WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED. \r
11\r
12Module Name:\r
13\r
14 pci22.h\r
15\r
16Abstract:\r
17 Support for PCI 2.2 standard.\r
18\r
19Revision History\r
20\r
21--*/\r
22\r
23#ifndef _PCI22_H\r
24#define _PCI22_H\r
25\r
26#define PCI_MAX_SEGMENT 0\r
27\r
28#define PCI_MAX_BUS 255\r
29\r
30#define PCI_MAX_DEVICE 31\r
31#define PCI_MAX_FUNC 7\r
32\r
33//\r
34// Command\r
35//\r
36#define PCI_VGA_PALETTE_SNOOP_DISABLED 0x20\r
37\r
88b6bcec 38#pragma pack(1)\r
3eb9473e 39typedef struct {\r
40 UINT16 VendorId;\r
41 UINT16 DeviceId;\r
42 UINT16 Command;\r
43 UINT16 Status;\r
44 UINT8 RevisionID;\r
45 UINT8 ClassCode[3];\r
46 UINT8 CacheLineSize;\r
47 UINT8 LatencyTimer;\r
48 UINT8 HeaderType;\r
49 UINT8 BIST;\r
50} PCI_DEVICE_INDEPENDENT_REGION;\r
51\r
52typedef struct {\r
53 UINT32 Bar[6];\r
54 UINT32 CISPtr;\r
55 UINT16 SubsystemVendorID;\r
56 UINT16 SubsystemID;\r
57 UINT32 ExpansionRomBar;\r
58 UINT8 CapabilityPtr;\r
59 UINT8 Reserved1[3];\r
60 UINT32 Reserved2;\r
61 UINT8 InterruptLine;\r
62 UINT8 InterruptPin;\r
63 UINT8 MinGnt;\r
64 UINT8 MaxLat;\r
65} PCI_DEVICE_HEADER_TYPE_REGION;\r
66\r
67typedef struct {\r
68 PCI_DEVICE_INDEPENDENT_REGION Hdr;\r
69 PCI_DEVICE_HEADER_TYPE_REGION Device;\r
70} PCI_TYPE00;\r
71\r
72typedef struct {\r
73 UINT32 Bar[2];\r
74 UINT8 PrimaryBus;\r
75 UINT8 SecondaryBus;\r
76 UINT8 SubordinateBus;\r
77 UINT8 SecondaryLatencyTimer;\r
78 UINT8 IoBase;\r
79 UINT8 IoLimit;\r
80 UINT16 SecondaryStatus;\r
81 UINT16 MemoryBase;\r
82 UINT16 MemoryLimit;\r
83 UINT16 PrefetchableMemoryBase;\r
84 UINT16 PrefetchableMemoryLimit;\r
85 UINT32 PrefetchableBaseUpper32;\r
86 UINT32 PrefetchableLimitUpper32;\r
87 UINT16 IoBaseUpper16;\r
88 UINT16 IoLimitUpper16;\r
89 UINT8 CapabilityPtr;\r
90 UINT8 Reserved[3];\r
91 UINT32 ExpansionRomBAR;\r
92 UINT8 InterruptLine;\r
93 UINT8 InterruptPin;\r
94 UINT16 BridgeControl;\r
95} PCI_BRIDGE_CONTROL_REGISTER;\r
96\r
97typedef struct {\r
98 PCI_DEVICE_INDEPENDENT_REGION Hdr;\r
99 PCI_BRIDGE_CONTROL_REGISTER Bridge;\r
100} PCI_TYPE01;\r
101\r
102typedef union {\r
103 PCI_TYPE00 Device;\r
104 PCI_TYPE01 Bridge;\r
105} PCI_TYPE_GENERIC;\r
106\r
107typedef struct {\r
108 UINT32 CardBusSocketReg; // Cardus Socket/ExCA Base\r
109 // Address Register\r
110 //\r
111 UINT16 Reserved;\r
112 UINT16 SecondaryStatus; // Secondary Status\r
113 UINT8 PciBusNumber; // PCI Bus Number\r
114 UINT8 CardBusBusNumber; // CardBus Bus Number\r
115 UINT8 SubordinateBusNumber; // Subordinate Bus Number\r
116 UINT8 CardBusLatencyTimer; // CardBus Latency Timer\r
117 UINT32 MemoryBase0; // Memory Base Register 0\r
118 UINT32 MemoryLimit0; // Memory Limit Register 0\r
119 UINT32 MemoryBase1;\r
120 UINT32 MemoryLimit1;\r
121 UINT32 IoBase0;\r
122 UINT32 IoLimit0; // I/O Base Register 0\r
123 UINT32 IoBase1; // I/O Limit Register 0\r
124 UINT32 IoLimit1;\r
125 UINT8 InterruptLine; // Interrupt Line\r
126 UINT8 InterruptPin; // Interrupt Pin\r
127 UINT16 BridgeControl; // Bridge Control\r
128} PCI_CARDBUS_CONTROL_REGISTER;\r
129\r
130//\r
131// Definitions of PCI class bytes and manipulation macros.\r
132//\r
133#define PCI_CLASS_OLD 0x00\r
134#define PCI_CLASS_OLD_OTHER 0x00\r
135#define PCI_CLASS_OLD_VGA 0x01\r
136\r
137#define PCI_CLASS_MASS_STORAGE 0x01\r
138#define PCI_CLASS_MASS_STORAGE_SCSI 0x00\r
139#define PCI_CLASS_MASS_STORAGE_IDE 0x01 // obsolete\r
140#define PCI_CLASS_IDE 0x01\r
141#define PCI_CLASS_MASS_STORAGE_FLOPPY 0x02\r
142#define PCI_CLASS_MASS_STORAGE_IPI 0x03\r
143#define PCI_CLASS_MASS_STORAGE_RAID 0x04\r
144#define PCI_CLASS_MASS_STORAGE_OTHER 0x80\r
145\r
146#define PCI_CLASS_NETWORK 0x02\r
147#define PCI_CLASS_NETWORK_ETHERNET 0x00\r
148#define PCI_CLASS_ETHERNET 0x00 // obsolete\r
149#define PCI_CLASS_NETWORK_TOKENRING 0x01\r
150#define PCI_CLASS_NETWORK_FDDI 0x02\r
151#define PCI_CLASS_NETWORK_ATM 0x03\r
152#define PCI_CLASS_NETWORK_ISDN 0x04\r
153#define PCI_CLASS_NETWORK_OTHER 0x80\r
154\r
155#define PCI_CLASS_DISPLAY 0x03\r
156#define PCI_CLASS_DISPLAY_CTRL 0x03 // obsolete\r
157#define PCI_CLASS_DISPLAY_VGA 0x00\r
158#define PCI_CLASS_VGA 0x00 // obsolete\r
159#define PCI_CLASS_DISPLAY_XGA 0x01\r
160#define PCI_CLASS_DISPLAY_3D 0x02\r
161#define PCI_CLASS_DISPLAY_OTHER 0x80\r
162#define PCI_CLASS_DISPLAY_GFX 0x80\r
163#define PCI_CLASS_GFX 0x80 // obsolete\r
164\r
165#define PCI_CLASS_BRIDGE 0x06\r
166#define PCI_CLASS_BRIDGE_HOST 0x00\r
167#define PCI_CLASS_BRIDGE_ISA 0x01\r
168#define PCI_CLASS_ISA 0x01 // obsolete\r
169#define PCI_CLASS_BRIDGE_EISA 0x02\r
170#define PCI_CLASS_BRIDGE_MCA 0x03\r
171#define PCI_CLASS_BRIDGE_P2P 0x04\r
172#define PCI_CLASS_BRIDGE_PCMCIA 0x05\r
173#define PCI_CLASS_BRIDGE_NUBUS 0x06\r
174#define PCI_CLASS_BRIDGE_CARDBUS 0x07\r
175#define PCI_CLASS_BRIDGE_RACEWAY 0x08\r
176#define PCI_CLASS_BRIDGE_ISA_PDECODE 0x80\r
177#define PCI_CLASS_ISA_POSITIVE_DECODE 0x80 // obsolete\r
178\r
179#define PCI_CLASS_SCC 0x07 // Simple communications controllers \r
180#define PCI_SUBCLASS_SERIAL 0x00\r
181#define PCI_IF_GENERIC_XT 0x00\r
182#define PCI_IF_16450 0x01\r
183#define PCI_IF_16550 0x02\r
184#define PCI_IF_16650 0x03\r
185#define PCI_IF_16750 0x04\r
186#define PCI_IF_16850 0x05\r
187#define PCI_IF_16950 0x06\r
188#define PCI_SUBCLASS_PARALLEL 0x01\r
189#define PCI_IF_PARALLEL_PORT 0x00\r
190#define PCI_IF_BI_DIR_PARALLEL_PORT 0x01\r
191#define PCI_IF_ECP_PARALLEL_PORT 0x02\r
192#define PCI_IF_1284_CONTROLLER 0x03\r
193#define PCI_IF_1284_DEVICE 0xFE\r
194#define PCI_SUBCLASS_MULTIPORT_SERIAL 0x02\r
195#define PCI_SUBCLASS_MODEM 0x03\r
196#define PCI_IF_GENERIC_MODEM 0x00\r
197#define PCI_IF_16450_MODEM 0x01\r
198#define PCI_IF_16550_MODEM 0x02\r
199#define PCI_IF_16650_MODEM 0x03\r
200#define PCI_IF_16750_MODEM 0x04\r
201#define PCI_SUBCLASS_OTHER 0x80\r
202\r
203#define PCI_CLASS_SYSTEM_PERIPHERAL 0x08\r
204#define PCI_SUBCLASS_PIC 0x00\r
205#define PCI_IF_8259_PIC 0x00\r
206#define PCI_IF_ISA_PIC 0x01\r
207#define PCI_IF_EISA_PIC 0x02\r
208#define PCI_IF_APIC_CONTROLLER 0x10 // I/O APIC interrupt controller , 32 bye none-prefectable memory. \r
209#define PCI_IF_APIC_CONTROLLER2 0x20 \r
210#define PCI_SUBCLASS_TIMER 0x02\r
211#define PCI_IF_8254_TIMER 0x00\r
212#define PCI_IF_ISA_TIMER 0x01\r
213#define PCI_EISA_TIMER 0x02\r
214#define PCI_SUBCLASS_RTC 0x03\r
215#define PCI_IF_GENERIC_RTC 0x00\r
216#define PCI_IF_ISA_RTC 0x00\r
217#define PCI_SUBCLASS_PNP_CONTROLLER 0x04 // HotPlug Controller\r
218\r
219#define PCI_CLASS_INPUT_DEVICE 0x09\r
220#define PCI_SUBCLASS_KEYBOARD 0x00\r
221#define PCI_SUBCLASS_PEN 0x01\r
222#define PCI_SUBCLASS_MOUSE_CONTROLLER 0x02\r
223#define PCI_SUBCLASS_SCAN_CONTROLLER 0x03\r
224#define PCI_SUBCLASS_GAMEPORT 0x04\r
225\r
226#define PCI_CLASS_DOCKING_STATION 0x0A\r
227\r
228#define PCI_CLASS_PROCESSOR 0x0B\r
229#define PCI_SUBCLASS_PROC_386 0x00\r
230#define PCI_SUBCLASS_PROC_486 0x01\r
231#define PCI_SUBCLASS_PROC_PENTIUM 0x02\r
232#define PCI_SUBCLASS_PROC_ALPHA 0x10\r
233#define PCI_SUBCLASS_PROC_POWERPC 0x20\r
234#define PCI_SUBCLASS_PROC_MIPS 0x30\r
235#define PCI_SUBCLASS_PROC_CO_PORC 0x40 // Co-Processor\r
236\r
237#define PCI_CLASS_SERIAL 0x0C\r
238#define PCI_CLASS_SERIAL_FIREWIRE 0x00\r
239#define PCI_CLASS_SERIAL_ACCESS_BUS 0x01\r
240#define PCI_CLASS_SERIAL_SSA 0x02\r
241#define PCI_CLASS_SERIAL_USB 0x03\r
242#define PCI_IF_EHCI 0x20\r
243#define PCI_CLASS_SERIAL_FIBRECHANNEL 0x04\r
244#define PCI_CLASS_SERIAL_SMB 0x05\r
245\r
246#define PCI_CLASS_WIRELESS 0x0D\r
247#define PCI_SUBCLASS_IRDA 0x00\r
248#define PCI_SUBCLASS_IR 0x01\r
249#define PCI_SUBCLASS_RF 0x02\r
250\r
251#define PCI_CLASS_INTELLIGENT_IO 0x0E\r
252\r
253#define PCI_CLASS_SATELLITE 0x0F\r
254#define PCI_SUBCLASS_TV 0x01\r
255#define PCI_SUBCLASS_AUDIO 0x02\r
256#define PCI_SUBCLASS_VOICE 0x03\r
257#define PCI_SUBCLASS_DATA 0x04\r
258\r
259#define PCI_SECURITY_CONTROLLER 0x10 // Encryption and decryption controller\r
260#define PCI_SUBCLASS_NET_COMPUT 0x00\r
261#define PCI_SUBCLASS_ENTERTAINMENT 0x10 \r
262\r
263#define PCI_CLASS_DPIO 0x11\r
264\r
265#define IS_CLASS1(_p, c) ((_p)->Hdr.ClassCode[2] == (c))\r
266#define IS_CLASS2(_p, c, s) (IS_CLASS1 (_p, c) && ((_p)->Hdr.ClassCode[1] == (s)))\r
267#define IS_CLASS3(_p, c, s, p) (IS_CLASS2 (_p, c, s) && ((_p)->Hdr.ClassCode[0] == (p)))\r
268\r
269#define IS_PCI_DISPLAY(_p) IS_CLASS1 (_p, PCI_CLASS_DISPLAY)\r
270#define IS_PCI_VGA(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_VGA, 0)\r
271#define IS_PCI_8514(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_VGA, 1)\r
272#define IS_PCI_GFX(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_GFX, 0)\r
273#define IS_PCI_OLD(_p) IS_CLASS1 (_p, PCI_CLASS_OLD)\r
274#define IS_PCI_OLD_VGA(_p) IS_CLASS2 (_p, PCI_CLASS_OLD, PCI_CLASS_OLD_VGA)\r
275#define IS_PCI_IDE(_p) IS_CLASS2 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_IDE)\r
276#define IS_PCI_SCSI(_p) IS_CLASS3 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_SCSI, 0)\r
277#define IS_PCI_RAID(_p) IS_CLASS3 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_RAID, 0)\r
278#define IS_PCI_LPC(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_ISA, 0)\r
279#define IS_PCI_ISA_PDECODE(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_ISA_PDECODE, 0)\r
280#define IS_PCI_P2P(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_P2P, 0)\r
281#define IS_PCI_P2P_SUB(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_P2P, 1)\r
282#define IS_PCI_16550_SERIAL(_p) IS_CLASS3 (_p, PCI_CLASS_SCC, PCI_SUBCLASS_SERIAL, PCI_IF_16550)\r
283#define IS_PCI_USB(_p) IS_CLASS2 (_p, PCI_CLASS_SERIAL, PCI_CLASS_SERIAL_USB)\r
284\r
285#define HEADER_TYPE_DEVICE 0x00\r
286#define HEADER_TYPE_PCI_TO_PCI_BRIDGE 0x01\r
287#define HEADER_TYPE_CARDBUS_BRIDGE 0x02\r
288\r
289#define HEADER_TYPE_MULTI_FUNCTION 0x80\r
290#define HEADER_LAYOUT_CODE 0x7f\r
291\r
292#define IS_PCI_BRIDGE(_p) (((_p)->Hdr.HeaderType & HEADER_LAYOUT_CODE) == (HEADER_TYPE_PCI_TO_PCI_BRIDGE))\r
293#define IS_CARDBUS_BRIDGE(_p) (((_p)->Hdr.HeaderType & HEADER_LAYOUT_CODE) == (HEADER_TYPE_CARDBUS_BRIDGE))\r
294#define IS_PCI_MULTI_FUNC(_p) ((_p)->Hdr.HeaderType & HEADER_TYPE_MULTI_FUNCTION)\r
295\r
296#define PCI_DEVICE_ROMBAR 0x30\r
297#define PCI_BRIDGE_ROMBAR 0x38\r
298\r
299#define PCI_MAX_BAR 0x0006\r
300#define PCI_MAX_CONFIG_OFFSET 0x0100\r
301\r
302#define PCI_VENDOR_ID_OFFSET 0x00\r
303#define PCI_DEVICE_ID_OFFSET 0x02\r
304#define PCI_COMMAND_OFFSET 0x04\r
305#define PCI_PRIMARY_STATUS_OFFSET 0x06\r
306#define PCI_REVISION_ID_OFFSET 0x08\r
307#define PCI_CLASSCODE_OFFSET 0x09\r
308#define PCI_SUBCLASSCODE_OFFSET 0x0A\r
309#define PCI_CACHELINE_SIZE_OFFSET 0x0C\r
310#define PCI_LATENCY_TIMER_OFFSET 0x0D\r
311#define PCI_HEADER_TYPE_OFFSET 0x0E\r
312#define PCI_BIST_OFFSET 0x0F\r
313#define PCI_BASE_ADDRESSREG_OFFSET 0x10\r
314#define PCI_CARDBUS_CIS_OFFSET 0x28\r
315#define PCI_SVID_OFFSET 0x2C // SubSystem Vendor id\r
316#define PCI_SUBSYSTEM_VENDOR_ID_OFFSET 0x2C\r
317#define PCI_SID_OFFSET 0x2E // SubSystem ID\r
318#define PCI_SUBSYSTEM_ID_OFFSET 0x2E\r
319#define PCI_EXPANSION_ROM_BASE 0x30\r
320#define PCI_CAPBILITY_POINTER_OFFSET 0x34\r
321#define PCI_INT_LINE_OFFSET 0x3C // Interrupt Line Register\r
322#define PCI_INT_PIN_OFFSET 0x3D // Interrupt Pin Register\r
323#define PCI_MAXGNT_OFFSET 0x3E // Max Grant Register\r
324#define PCI_MAXLAT_OFFSET 0x3F // Max Latency Register\r
325\r
326#define PCI_BRIDGE_CONTROL_REGISTER_OFFSET 0x3E\r
327#define PCI_BRIDGE_STATUS_REGISTER_OFFSET 0x1E\r
328\r
329#define PCI_BRIDGE_PRIMARY_BUS_REGISTER_OFFSET 0x18\r
330#define PCI_BRIDGE_SECONDARY_BUS_REGISTER_OFFSET 0x19\r
331#define PCI_BRIDGE_SUBORDINATE_BUS_REGISTER_OFFSET 0x1a\r
332\r
333//\r
334// Interrupt Line "Unknown" or "No connection" value defined for x86 based system\r
335//\r
336#define PCI_INT_LINE_UNKNOWN 0xFF \r
337\r
338\r
339typedef struct {\r
340 UINT32 Reg : 8;\r
341 UINT32 Func : 3;\r
342 UINT32 Dev : 5;\r
343 UINT32 Bus : 8;\r
344 UINT32 Reserved : 7;\r
345 UINT32 Enable : 1;\r
346} PCI_CONFIG_ACCESS_CF8;\r
347\r
348#pragma pack()\r
349\r
350#define PCI_EXPANSION_ROM_HEADER_SIGNATURE 0xaa55\r
351#define PCI_DATA_STRUCTURE_SIGNATURE EFI_SIGNATURE_32 ('P', 'C', 'I', 'R')\r
352#define PCI_CODE_TYPE_PCAT_IMAGE 0x00\r
353#define PCI_CODE_TYPE_EFI_IMAGE 0x03\r
354#define EFI_PCI_EXPANSION_ROM_HEADER_COMPRESSED 0x0001\r
355\r
356#define EFI_PCI_COMMAND_IO_SPACE 0x0001\r
357#define EFI_PCI_COMMAND_MEMORY_SPACE 0x0002\r
358#define EFI_PCI_COMMAND_BUS_MASTER 0x0004\r
359#define EFI_PCI_COMMAND_SPECIAL_CYCLE 0x0008\r
360#define EFI_PCI_COMMAND_MEMORY_WRITE_AND_INVALIDATE 0x0010\r
361#define EFI_PCI_COMMAND_VGA_PALETTE_SNOOP 0x0020\r
362#define EFI_PCI_COMMAND_PARITY_ERROR_RESPOND 0x0040\r
363#define EFI_PCI_COMMAND_STEPPING_CONTROL 0x0080\r
364#define EFI_PCI_COMMAND_SERR 0x0100\r
365#define EFI_PCI_COMMAND_FAST_BACK_TO_BACK 0x0200\r
366\r
367#define EFI_PCI_BRIDGE_CONTROL_PARITY_ERROR_RESPONSE 0x0001\r
368#define EFI_PCI_BRIDGE_CONTROL_SERR 0x0002\r
369#define EFI_PCI_BRIDGE_CONTROL_ISA 0x0004\r
370#define EFI_PCI_BRIDGE_CONTROL_VGA 0x0008\r
371#define EFI_PCI_BRIDGE_CONTROL_VGA_16 0x0010\r
372#define EFI_PCI_BRIDGE_CONTROL_MASTER_ABORT 0x0020\r
373#define EFI_PCI_BRIDGE_CONTROL_RESET_SECONDARY_BUS 0x0040\r
374#define EFI_PCI_BRIDGE_CONTROL_FAST_BACK_TO_BACK 0x0080\r
375#define EFI_PCI_BRIDGE_CONTROL_PRIMARY_DISCARD_TIMER 0x0100\r
376#define EFI_PCI_BRIDGE_CONTROL_SECONDARY_DISCARD_TIMER 0x0200\r
377#define EFI_PCI_BRIDGE_CONTROL_TIMER_STATUS 0x0400\r
378#define EFI_PCI_BRIDGE_CONTROL_DISCARD_TIMER_SERR 0x0800\r
379\r
380//\r
381// Following are the PCI-CARDBUS bridge control bit\r
382//\r
383#define EFI_PCI_BRIDGE_CONTROL_IREQINT_ENABLE 0x0080\r
384#define EFI_PCI_BRIDGE_CONTROL_RANGE0_MEMORY_TYPE 0x0100\r
385#define EFI_PCI_BRIDGE_CONTROL_RANGE1_MEMORY_TYPE 0x0200\r
386#define EFI_PCI_BRIDGE_CONTROL_WRITE_POSTING_ENABLE 0x0400\r
387\r
388//\r
389// Following are the PCI status control bit\r
390//\r
391#define EFI_PCI_STATUS_CAPABILITY 0x0010\r
392#define EFI_PCI_STATUS_66MZ_CAPABLE 0x0020\r
393#define EFI_PCI_FAST_BACK_TO_BACK_CAPABLE 0x0080\r
394#define EFI_PCI_MASTER_DATA_PARITY_ERROR 0x0100\r
395\r
396#define EFI_PCI_CAPABILITY_PTR 0x34\r
397#define EFI_PCI_CARDBUS_BRIDGE_CAPABILITY_PTR 0x14\r
398\r
399#pragma pack(1)\r
400typedef struct {\r
401 UINT16 Signature; // 0xaa55\r
402 UINT8 Reserved[0x16];\r
403 UINT16 PcirOffset;\r
404} PCI_EXPANSION_ROM_HEADER;\r
405\r
406typedef struct {\r
407 UINT16 Signature; // 0xaa55\r
408 UINT8 Size512;\r
409 UINT8 InitEntryPoint[3];\r
410 UINT8 Reserved[0x12];\r
411 UINT16 PcirOffset;\r
412} EFI_LEGACY_EXPANSION_ROM_HEADER;\r
413\r
414typedef struct {\r
415 UINT32 Signature; // "PCIR"\r
416 UINT16 VendorId;\r
417 UINT16 DeviceId;\r
418 UINT16 Reserved0;\r
419 UINT16 Length;\r
420 UINT8 Revision;\r
421 UINT8 ClassCode[3];\r
422 UINT16 ImageLength;\r
423 UINT16 CodeRevision;\r
424 UINT8 CodeType;\r
425 UINT8 Indicator;\r
426 UINT16 Reserved1;\r
427} PCI_DATA_STRUCTURE;\r
428\r
429//\r
430// PCI Capability List IDs and records\r
431//\r
432#define EFI_PCI_CAPABILITY_ID_PMI 0x01\r
433#define EFI_PCI_CAPABILITY_ID_AGP 0x02\r
434#define EFI_PCI_CAPABILITY_ID_VPD 0x03\r
435#define EFI_PCI_CAPABILITY_ID_SLOTID 0x04\r
436#define EFI_PCI_CAPABILITY_ID_MSI 0x05\r
437#define EFI_PCI_CAPABILITY_ID_HOTPLUG 0x06\r
438#define EFI_PCI_CAPABILITY_ID_PCIX 0x07\r
439\r
440typedef struct {\r
441 UINT8 CapabilityID;\r
442 UINT8 NextItemPtr;\r
443} EFI_PCI_CAPABILITY_HDR;\r
444\r
445//\r
446// Capability EFI_PCI_CAPABILITY_ID_PMI\r
447//\r
448typedef struct {\r
449 EFI_PCI_CAPABILITY_HDR Hdr;\r
450 UINT16 PMC;\r
451 UINT16 PMCSR;\r
452 UINT8 BridgeExtention;\r
453 UINT8 Data;\r
454} EFI_PCI_CAPABILITY_PMI;\r
455\r
456//\r
457// Capability EFI_PCI_CAPABILITY_ID_AGP\r
458//\r
459typedef struct {\r
460 EFI_PCI_CAPABILITY_HDR Hdr;\r
461 UINT8 Rev;\r
462 UINT8 Reserved;\r
463 UINT32 Status;\r
464 UINT32 Command;\r
465} EFI_PCI_CAPABILITY_AGP;\r
466\r
467//\r
468// Capability EFI_PCI_CAPABILITY_ID_VPD\r
469//\r
470typedef struct {\r
471 EFI_PCI_CAPABILITY_HDR Hdr;\r
472 UINT16 AddrReg;\r
473 UINT32 DataReg;\r
474} EFI_PCI_CAPABILITY_VPD;\r
475\r
476//\r
477// Capability EFI_PCI_CAPABILITY_ID_SLOTID\r
478//\r
479typedef struct {\r
480 EFI_PCI_CAPABILITY_HDR Hdr;\r
481 UINT8 ExpnsSlotReg;\r
482 UINT8 ChassisNo;\r
483} EFI_PCI_CAPABILITY_SLOTID;\r
484\r
485//\r
486// Capability EFI_PCI_CAPABILITY_ID_MSI\r
487//\r
488typedef struct {\r
489 EFI_PCI_CAPABILITY_HDR Hdr;\r
490 UINT16 MsgCtrlReg;\r
491 UINT32 MsgAddrReg;\r
492 UINT16 MsgDataReg;\r
493} EFI_PCI_CAPABILITY_MSI32;\r
494\r
495typedef struct {\r
496 EFI_PCI_CAPABILITY_HDR Hdr;\r
497 UINT16 MsgCtrlReg;\r
498 UINT32 MsgAddrRegLsdw;\r
499 UINT32 MsgAddrRegMsdw;\r
500 UINT16 MsgDataReg;\r
501} EFI_PCI_CAPABILITY_MSI64;\r
502\r
503//\r
504// Capability EFI_PCI_CAPABILITY_ID_HOTPLUG\r
505//\r
506typedef struct {\r
507 EFI_PCI_CAPABILITY_HDR Hdr;\r
508 //\r
509 // not finished - fields need to go here\r
510 //\r
511} EFI_PCI_CAPABILITY_HOTPLUG;\r
512\r
513//\r
514// Capability EFI_PCI_CAPABILITY_ID_PCIX\r
515//\r
516typedef struct {\r
517 EFI_PCI_CAPABILITY_HDR Hdr;\r
518 UINT16 CommandReg;\r
519 UINT32 StatusReg;\r
520} EFI_PCI_CAPABILITY_PCIX;\r
521\r
522typedef struct {\r
523 EFI_PCI_CAPABILITY_HDR Hdr;\r
524 UINT16 SecStatusReg;\r
525 UINT32 StatusReg;\r
526 UINT32 SplitTransCtrlRegUp;\r
527 UINT32 SplitTransCtrlRegDn;\r
528} EFI_PCI_CAPABILITY_PCIX_BRDG;\r
529\r
530#define DEVICE_ID_NOCARE 0xFFFF\r
531\r
532#define PCI_ACPI_UNUSED 0\r
533#define PCI_BAR_NOCHANGE 0\r
534#define PCI_BAR_OLD_ALIGN 0xFFFFFFFFFFFFFFFF\r
535#define PCI_BAR_EVEN_ALIGN 0xFFFFFFFFFFFFFFFE\r
536#define PCI_BAR_SQUAD_ALIGN 0xFFFFFFFFFFFFFFFD\r
537#define PCI_BAR_DQUAD_ALIGN 0xFFFFFFFFFFFFFFFC\r
538\r
539#define PCI_BAR_IDX0 0x00\r
540#define PCI_BAR_IDX1 0x01\r
541#define PCI_BAR_IDX2 0x02\r
542#define PCI_BAR_IDX3 0x03\r
543#define PCI_BAR_IDX4 0x04\r
544#define PCI_BAR_IDX5 0x05\r
545#define PCI_BAR_ALL 0xFF\r
546\r
88b6bcec 547#pragma pack()\r
3eb9473e 548\r
549//\r
550// NOTE: The following header files are included here for\r
551// compatibility consideration.\r
552//\r
553#include "EfiPci.h"\r
554\r
555#endif\r