]> git.proxmox.com Git - mirror_edk2.git/blame - IntelFsp2Pkg/FspSecCore/Ia32/SaveRestoreSseNasm.inc
FmpDevicePkg: Fix various typos
[mirror_edk2.git] / IntelFsp2Pkg / FspSecCore / Ia32 / SaveRestoreSseNasm.inc
CommitLineData
cf1d4549
JY
1;------------------------------------------------------------------------------\r
2;\r
f527942e 3; Copyright (c) 2015 - 2019, Intel Corporation. All rights reserved.<BR>\r
9672cd30 4; SPDX-License-Identifier: BSD-2-Clause-Patent\r
cf1d4549
JY
5;\r
6; Abstract:\r
7;\r
8; Provide macro for register save/restore using SSE registers\r
9;\r
10;------------------------------------------------------------------------------\r
11\r
12;\r
13; Define SSE instruction set\r
14;\r
15%ifdef USE_SSE41_FLAG\r
16;\r
17; Define SSE macros using SSE 4.1 instructions\r
18; args 1:XMM, 2:IDX, 3:REG\r
19%macro SXMMN 3\r
20 pinsrd %1, %3, (%2 & 3)\r
21 %endmacro\r
22\r
23;\r
24;args 1:XMM, 2:REG, 3:IDX\r
25;\r
26%macro LXMMN 3\r
27 pextrd %2, %1, (%3 & 3)\r
28 %endmacro\r
29%else\r
30;\r
31; Define SSE macros using SSE 2 instructions\r
32; args 1:XMM, 2:IDX, 3:REG\r
33%macro SXMMN 3\r
34 pinsrw %1, %3, (%2 & 3) * 2\r
35 ror %3, 16\r
36 pinsrw %1, %3, (%2 & 3) * 2 + 1\r
37 rol %3, 16\r
38 %endmacro\r
39\r
40;\r
41;args 1:XMM, 2:REG, 3:IDX\r
42;\r
43%macro LXMMN 3\r
44 pshufd %1, %1, ((0E4E4E4h >> (%3 * 2)) & 0FFh)\r
45 movd %2, %1\r
46 pshufd %1, %1, ((0E4E4E4h >> (%3 * 2 + (%3 & 1) * 4)) & 0FFh)\r
47 %endmacro\r
48%endif\r
49\r
50;\r
51; XMM7 to save/restore EBP, EBX, ESI, EDI\r
52;\r
53%macro SAVE_REGS 0\r
54 SXMMN xmm7, 0, ebp\r
55 SXMMN xmm7, 1, ebx\r
56 SXMMN xmm7, 2, esi\r
57 SXMMN xmm7, 3, edi\r
58 SAVE_ESP\r
59 %endmacro\r
60\r
61%macro LOAD_REGS 0\r
62 LXMMN xmm7, ebp, 0\r
63 LXMMN xmm7, ebx, 1\r
64 LXMMN xmm7, esi, 2\r
65 LXMMN xmm7, edi, 3\r
66 LOAD_ESP\r
67 %endmacro\r
68\r
69;\r
70; XMM6 to save/restore EAX, EDX, ECX, ESP\r
71;\r
72%macro LOAD_EAX 0\r
73 LXMMN xmm6, eax, 1\r
74 %endmacro\r
75\r
76%macro SAVE_EAX 0\r
77 SXMMN xmm6, 1, eax\r
78 %endmacro\r
79\r
80%macro LOAD_EDX 0\r
81 LXMMN xmm6, edx, 2\r
82 %endmacro\r
83\r
84%macro SAVE_EDX 0\r
85 SXMMN xmm6, 2, edx\r
86 %endmacro\r
87\r
88%macro SAVE_ECX 0\r
89 SXMMN xmm6, 3, ecx\r
90 %endmacro\r
91\r
92%macro LOAD_ECX 0\r
93 LXMMN xmm6, ecx, 3\r
94 %endmacro\r
95\r
96%macro SAVE_ESP 0\r
97 SXMMN xmm6, 0, esp\r
98 %endmacro\r
99\r
100%macro LOAD_ESP 0\r
101 movd esp, xmm6\r
102 %endmacro\r
103;\r
104; XMM5 for calling stack\r
105; arg 1:Entry\r
106%macro CALL_XMM 1\r
107 mov esi, %%ReturnAddress\r
108 pslldq xmm5, 4\r
109%ifdef USE_SSE41_FLAG\r
110 pinsrd xmm5, esi, 0\r
111%else\r
112 pinsrw xmm5, esi, 0\r
113 ror esi, 16\r
114 pinsrw xmm5, esi, 1\r
115%endif\r
116 mov esi, %1\r
117 jmp esi\r
118%%ReturnAddress:\r
119 %endmacro\r
120\r
121%macro RET_XMM 0\r
122 movd esi, xmm5\r
123 psrldq xmm5, 4\r
124 jmp esi\r
125 %endmacro\r
126\r
127%macro ENABLE_SSE 0\r
128 ;\r
129 ; Initialize floating point units\r
130 ;\r
131 jmp NextAddress\r
132align 4\r
133 ;\r
134 ; Float control word initial value:\r
135 ; all exceptions masked, double-precision, round-to-nearest\r
136 ;\r
137FpuControlWord DW 027Fh\r
138 ;\r
139 ; Multimedia-extensions control word:\r
140 ; all exceptions masked, round-to-nearest, flush to zero for masked underflow\r
141 ;\r
142MmxControlWord DD 01F80h\r
143SseError:\r
144 ;\r
145 ; Processor has to support SSE\r
146 ;\r
147 jmp SseError\r
148NextAddress:\r
149 finit\r
150 fldcw [FpuControlWord]\r
151\r
152 ;\r
f527942e 153 ; Use CpuId instruction (CPUID.01H:EDX.SSE[bit 25] = 1) to test\r
cf1d4549
JY
154 ; whether the processor supports SSE instruction.\r
155 ;\r
156 mov eax, 1\r
157 cpuid\r
158 bt edx, 25\r
159 jnc SseError\r
160\r
161%ifdef USE_SSE41_FLAG\r
162 ;\r
163 ; SSE 4.1 support\r
164 ;\r
165 bt ecx, 19\r
166 jnc SseError\r
167%endif\r
168\r
169 ;\r
170 ; Set OSFXSR bit (bit #9) & OSXMMEXCPT bit (bit #10)\r
171 ;\r
172 mov eax, cr4\r
173 or eax, 00000600h\r
174 mov cr4, eax\r
175\r
176 ;\r
177 ; The processor should support SSE instruction and we can use\r
178 ; ldmxcsr instruction\r
179 ;\r
180 ldmxcsr [MmxControlWord]\r
181 %endmacro\r