]> git.proxmox.com Git - mirror_edk2.git/blame - MdeModulePkg/Bus/Pci/XhciDxe/XhciSched.c
Remove unused PCDs in OVMF Platform.
[mirror_edk2.git] / MdeModulePkg / Bus / Pci / XhciDxe / XhciSched.c
CommitLineData
92870c98 1/** @file\r
2\r
3 XHCI transfer scheduling routines.\r
4\r
16d718a5 5Copyright (c) 2011 - 2012, Intel Corporation. All rights reserved.<BR>\r
92870c98 6This program and the accompanying materials\r
7are licensed and made available under the terms and conditions of the BSD License\r
8which accompanies this distribution. The full text of the license may be found at\r
9http://opensource.org/licenses/bsd-license.php\r
10\r
11THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13\r
14**/\r
15\r
16#include "Xhci.h"\r
17\r
92870c98 18/**\r
19 Create a command transfer TRB to support XHCI command interfaces.\r
20\r
a9292c13 21 @param Xhc The XHCI Instance.\r
92870c98 22 @param CmdTrb The cmd TRB to be executed.\r
23\r
24 @return Created URB or NULL.\r
25\r
26**/\r
27URB*\r
28XhcCreateCmdTrb (\r
a9292c13 29 IN USB_XHCI_INSTANCE *Xhc,\r
30 IN TRB_TEMPLATE *CmdTrb\r
92870c98 31 )\r
32{\r
33 URB *Urb;\r
34\r
35 Urb = AllocateZeroPool (sizeof (URB));\r
36 if (Urb == NULL) {\r
37 return NULL;\r
38 }\r
39\r
40 Urb->Signature = XHC_URB_SIG;\r
41\r
42 Urb->Ring = &Xhc->CmdRing;\r
43 XhcSyncTrsRing (Xhc, Urb->Ring);\r
44 Urb->TrbNum = 1;\r
45 Urb->TrbStart = Urb->Ring->RingEnqueue;\r
a9292c13 46 CopyMem (Urb->TrbStart, CmdTrb, sizeof (TRB_TEMPLATE));\r
92870c98 47 Urb->TrbStart->CycleBit = Urb->Ring->RingPCS & BIT0;\r
48 Urb->TrbEnd = Urb->TrbStart;\r
49\r
92870c98 50 return Urb;\r
51}\r
52\r
53/**\r
54 Execute a XHCI cmd TRB pointed by CmdTrb.\r
55\r
a9292c13 56 @param Xhc The XHCI Instance.\r
92870c98 57 @param CmdTrb The cmd TRB to be executed.\r
a9292c13 58 @param Timeout Indicates the maximum time, in millisecond, which the\r
92870c98 59 transfer is allowed to complete.\r
60 @param EvtTrb The event TRB corresponding to the cmd TRB.\r
61\r
62 @retval EFI_SUCCESS The transfer was completed successfully.\r
63 @retval EFI_INVALID_PARAMETER Some parameters are invalid.\r
64 @retval EFI_TIMEOUT The transfer failed due to timeout.\r
65 @retval EFI_DEVICE_ERROR The transfer failed due to host controller error.\r
66\r
67**/\r
68EFI_STATUS\r
69EFIAPI\r
70XhcCmdTransfer (\r
a9292c13 71 IN USB_XHCI_INSTANCE *Xhc,\r
72 IN TRB_TEMPLATE *CmdTrb,\r
73 IN UINTN Timeout,\r
74 OUT TRB_TEMPLATE **EvtTrb\r
92870c98 75 )\r
76{\r
77 EFI_STATUS Status;\r
78 URB *Urb;\r
79\r
80 //\r
81 // Validate the parameters\r
82 //\r
83 if ((Xhc == NULL) || (CmdTrb == NULL)) {\r
84 return EFI_INVALID_PARAMETER;\r
85 }\r
86\r
87 Status = EFI_DEVICE_ERROR;\r
88\r
89 if (XhcIsHalt (Xhc) || XhcIsSysError (Xhc)) {\r
90 DEBUG ((EFI_D_ERROR, "XhcCmdTransfer: HC is halted\n"));\r
91 goto ON_EXIT;\r
92 }\r
93\r
94 //\r
95 // Create a new URB, then poll the execution status.\r
96 //\r
97 Urb = XhcCreateCmdTrb (Xhc, CmdTrb);\r
98\r
99 if (Urb == NULL) {\r
100 DEBUG ((EFI_D_ERROR, "XhcCmdTransfer: failed to create URB\n"));\r
101 Status = EFI_OUT_OF_RESOURCES;\r
102 goto ON_EXIT;\r
103 }\r
104\r
a9292c13 105 Status = XhcExecTransfer (Xhc, TRUE, Urb, Timeout);\r
a50f7c4c 106 *EvtTrb = Urb->EvtTrb;\r
92870c98 107\r
108 if (Urb->Result == EFI_USB_NOERROR) {\r
109 Status = EFI_SUCCESS;\r
110 }\r
111\r
112 FreePool (Urb);\r
113\r
114ON_EXIT:\r
115 return Status;\r
116}\r
117\r
118/**\r
119 Create a new URB for a new transaction.\r
120\r
a9292c13 121 @param Xhc The XHCI Instance\r
6b4483cd 122 @param BusAddr The logical device address assigned by UsbBus driver\r
92870c98 123 @param EpAddr Endpoint addrress\r
124 @param DevSpeed The device speed\r
125 @param MaxPacket The max packet length of the endpoint\r
126 @param Type The transaction type\r
127 @param Request The standard USB request for control transfer\r
128 @param Data The user data to transfer\r
129 @param DataLen The length of data buffer\r
130 @param Callback The function to call when data is transferred\r
131 @param Context The context to the callback\r
132\r
133 @return Created URB or NULL\r
134\r
135**/\r
136URB*\r
137XhcCreateUrb (\r
a9292c13 138 IN USB_XHCI_INSTANCE *Xhc,\r
6b4483cd 139 IN UINT8 BusAddr,\r
92870c98 140 IN UINT8 EpAddr,\r
141 IN UINT8 DevSpeed,\r
142 IN UINTN MaxPacket,\r
143 IN UINTN Type,\r
144 IN EFI_USB_DEVICE_REQUEST *Request,\r
145 IN VOID *Data,\r
146 IN UINTN DataLen,\r
147 IN EFI_ASYNC_USB_TRANSFER_CALLBACK Callback,\r
148 IN VOID *Context\r
149 )\r
150{\r
151 USB_ENDPOINT *Ep;\r
152 EFI_STATUS Status;\r
153 URB *Urb;\r
154\r
155 Urb = AllocateZeroPool (sizeof (URB));\r
156 if (Urb == NULL) {\r
157 return NULL;\r
158 }\r
159\r
160 Urb->Signature = XHC_URB_SIG;\r
161 InitializeListHead (&Urb->UrbList);\r
162\r
163 Ep = &Urb->Ep;\r
6b4483cd 164 Ep->BusAddr = BusAddr;\r
ce9b5900 165 Ep->EpAddr = (UINT8)(EpAddr & 0x0F);\r
92870c98 166 Ep->Direction = ((EpAddr & 0x80) != 0) ? EfiUsbDataIn : EfiUsbDataOut;\r
167 Ep->DevSpeed = DevSpeed;\r
168 Ep->MaxPacket = MaxPacket;\r
169 Ep->Type = Type;\r
170\r
171 Urb->Request = Request;\r
172 Urb->Data = Data;\r
173 Urb->DataLen = DataLen;\r
174 Urb->Callback = Callback;\r
175 Urb->Context = Context;\r
176\r
177 Status = XhcCreateTransferTrb (Xhc, Urb);\r
7538d536 178 ASSERT_EFI_ERROR (Status);\r
92870c98 179\r
180 return Urb;\r
181}\r
182\r
183/**\r
184 Create a transfer TRB.\r
185\r
a9292c13 186 @param Xhc The XHCI Instance\r
92870c98 187 @param Urb The urb used to construct the transfer TRB.\r
188\r
189 @return Created TRB or NULL\r
190\r
191**/\r
192EFI_STATUS\r
92870c98 193XhcCreateTransferTrb (\r
a9292c13 194 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 195 IN URB *Urb\r
196 )\r
197{\r
6b4483cd 198 VOID *OutputContext;\r
92870c98 199 TRANSFER_RING *EPRing;\r
200 UINT8 EPType;\r
201 UINT8 SlotId;\r
202 UINT8 Dci;\r
203 TRB *TrbStart;\r
204 UINTN TotalLen;\r
205 UINTN Len;\r
206 UINTN TrbNum;\r
207\r
6b4483cd 208 SlotId = XhcBusDevAddrToSlotId (Xhc, Urb->Ep.BusAddr);\r
209 if (SlotId == 0) {\r
210 return EFI_DEVICE_ERROR;\r
211 }\r
212\r
a50f7c4c 213 Urb->Finished = FALSE;\r
214 Urb->StartDone = FALSE;\r
215 Urb->EndDone = FALSE;\r
216 Urb->Completed = 0;\r
217 Urb->Result = EFI_USB_NOERROR;\r
218\r
ce9b5900 219 Dci = XhcEndpointToDci (Urb->Ep.EpAddr, (UINT8)(Urb->Ep.Direction));\r
a9292c13 220 ASSERT (Dci < 32);\r
221 EPRing = (TRANSFER_RING *)(UINTN) Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1];\r
92870c98 222 Urb->Ring = EPRing;\r
6b4483cd 223 OutputContext = (VOID *)(UINTN)Xhc->DCBAA[SlotId];\r
224 if (Xhc->HcCParams.Data.Csz == 0) {\r
225 EPType = (UINT8) ((DEVICE_CONTEXT *)OutputContext)->EP[Dci-1].EPType;\r
226 } else {\r
227 EPType = (UINT8) ((DEVICE_CONTEXT_64 *)OutputContext)->EP[Dci-1].EPType;\r
228 }\r
92870c98 229\r
230 //\r
231 // Construct the TRB\r
232 //\r
233 XhcSyncTrsRing (Xhc, EPRing);\r
234 Urb->TrbStart = EPRing->RingEnqueue;\r
235 switch (EPType) {\r
236 case ED_CONTROL_BIDIR:\r
92870c98 237 //\r
238 // For control transfer, create SETUP_STAGE_TRB first.\r
239 //\r
a9292c13 240 TrbStart = (TRB *)(UINTN)EPRing->RingEnqueue;\r
241 TrbStart->TrbCtrSetup.bmRequestType = Urb->Request->RequestType;\r
242 TrbStart->TrbCtrSetup.bRequest = Urb->Request->Request;\r
243 TrbStart->TrbCtrSetup.wValue = Urb->Request->Value;\r
244 TrbStart->TrbCtrSetup.wIndex = Urb->Request->Index;\r
245 TrbStart->TrbCtrSetup.wLength = Urb->Request->Length;\r
246 TrbStart->TrbCtrSetup.Lenth = 8;\r
6b4483cd 247 TrbStart->TrbCtrSetup.IntTarget = 0;\r
a9292c13 248 TrbStart->TrbCtrSetup.IOC = 1;\r
249 TrbStart->TrbCtrSetup.IDT = 1;\r
250 TrbStart->TrbCtrSetup.Type = TRB_TYPE_SETUP_STAGE;\r
92870c98 251 if (Urb->Ep.Direction == EfiUsbDataIn) {\r
a9292c13 252 TrbStart->TrbCtrSetup.TRT = 3;\r
92870c98 253 } else if (Urb->Ep.Direction == EfiUsbDataOut) {\r
a9292c13 254 TrbStart->TrbCtrSetup.TRT = 2;\r
92870c98 255 } else {\r
a9292c13 256 TrbStart->TrbCtrSetup.TRT = 0;\r
92870c98 257 }\r
258 //\r
259 // Update the cycle bit\r
260 //\r
a9292c13 261 TrbStart->TrbCtrSetup.CycleBit = EPRing->RingPCS & BIT0;\r
92870c98 262 Urb->TrbNum++;\r
263\r
264 //\r
265 // For control transfer, create DATA_STAGE_TRB.\r
266 //\r
267 if (Urb->DataLen > 0) {\r
268 XhcSyncTrsRing (Xhc, EPRing);\r
a9292c13 269 TrbStart = (TRB *)(UINTN)EPRing->RingEnqueue;\r
270 TrbStart->TrbCtrData.TRBPtrLo = XHC_LOW_32BIT(Urb->Data);\r
271 TrbStart->TrbCtrData.TRBPtrHi = XHC_HIGH_32BIT(Urb->Data);\r
272 TrbStart->TrbCtrData.Lenth = (UINT32) Urb->DataLen;\r
273 TrbStart->TrbCtrData.TDSize = 0;\r
6b4483cd 274 TrbStart->TrbCtrData.IntTarget = 0;\r
a9292c13 275 TrbStart->TrbCtrData.ISP = 1;\r
276 TrbStart->TrbCtrData.IOC = 1;\r
277 TrbStart->TrbCtrData.IDT = 0;\r
278 TrbStart->TrbCtrData.CH = 0;\r
279 TrbStart->TrbCtrData.Type = TRB_TYPE_DATA_STAGE;\r
92870c98 280 if (Urb->Ep.Direction == EfiUsbDataIn) {\r
a9292c13 281 TrbStart->TrbCtrData.DIR = 1;\r
92870c98 282 } else if (Urb->Ep.Direction == EfiUsbDataOut) {\r
a9292c13 283 TrbStart->TrbCtrData.DIR = 0;\r
92870c98 284 } else {\r
a9292c13 285 TrbStart->TrbCtrData.DIR = 0;\r
92870c98 286 }\r
287 //\r
288 // Update the cycle bit\r
289 //\r
a9292c13 290 TrbStart->TrbCtrData.CycleBit = EPRing->RingPCS & BIT0;\r
92870c98 291 Urb->TrbNum++;\r
292 }\r
293 //\r
294 // For control transfer, create STATUS_STAGE_TRB.\r
295 // Get the pointer to next TRB for status stage use\r
296 //\r
297 XhcSyncTrsRing (Xhc, EPRing);\r
a9292c13 298 TrbStart = (TRB *)(UINTN)EPRing->RingEnqueue;\r
6b4483cd 299 TrbStart->TrbCtrStatus.IntTarget = 0;\r
a9292c13 300 TrbStart->TrbCtrStatus.IOC = 1;\r
301 TrbStart->TrbCtrStatus.CH = 0;\r
302 TrbStart->TrbCtrStatus.Type = TRB_TYPE_STATUS_STAGE;\r
92870c98 303 if (Urb->Ep.Direction == EfiUsbDataIn) {\r
a9292c13 304 TrbStart->TrbCtrStatus.DIR = 0;\r
92870c98 305 } else if (Urb->Ep.Direction == EfiUsbDataOut) {\r
a9292c13 306 TrbStart->TrbCtrStatus.DIR = 1;\r
92870c98 307 } else {\r
a9292c13 308 TrbStart->TrbCtrStatus.DIR = 0;\r
92870c98 309 }\r
310 //\r
311 // Update the cycle bit\r
312 //\r
a9292c13 313 TrbStart->TrbCtrStatus.CycleBit = EPRing->RingPCS & BIT0;\r
92870c98 314 //\r
315 // Update the enqueue pointer\r
316 //\r
317 XhcSyncTrsRing (Xhc, EPRing);\r
318 Urb->TrbNum++;\r
a9292c13 319 Urb->TrbEnd = (TRB_TEMPLATE *)(UINTN)TrbStart;\r
92870c98 320\r
321 break;\r
322\r
323 case ED_BULK_OUT:\r
324 case ED_BULK_IN:\r
92870c98 325 TotalLen = 0;\r
326 Len = 0;\r
327 TrbNum = 0;\r
a9292c13 328 TrbStart = (TRB *)(UINTN)EPRing->RingEnqueue;\r
92870c98 329 while (TotalLen < Urb->DataLen) {\r
330 if ((TotalLen + 0x10000) >= Urb->DataLen) {\r
331 Len = Urb->DataLen - TotalLen;\r
332 } else {\r
333 Len = 0x10000;\r
334 }\r
a9292c13 335 TrbStart = (TRB *)(UINTN)EPRing->RingEnqueue;\r
336 TrbStart->TrbNormal.TRBPtrLo = XHC_LOW_32BIT((UINT8 *) Urb->Data + TotalLen);\r
337 TrbStart->TrbNormal.TRBPtrHi = XHC_HIGH_32BIT((UINT8 *) Urb->Data + TotalLen);\r
338 TrbStart->TrbNormal.Lenth = (UINT32) Len;\r
339 TrbStart->TrbNormal.TDSize = 0;\r
6b4483cd 340 TrbStart->TrbNormal.IntTarget = 0;\r
a9292c13 341 TrbStart->TrbNormal.ISP = 1;\r
342 TrbStart->TrbNormal.IOC = 1;\r
343 TrbStart->TrbNormal.Type = TRB_TYPE_NORMAL;\r
92870c98 344 //\r
345 // Update the cycle bit\r
346 //\r
a9292c13 347 TrbStart->TrbNormal.CycleBit = EPRing->RingPCS & BIT0;\r
92870c98 348\r
349 XhcSyncTrsRing (Xhc, EPRing);\r
350 TrbNum++;\r
351 TotalLen += Len;\r
352 }\r
353\r
354 Urb->TrbNum = TrbNum;\r
a9292c13 355 Urb->TrbEnd = (TRB_TEMPLATE *)(UINTN)TrbStart;\r
92870c98 356 break;\r
357\r
358 case ED_INTERRUPT_OUT:\r
359 case ED_INTERRUPT_IN:\r
92870c98 360 TotalLen = 0;\r
361 Len = 0;\r
362 TrbNum = 0;\r
a9292c13 363 TrbStart = (TRB *)(UINTN)EPRing->RingEnqueue;\r
92870c98 364 while (TotalLen < Urb->DataLen) {\r
365 if ((TotalLen + 0x10000) >= Urb->DataLen) {\r
366 Len = Urb->DataLen - TotalLen;\r
367 } else {\r
368 Len = 0x10000;\r
369 }\r
a9292c13 370 TrbStart = (TRB *)(UINTN)EPRing->RingEnqueue;\r
371 TrbStart->TrbNormal.TRBPtrLo = XHC_LOW_32BIT((UINT8 *) Urb->Data + TotalLen);\r
372 TrbStart->TrbNormal.TRBPtrHi = XHC_HIGH_32BIT((UINT8 *) Urb->Data + TotalLen);\r
373 TrbStart->TrbNormal.Lenth = (UINT32) Len;\r
374 TrbStart->TrbNormal.TDSize = 0;\r
6b4483cd 375 TrbStart->TrbNormal.IntTarget = 0;\r
a9292c13 376 TrbStart->TrbNormal.ISP = 1;\r
377 TrbStart->TrbNormal.IOC = 1;\r
378 TrbStart->TrbNormal.Type = TRB_TYPE_NORMAL;\r
92870c98 379 //\r
380 // Update the cycle bit\r
381 //\r
a9292c13 382 TrbStart->TrbNormal.CycleBit = EPRing->RingPCS & BIT0;\r
92870c98 383\r
384 XhcSyncTrsRing (Xhc, EPRing);\r
385 TrbNum++;\r
386 TotalLen += Len;\r
387 }\r
388\r
389 Urb->TrbNum = TrbNum;\r
a9292c13 390 Urb->TrbEnd = (TRB_TEMPLATE *)(UINTN)TrbStart;\r
92870c98 391 break;\r
392\r
393 default:\r
394 DEBUG ((EFI_D_INFO, "Not supported EPType 0x%x!\n",EPType));\r
395 ASSERT (FALSE);\r
396 break;\r
397 }\r
398\r
399 return EFI_SUCCESS;\r
400}\r
401\r
402\r
403/**\r
404 Initialize the XHCI host controller for schedule.\r
405\r
a9292c13 406 @param Xhc The XHCI Instance to be initialized.\r
92870c98 407\r
408**/\r
409VOID\r
410XhcInitSched (\r
a9292c13 411 IN USB_XHCI_INSTANCE *Xhc\r
92870c98 412 )\r
413{\r
414 VOID *Dcbaa;\r
415 UINT64 CmdRing;\r
416 UINTN Entries;\r
417 UINT32 MaxScratchpadBufs;\r
418 UINT64 *ScratchBuf;\r
419 UINT64 *ScratchEntryBuf;\r
420 UINT32 Index;\r
421\r
422 //\r
423 // Program the Max Device Slots Enabled (MaxSlotsEn) field in the CONFIG register (5.4.7)\r
424 // to enable the device slots that system software is going to use.\r
425 //\r
426 Xhc->MaxSlotsEn = Xhc->HcSParams1.Data.MaxSlots;\r
427 ASSERT (Xhc->MaxSlotsEn >= 1 && Xhc->MaxSlotsEn <= 255);\r
428 XhcWriteOpReg (Xhc, XHC_CONFIG_OFFSET, Xhc->MaxSlotsEn);\r
429\r
430 //\r
431 // The Device Context Base Address Array entry associated with each allocated Device Slot\r
432 // shall contain a 64-bit pointer to the base of the associated Device Context.\r
433 // The Device Context Base Address Array shall contain MaxSlotsEn + 1 entries.\r
434 // Software shall set Device Context Base Address Array entries for unallocated Device Slots to '0'.\r
435 //\r
436 Entries = (Xhc->MaxSlotsEn + 1) * sizeof(UINT64);\r
a9292c13 437 Dcbaa = AllocatePages (EFI_SIZE_TO_PAGES (Entries));\r
92870c98 438 ASSERT (Dcbaa != NULL);\r
a9292c13 439 ZeroMem (Dcbaa, Entries);\r
92870c98 440\r
441 //\r
442 // A Scratchpad Buffer is a PAGESIZE block of system memory located on a PAGESIZE boundary.\r
443 // System software shall allocate the Scratchpad Buffer(s) before placing the xHC in to Run\r
444 // mode (Run/Stop(R/S) ='1').\r
445 //\r
446 MaxScratchpadBufs = ((Xhc->HcSParams2.Data.ScratchBufHi) << 5) | (Xhc->HcSParams2.Data.ScratchBufLo);\r
447 Xhc->MaxScratchpadBufs = MaxScratchpadBufs;\r
ce9b5900 448 ASSERT (MaxScratchpadBufs <= 1023);\r
92870c98 449 if (MaxScratchpadBufs != 0) {\r
a9292c13 450 ScratchBuf = AllocateAlignedPages (EFI_SIZE_TO_PAGES (MaxScratchpadBufs * sizeof (UINT64)), Xhc->PageSize);\r
92870c98 451 ASSERT (ScratchBuf != NULL);\r
a9292c13 452 ZeroMem (ScratchBuf, MaxScratchpadBufs * sizeof (UINT64));\r
92870c98 453 Xhc->ScratchBuf = ScratchBuf;\r
454\r
455 for (Index = 0; Index < MaxScratchpadBufs; Index++) {\r
a9292c13 456 ScratchEntryBuf = AllocateAlignedPages (EFI_SIZE_TO_PAGES (Xhc->PageSize), Xhc->PageSize);\r
457 ASSERT (ScratchEntryBuf != NULL);\r
458 ZeroMem (ScratchEntryBuf, Xhc->PageSize);\r
92870c98 459 *ScratchBuf++ = (UINT64)(UINTN)ScratchEntryBuf;\r
460 }\r
461\r
462 //\r
463 // The Scratchpad Buffer Array contains pointers to the Scratchpad Buffers. Entry 0 of the\r
464 // Device Context Base Address Array points to the Scratchpad Buffer Array.\r
465 //\r
466 *(UINT64 *)Dcbaa = (UINT64)(UINTN)Xhc->ScratchBuf;\r
467 }\r
468\r
469 //\r
470 // Program the Device Context Base Address Array Pointer (DCBAAP) register (5.4.6) with\r
471 // a 64-bit address pointing to where the Device Context Base Address Array is located.\r
472 //\r
a9292c13 473 Xhc->DCBAA = (UINT64 *)(UINTN)Dcbaa;\r
6b4483cd 474 //\r
475 // Some 3rd party XHCI external cards don't support single 64-bytes width register access,\r
476 // So divide it to two 32-bytes width register access.\r
477 //\r
478 XhcWriteOpReg (Xhc, XHC_DCBAAP_OFFSET, XHC_LOW_32BIT(Xhc->DCBAA));\r
479 XhcWriteOpReg (Xhc, XHC_DCBAAP_OFFSET + 4, XHC_HIGH_32BIT (Xhc->DCBAA));\r
ce9b5900 480 DEBUG ((EFI_D_INFO, "XhcInitSched:DCBAA=0x%x\n", (UINT64)(UINTN)Xhc->DCBAA));\r
92870c98 481\r
482 //\r
483 // Define the Command Ring Dequeue Pointer by programming the Command Ring Control Register\r
484 // (5.4.5) with a 64-bit address pointing to the starting address of the first TRB of the Command Ring.\r
485 // Note: The Command Ring is 64 byte aligned, so the low order 6 bits of the Command Ring Pointer shall\r
486 // always be '0'.\r
487 //\r
488 CreateTransferRing (Xhc, CMD_RING_TRB_NUMBER, &Xhc->CmdRing);\r
489 //\r
490 // The xHC uses the Enqueue Pointer to determine when a Transfer Ring is empty. As it fetches TRBs from a\r
491 // Transfer Ring it checks for a Cycle bit transition. If a transition detected, the ring is empty.\r
492 // So we set RCS as inverted PCS init value to let Command Ring empty\r
493 //\r
494 CmdRing = (UINT64)(UINTN)Xhc->CmdRing.RingSeg0;\r
495 ASSERT ((CmdRing & 0x3F) == 0);\r
496 CmdRing |= XHC_CRCR_RCS;\r
6b4483cd 497 //\r
498 // Some 3rd party XHCI external cards don't support single 64-bytes width register access,\r
499 // So divide it to two 32-bytes width register access.\r
500 //\r
501 XhcWriteOpReg (Xhc, XHC_CRCR_OFFSET, XHC_LOW_32BIT(CmdRing));\r
502 XhcWriteOpReg (Xhc, XHC_CRCR_OFFSET + 4, XHC_HIGH_32BIT (CmdRing));\r
92870c98 503\r
504 DEBUG ((EFI_D_INFO, "XhcInitSched:XHC_CRCR=0x%x\n", Xhc->CmdRing.RingSeg0));\r
505\r
506 //\r
507 // Disable the 'interrupter enable' bit in USB_CMD\r
508 // and clear IE & IP bit in all Interrupter X Management Registers.\r
509 //\r
510 XhcClearOpRegBit (Xhc, XHC_USBCMD_OFFSET, XHC_USBCMD_INTE);\r
511 for (Index = 0; Index < (UINT16)(Xhc->HcSParams1.Data.MaxIntrs); Index++) {\r
512 XhcClearRuntimeRegBit (Xhc, XHC_IMAN_OFFSET + (Index * 32), XHC_IMAN_IE);\r
513 XhcSetRuntimeRegBit (Xhc, XHC_IMAN_OFFSET + (Index * 32), XHC_IMAN_IP);\r
514 }\r
515\r
516 //\r
517 // Allocate EventRing for Cmd, Ctrl, Bulk, Interrupt, AsynInterrupt transfer\r
518 //\r
6b4483cd 519 CreateEventRing (Xhc, &Xhc->EventRing);\r
520 DEBUG ((EFI_D_INFO, "XhcInitSched:XHC_EVENTRING=0x%x\n", Xhc->EventRing.EventRingSeg0));\r
92870c98 521}\r
522\r
523/**\r
524 System software shall use a Reset Endpoint Command (section 4.11.4.7) to remove the Halted\r
525 condition in the xHC. After the successful completion of the Reset Endpoint Command, the Endpoint\r
526 Context is transitioned from the Halted to the Stopped state and the Transfer Ring of the endpoint is\r
527 reenabled. The next write to the Doorbell of the Endpoint will transition the Endpoint Context from the\r
528 Stopped to the Running state.\r
529\r
a9292c13 530 @param Xhc The XHCI Instance.\r
92870c98 531 @param Urb The urb which makes the endpoint halted.\r
532\r
533 @retval EFI_SUCCESS The recovery is successful.\r
534 @retval Others Failed to recovery halted endpoint.\r
535\r
536**/\r
537EFI_STATUS\r
538EFIAPI\r
539XhcRecoverHaltedEndpoint (\r
a9292c13 540 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 541 IN URB *Urb\r
542 )\r
543{\r
a9292c13 544 EFI_STATUS Status;\r
545 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
546 CMD_TRB_RESET_ENDPOINT CmdTrbResetED;\r
547 CMD_SET_TR_DEQ_POINTER CmdSetTRDeq;\r
548 UINT8 Dci;\r
549 UINT8 SlotId;\r
92870c98 550\r
6b4483cd 551 Status = EFI_SUCCESS;\r
552 SlotId = XhcBusDevAddrToSlotId (Xhc, Urb->Ep.BusAddr);\r
553 if (SlotId == 0) {\r
554 return EFI_DEVICE_ERROR;\r
555 }\r
556 Dci = XhcEndpointToDci (Urb->Ep.EpAddr, (UINT8)(Urb->Ep.Direction));\r
557 ASSERT (Dci < 32);\r
558 \r
92870c98 559 DEBUG ((EFI_D_INFO, "Recovery Halted Slot = %x,Dci = %x\n", SlotId, Dci));\r
560\r
561 //\r
562 // 1) Send Reset endpoint command to transit from halt to stop state\r
563 //\r
564 ZeroMem (&CmdTrbResetED, sizeof (CmdTrbResetED));\r
565 CmdTrbResetED.CycleBit = 1;\r
566 CmdTrbResetED.Type = TRB_TYPE_RESET_ENDPOINT;\r
567 CmdTrbResetED.EDID = Dci;\r
568 CmdTrbResetED.SlotId = SlotId;\r
569 Status = XhcCmdTransfer (\r
570 Xhc,\r
a9292c13 571 (TRB_TEMPLATE *) (UINTN) &CmdTrbResetED,\r
92870c98 572 XHC_GENERIC_TIMEOUT,\r
a9292c13 573 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
92870c98 574 );\r
575 ASSERT (!EFI_ERROR(Status));\r
576\r
577 //\r
578 // 2)Set dequeue pointer\r
579 //\r
580 ZeroMem (&CmdSetTRDeq, sizeof (CmdSetTRDeq));\r
581 CmdSetTRDeq.PtrLo = XHC_LOW_32BIT (Urb->Ring->RingEnqueue) | Urb->Ring->RingPCS;\r
582 CmdSetTRDeq.PtrHi = XHC_HIGH_32BIT (Urb->Ring->RingEnqueue);\r
583 CmdSetTRDeq.CycleBit = 1;\r
584 CmdSetTRDeq.Type = TRB_TYPE_SET_TR_DEQUE;\r
585 CmdSetTRDeq.Endpoint = Dci;\r
586 CmdSetTRDeq.SlotId = SlotId;\r
587 Status = XhcCmdTransfer (\r
588 Xhc,\r
a9292c13 589 (TRB_TEMPLATE *) (UINTN) &CmdSetTRDeq,\r
92870c98 590 XHC_GENERIC_TIMEOUT,\r
a9292c13 591 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
92870c98 592 );\r
593 ASSERT (!EFI_ERROR(Status));\r
594\r
595 //\r
596 // 3)Ring the doorbell to transit from stop to active\r
597 //\r
598 XhcRingDoorBell (Xhc, SlotId, Dci);\r
599\r
600 return Status;\r
601}\r
602\r
603/**\r
604 Create XHCI event ring.\r
605\r
a9292c13 606 @param Xhc The XHCI Instance.\r
92870c98 607 @param EventRing The created event ring.\r
608\r
609**/\r
610VOID\r
92870c98 611CreateEventRing (\r
a9292c13 612 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 613 OUT EVENT_RING *EventRing\r
614 )\r
615{\r
616 VOID *Buf;\r
617 EVENT_RING_SEG_TABLE_ENTRY *ERSTBase;\r
618\r
619 ASSERT (EventRing != NULL);\r
620\r
a9292c13 621 Buf = AllocatePages (EFI_SIZE_TO_PAGES (sizeof (TRB_TEMPLATE) * EVENT_RING_TRB_NUMBER));\r
92870c98 622 ASSERT (Buf != NULL);\r
623 ASSERT (((UINTN) Buf & 0x3F) == 0);\r
a9292c13 624 ZeroMem (Buf, sizeof (TRB_TEMPLATE) * EVENT_RING_TRB_NUMBER);\r
92870c98 625\r
626 EventRing->EventRingSeg0 = Buf;\r
92870c98 627 EventRing->TrbNumber = EVENT_RING_TRB_NUMBER;\r
a9292c13 628 EventRing->EventRingDequeue = (TRB_TEMPLATE *) EventRing->EventRingSeg0;\r
629 EventRing->EventRingEnqueue = (TRB_TEMPLATE *) EventRing->EventRingSeg0;\r
92870c98 630 //\r
631 // Software maintains an Event Ring Consumer Cycle State (CCS) bit, initializing it to '1'\r
632 // and toggling it every time the Event Ring Dequeue Pointer wraps back to the beginning of the Event Ring.\r
633 //\r
634 EventRing->EventRingCCS = 1;\r
635\r
a9292c13 636 Buf = AllocatePages (EFI_SIZE_TO_PAGES (sizeof (EVENT_RING_SEG_TABLE_ENTRY) * ERST_NUMBER));\r
92870c98 637 ASSERT (Buf != NULL);\r
638 ASSERT (((UINTN) Buf & 0x3F) == 0);\r
a9292c13 639 ZeroMem (Buf, sizeof (EVENT_RING_SEG_TABLE_ENTRY) * ERST_NUMBER);\r
92870c98 640\r
641 ERSTBase = (EVENT_RING_SEG_TABLE_ENTRY *) Buf;\r
642 EventRing->ERSTBase = ERSTBase;\r
643 ERSTBase->PtrLo = XHC_LOW_32BIT (EventRing->EventRingSeg0);\r
644 ERSTBase->PtrHi = XHC_HIGH_32BIT (EventRing->EventRingSeg0);\r
645 ERSTBase->RingTrbSize = EVENT_RING_TRB_NUMBER;\r
646\r
647 //\r
648 // Program the Interrupter Event Ring Segment Table Size (ERSTSZ) register (5.5.2.3.1)\r
649 //\r
650 XhcWriteRuntimeReg (\r
651 Xhc,\r
6b4483cd 652 XHC_ERSTSZ_OFFSET,\r
92870c98 653 ERST_NUMBER\r
654 );\r
655 //\r
656 // Program the Interrupter Event Ring Dequeue Pointer (ERDP) register (5.5.2.3.3)\r
657 //\r
6b4483cd 658 // Some 3rd party XHCI external cards don't support single 64-bytes width register access,\r
659 // So divide it to two 32-bytes width register access.\r
660 //\r
661 XhcWriteRuntimeReg (\r
662 Xhc,\r
663 XHC_ERDP_OFFSET,\r
664 XHC_LOW_32BIT((UINT64)(UINTN)EventRing->EventRingDequeue)\r
665 );\r
666 XhcWriteRuntimeReg (\r
92870c98 667 Xhc,\r
6b4483cd 668 XHC_ERDP_OFFSET + 4,\r
669 XHC_HIGH_32BIT((UINT64)(UINTN)EventRing->EventRingDequeue)\r
92870c98 670 );\r
671 //\r
672 // Program the Interrupter Event Ring Segment Table Base Address (ERSTBA) register(5.5.2.3.2)\r
673 //\r
6b4483cd 674 // Some 3rd party XHCI external cards don't support single 64-bytes width register access,\r
675 // So divide it to two 32-bytes width register access.\r
676 //\r
677 XhcWriteRuntimeReg (\r
678 Xhc,\r
679 XHC_ERSTBA_OFFSET,\r
680 XHC_LOW_32BIT((UINT64)(UINTN)ERSTBase)\r
681 );\r
682 XhcWriteRuntimeReg (\r
92870c98 683 Xhc,\r
6b4483cd 684 XHC_ERSTBA_OFFSET + 4,\r
685 XHC_HIGH_32BIT((UINT64)(UINTN)ERSTBase)\r
92870c98 686 );\r
687 //\r
688 // Need set IMAN IE bit to enble the ring interrupt\r
689 //\r
6b4483cd 690 XhcSetRuntimeRegBit (Xhc, XHC_IMAN_OFFSET, XHC_IMAN_IE);\r
92870c98 691}\r
692\r
693/**\r
694 Create XHCI transfer ring.\r
695\r
a9292c13 696 @param Xhc The XHCI Instance.\r
92870c98 697 @param TrbNum The number of TRB in the ring.\r
698 @param TransferRing The created transfer ring.\r
699\r
700**/\r
701VOID\r
92870c98 702CreateTransferRing (\r
a9292c13 703 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 704 IN UINTN TrbNum,\r
705 OUT TRANSFER_RING *TransferRing\r
706 )\r
707{\r
708 VOID *Buf;\r
a9292c13 709 LINK_TRB *EndTrb;\r
92870c98 710\r
a9292c13 711 Buf = AllocatePages (EFI_SIZE_TO_PAGES (sizeof (TRB_TEMPLATE) * TrbNum));\r
92870c98 712 ASSERT (Buf != NULL);\r
713 ASSERT (((UINTN) Buf & 0x3F) == 0);\r
a9292c13 714 ZeroMem (Buf, sizeof (TRB_TEMPLATE) * TrbNum);\r
92870c98 715\r
716 TransferRing->RingSeg0 = Buf;\r
717 TransferRing->TrbNumber = TrbNum;\r
a9292c13 718 TransferRing->RingEnqueue = (TRB_TEMPLATE *) TransferRing->RingSeg0;\r
719 TransferRing->RingDequeue = (TRB_TEMPLATE *) TransferRing->RingSeg0;\r
92870c98 720 TransferRing->RingPCS = 1;\r
721 //\r
722 // 4.9.2 Transfer Ring Management\r
723 // To form a ring (or circular queue) a Link TRB may be inserted at the end of a ring to\r
724 // point to the first TRB in the ring.\r
725 //\r
a9292c13 726 EndTrb = (LINK_TRB *) ((UINTN)Buf + sizeof (TRB_TEMPLATE) * (TrbNum - 1));\r
92870c98 727 EndTrb->Type = TRB_TYPE_LINK;\r
728 EndTrb->PtrLo = XHC_LOW_32BIT (Buf);\r
729 EndTrb->PtrHi = XHC_HIGH_32BIT (Buf);\r
730 //\r
731 // Toggle Cycle (TC). When set to '1', the xHC shall toggle its interpretation of the Cycle bit.\r
732 //\r
733 EndTrb->TC = 1;\r
734 //\r
735 // Set Cycle bit as other TRB PCS init value\r
736 //\r
737 EndTrb->CycleBit = 0;\r
738}\r
739\r
740/**\r
741 Free XHCI event ring.\r
742\r
a9292c13 743 @param Xhc The XHCI Instance.\r
92870c98 744 @param EventRing The event ring to be freed.\r
745\r
746**/\r
747EFI_STATUS\r
748EFIAPI\r
749XhcFreeEventRing (\r
a9292c13 750 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 751 IN EVENT_RING *EventRing\r
752)\r
753{\r
754 UINT8 Index;\r
755 EVENT_RING_SEG_TABLE_ENTRY *TablePtr;\r
756 VOID *RingBuf;\r
757 EVENT_RING_SEG_TABLE_ENTRY *EventRingPtr;\r
92870c98 758\r
759 if(EventRing->EventRingSeg0 == NULL) {\r
760 return EFI_SUCCESS;\r
761 }\r
762\r
92870c98 763 //\r
764 // Get the Event Ring Segment Table base address\r
765 //\r
766 TablePtr = (EVENT_RING_SEG_TABLE_ENTRY *)(EventRing->ERSTBase);\r
767\r
768 //\r
769 // Get all the TRBs Ring and release\r
770 //\r
771 for (Index = 0; Index < ERST_NUMBER; Index++) {\r
772 EventRingPtr = TablePtr + Index;\r
e0e7f80c 773 RingBuf = (VOID *)(UINTN)(EventRingPtr->PtrLo | LShiftU64 ((UINT64)EventRingPtr->PtrHi, 32));\r
92870c98 774\r
775 if(RingBuf != NULL) {\r
a9292c13 776 FreePages (RingBuf, EFI_SIZE_TO_PAGES (sizeof (TRB_TEMPLATE) * EVENT_RING_TRB_NUMBER));\r
92870c98 777 ZeroMem (EventRingPtr, sizeof (EVENT_RING_SEG_TABLE_ENTRY));\r
778 }\r
779 }\r
780\r
a9292c13 781 FreePages (TablePtr, EFI_SIZE_TO_PAGES (sizeof (EVENT_RING_SEG_TABLE_ENTRY) * ERST_NUMBER));\r
92870c98 782 return EFI_SUCCESS;\r
783}\r
784\r
785/**\r
786 Free the resouce allocated at initializing schedule.\r
787\r
a9292c13 788 @param Xhc The XHCI Instance.\r
92870c98 789\r
790**/\r
791VOID\r
792XhcFreeSched (\r
a9292c13 793 IN USB_XHCI_INSTANCE *Xhc\r
92870c98 794 )\r
795{\r
796 UINT32 Index;\r
a9292c13 797 UINT64 *ScratchBuf;\r
92870c98 798\r
799 if (Xhc->ScratchBuf != NULL) {\r
a9292c13 800 ScratchBuf = Xhc->ScratchBuf;\r
92870c98 801 for (Index = 0; Index < Xhc->MaxScratchpadBufs; Index++) {\r
a9292c13 802 FreeAlignedPages ((VOID*)(UINTN)*ScratchBuf++, EFI_SIZE_TO_PAGES (Xhc->PageSize));\r
92870c98 803 }\r
a9292c13 804 FreeAlignedPages (Xhc->ScratchBuf, EFI_SIZE_TO_PAGES (Xhc->MaxScratchpadBufs * sizeof (UINT64)));\r
92870c98 805 }\r
806\r
807 if (Xhc->DCBAA != NULL) {\r
a9292c13 808 FreePages (Xhc->DCBAA, EFI_SIZE_TO_PAGES((Xhc->MaxSlotsEn + 1) * sizeof(UINT64)));\r
92870c98 809 Xhc->DCBAA = NULL;\r
810 }\r
811\r
812 if (Xhc->CmdRing.RingSeg0 != NULL){\r
a9292c13 813 FreePages (Xhc->CmdRing.RingSeg0, EFI_SIZE_TO_PAGES (sizeof (TRB_TEMPLATE) * CMD_RING_TRB_NUMBER));\r
92870c98 814 Xhc->CmdRing.RingSeg0 = NULL;\r
815 }\r
a9292c13 816\r
6b4483cd 817 XhcFreeEventRing (Xhc,&Xhc->EventRing);\r
92870c98 818}\r
819\r
820/**\r
a50f7c4c 821 Check if the Trb is a transaction of the URBs in XHCI's asynchronous transfer list.\r
822\r
823 @param Xhc The XHCI Instance.\r
824 @param Trb The TRB to be checked.\r
825 @param Urb The pointer to the matched Urb.\r
826\r
827 @retval TRUE The Trb is matched with a transaction of the URBs in the async list.\r
828 @retval FALSE The Trb is not matched with any URBs in the async list.\r
829\r
830**/\r
831BOOLEAN\r
832IsAsyncIntTrb (\r
833 IN USB_XHCI_INSTANCE *Xhc,\r
834 IN TRB_TEMPLATE *Trb,\r
835 OUT URB **Urb\r
836 )\r
837{\r
838 LIST_ENTRY *Entry;\r
839 LIST_ENTRY *Next;\r
840 TRB_TEMPLATE *CheckedTrb;\r
841 URB *CheckedUrb;\r
842 UINTN Index;\r
843\r
844 EFI_LIST_FOR_EACH_SAFE (Entry, Next, &Xhc->AsyncIntTransfers) {\r
845 CheckedUrb = EFI_LIST_CONTAINER (Entry, URB, UrbList);\r
846 CheckedTrb = CheckedUrb->TrbStart;\r
847 for (Index = 0; Index < CheckedUrb->TrbNum; Index++) {\r
848 if (Trb == CheckedTrb) {\r
849 *Urb = CheckedUrb;\r
850 return TRUE;\r
851 }\r
852 CheckedTrb++;\r
853 if ((UINTN)CheckedTrb >= ((UINTN) CheckedUrb->Ring->RingSeg0 + sizeof (TRB_TEMPLATE) * CheckedUrb->Ring->TrbNumber)) {\r
854 CheckedTrb = (TRB_TEMPLATE*) CheckedUrb->Ring->RingSeg0;\r
855 }\r
856 }\r
857 }\r
858\r
859 return FALSE;\r
860}\r
861\r
862/**\r
863 Check if the Trb is a transaction of the URB.\r
92870c98 864\r
a50f7c4c 865 @param Trb The TRB to be checked\r
866 @param Urb The transfer ring to be checked.\r
92870c98 867\r
a50f7c4c 868 @retval TRUE It is a transaction of the URB.\r
869 @retval FALSE It is not any transaction of the URB.\r
92870c98 870\r
871**/\r
872BOOLEAN\r
873IsTransferRingTrb (\r
a50f7c4c 874 IN TRB_TEMPLATE *Trb,\r
875 IN URB *Urb\r
92870c98 876 )\r
877{\r
a50f7c4c 878 TRB_TEMPLATE *CheckedTrb;\r
92870c98 879 UINTN Index;\r
880\r
a50f7c4c 881 CheckedTrb = Urb->Ring->RingSeg0;\r
92870c98 882\r
a50f7c4c 883 ASSERT (Urb->Ring->TrbNumber == CMD_RING_TRB_NUMBER || Urb->Ring->TrbNumber == TR_RING_TRB_NUMBER);\r
92870c98 884\r
a50f7c4c 885 for (Index = 0; Index < Urb->Ring->TrbNumber; Index++) {\r
886 if (Trb == CheckedTrb) {\r
887 return TRUE;\r
92870c98 888 }\r
a50f7c4c 889 CheckedTrb++;\r
92870c98 890 }\r
891\r
a50f7c4c 892 return FALSE;\r
92870c98 893}\r
894\r
895/**\r
896 Check the URB's execution result and update the URB's\r
897 result accordingly.\r
898\r
a9292c13 899 @param Xhc The XHCI Instance.\r
92870c98 900 @param Urb The URB to check result.\r
901\r
902 @return Whether the result of URB transfer is finialized.\r
903\r
904**/\r
905EFI_STATUS\r
906XhcCheckUrbResult (\r
a9292c13 907 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 908 IN URB *Urb\r
909 )\r
910{\r
92870c98 911 EVT_TRB_TRANSFER *EvtTrb;\r
a9292c13 912 TRB_TEMPLATE *TRBPtr;\r
92870c98 913 UINTN Index;\r
914 UINT8 TRBType;\r
915 EFI_STATUS Status;\r
a50f7c4c 916 URB *AsyncUrb;\r
917 URB *CheckedUrb;\r
918 UINT64 XhcDequeue;\r
919 UINT32 High;\r
920 UINT32 Low;\r
92870c98 921\r
922 ASSERT ((Xhc != NULL) && (Urb != NULL));\r
923\r
a50f7c4c 924 Status = EFI_SUCCESS;\r
925\r
926 if (Urb->Finished) {\r
927 goto EXIT;\r
928 }\r
929\r
930 EvtTrb = NULL;\r
92870c98 931\r
932 if (XhcIsHalt (Xhc) || XhcIsSysError (Xhc)) {\r
933 Urb->Result |= EFI_USB_ERR_SYSTEM;\r
934 Status = EFI_DEVICE_ERROR;\r
935 goto EXIT;\r
936 }\r
937\r
938 //\r
a50f7c4c 939 // Traverse the event ring to find out all new events from the previous check.\r
92870c98 940 //\r
a50f7c4c 941 XhcSyncEventRing (Xhc, &Xhc->EventRing);\r
942 for (Index = 0; Index < Xhc->EventRing.TrbNumber; Index++) {\r
943 Status = XhcCheckNewEvent (Xhc, &Xhc->EventRing, ((TRB_TEMPLATE **)&EvtTrb));\r
92870c98 944 if (Status == EFI_NOT_READY) {\r
a50f7c4c 945 //\r
946 // All new events are handled, return directly.\r
947 //\r
92870c98 948 goto EXIT;\r
949 }\r
950\r
6b4483cd 951 //\r
952 // Only handle COMMAND_COMPLETETION_EVENT and TRANSFER_EVENT.\r
953 //\r
954 if ((EvtTrb->Type != TRB_TYPE_COMMAND_COMPLT_EVENT) && (EvtTrb->Type != TRB_TYPE_TRANS_EVENT)) {\r
955 continue;\r
956 }\r
92870c98 957\r
e0e7f80c 958 TRBPtr = (TRB_TEMPLATE *)(UINTN)(EvtTrb->TRBPtrLo | LShiftU64 ((UINT64) EvtTrb->TRBPtrHi, 32));\r
92870c98 959\r
a50f7c4c 960 //\r
961 // Update the status of Urb according to the finished event regardless of whether\r
962 // the urb is current checked one or in the XHCI's async transfer list.\r
963 // This way is used to avoid that those completed async transfer events don't get\r
964 // handled in time and are flushed by newer coming events.\r
965 //\r
966 if (IsTransferRingTrb (TRBPtr, Urb)) {\r
967 CheckedUrb = Urb;\r
968 } else if (IsAsyncIntTrb (Xhc, TRBPtr, &AsyncUrb)) { \r
969 CheckedUrb = AsyncUrb;\r
970 } else {\r
971 continue;\r
972 }\r
973 \r
974 switch (EvtTrb->Completecode) {\r
975 case TRB_COMPLETION_STALL_ERROR:\r
976 CheckedUrb->Result |= EFI_USB_ERR_STALL;\r
977 CheckedUrb->Finished = TRUE;\r
978 DEBUG ((EFI_D_ERROR, "XhcCheckUrbResult: STALL_ERROR! Completecode = %x\n",EvtTrb->Completecode));\r
979 break;\r
92870c98 980\r
a50f7c4c 981 case TRB_COMPLETION_BABBLE_ERROR:\r
982 CheckedUrb->Result |= EFI_USB_ERR_BABBLE;\r
983 CheckedUrb->Finished = TRUE;\r
984 DEBUG ((EFI_D_ERROR, "XhcCheckUrbResult: BABBLE_ERROR! Completecode = %x\n",EvtTrb->Completecode));\r
985 break;\r
6b4483cd 986\r
a50f7c4c 987 case TRB_COMPLETION_DATA_BUFFER_ERROR:\r
988 CheckedUrb->Result |= EFI_USB_ERR_BUFFER;\r
989 CheckedUrb->Finished = TRUE;\r
990 DEBUG ((EFI_D_ERROR, "XhcCheckUrbResult: ERR_BUFFER! Completecode = %x\n",EvtTrb->Completecode));\r
6b4483cd 991 break;\r
a50f7c4c 992\r
993 case TRB_COMPLETION_USB_TRANSACTION_ERROR:\r
994 CheckedUrb->Result |= EFI_USB_ERR_TIMEOUT;\r
995 CheckedUrb->Finished = TRUE;\r
996 DEBUG ((EFI_D_ERROR, "XhcCheckUrbResult: TRANSACTION_ERROR! Completecode = %x\n",EvtTrb->Completecode));\r
997 break;\r
998\r
999 case TRB_COMPLETION_SHORT_PACKET:\r
1000 case TRB_COMPLETION_SUCCESS:\r
1001 if (EvtTrb->Completecode == TRB_COMPLETION_SHORT_PACKET) {\r
1002 DEBUG ((EFI_D_ERROR, "XhcCheckUrbResult: short packet happens!\n"));\r
1003 }\r
1004\r
1005 TRBType = (UINT8) (TRBPtr->Type);\r
1006 if ((TRBType == TRB_TYPE_DATA_STAGE) ||\r
1007 (TRBType == TRB_TYPE_NORMAL) ||\r
1008 (TRBType == TRB_TYPE_ISOCH)) {\r
1009 CheckedUrb->Completed += (CheckedUrb->DataLen - EvtTrb->Lenth);\r
1010 }\r
1011\r
1012 break;\r
1013\r
1014 default:\r
1015 DEBUG ((EFI_D_ERROR, "Transfer Default Error Occur! Completecode = 0x%x!\n",EvtTrb->Completecode));\r
1016 CheckedUrb->Result |= EFI_USB_ERR_TIMEOUT;\r
1017 CheckedUrb->Finished = TRUE;\r
1018 break;\r
1019 }\r
1020\r
1021 //\r
1022 // Only check first and end Trb event address\r
1023 //\r
1024 if (TRBPtr == CheckedUrb->TrbStart) {\r
1025 CheckedUrb->StartDone = TRUE;\r
1026 }\r
1027\r
1028 if (TRBPtr == CheckedUrb->TrbEnd) {\r
1029 CheckedUrb->EndDone = TRUE;\r
1030 }\r
1031\r
1032 if (CheckedUrb->StartDone && CheckedUrb->EndDone) {\r
1033 CheckedUrb->Finished = TRUE;\r
1034 CheckedUrb->EvtTrb = (TRB_TEMPLATE *)EvtTrb;\r
92870c98 1035 }\r
1036 }\r
1037\r
1038EXIT:\r
a50f7c4c 1039\r
1040 //\r
1041 // Advance event ring to last available entry\r
1042 //\r
1043 // Some 3rd party XHCI external cards don't support single 64-bytes width register access,\r
1044 // So divide it to two 32-bytes width register access.\r
1045 //\r
1046 Low = XhcReadRuntimeReg (Xhc, XHC_ERDP_OFFSET);\r
1047 High = XhcReadRuntimeReg (Xhc, XHC_ERDP_OFFSET + 4);\r
1048 XhcDequeue = (UINT64)(LShiftU64((UINT64)High, 32) | Low);\r
1049\r
1050 if ((XhcDequeue & (~0x0F)) != ((UINT64)(UINTN)Xhc->EventRing.EventRingDequeue & (~0x0F))) {\r
1051 //\r
1052 // Some 3rd party XHCI external cards don't support single 64-bytes width register access,\r
1053 // So divide it to two 32-bytes width register access.\r
1054 //\r
1055 XhcWriteRuntimeReg (Xhc, XHC_ERDP_OFFSET, XHC_LOW_32BIT (Xhc->EventRing.EventRingDequeue) | BIT3);\r
1056 XhcWriteRuntimeReg (Xhc, XHC_ERDP_OFFSET + 4, XHC_HIGH_32BIT (Xhc->EventRing.EventRingDequeue));\r
1057 }\r
1058\r
92870c98 1059 return Status;\r
1060}\r
1061\r
1062\r
1063/**\r
1064 Execute the transfer by polling the URB. This is a synchronous operation.\r
1065\r
a9292c13 1066 @param Xhc The XHCI Instance.\r
92870c98 1067 @param CmdTransfer The executed URB is for cmd transfer or not.\r
1068 @param Urb The URB to execute.\r
a9292c13 1069 @param Timeout The time to wait before abort, in millisecond.\r
92870c98 1070\r
1071 @return EFI_DEVICE_ERROR The transfer failed due to transfer error.\r
1072 @return EFI_TIMEOUT The transfer failed due to time out.\r
1073 @return EFI_SUCCESS The transfer finished OK.\r
1074\r
1075**/\r
1076EFI_STATUS\r
1077XhcExecTransfer (\r
a9292c13 1078 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1079 IN BOOLEAN CmdTransfer,\r
1080 IN URB *Urb,\r
a9292c13 1081 IN UINTN Timeout\r
92870c98 1082 )\r
1083{\r
1084 EFI_STATUS Status;\r
1085 UINTN Index;\r
1086 UINTN Loop;\r
1087 UINT8 SlotId;\r
1088 UINT8 Dci;\r
1089\r
1090 if (CmdTransfer) {\r
1091 SlotId = 0;\r
1092 Dci = 0;\r
1093 } else {\r
6b4483cd 1094 SlotId = XhcBusDevAddrToSlotId (Xhc, Urb->Ep.BusAddr);\r
1095 if (SlotId == 0) {\r
1096 return EFI_DEVICE_ERROR;\r
1097 }\r
1098 Dci = XhcEndpointToDci (Urb->Ep.EpAddr, (UINT8)(Urb->Ep.Direction));\r
1099 ASSERT (Dci < 32);\r
92870c98 1100 }\r
1101\r
1102 Status = EFI_SUCCESS;\r
a9292c13 1103 Loop = (Timeout * XHC_1_MILLISECOND / XHC_POLL_DELAY) + 1;\r
1104 if (Timeout == 0) {\r
92870c98 1105 Loop = 0xFFFFFFFF;\r
1106 }\r
1107\r
1108 XhcRingDoorBell (Xhc, SlotId, Dci);\r
1109\r
1110 for (Index = 0; Index < Loop; Index++) {\r
1111 Status = XhcCheckUrbResult (Xhc, Urb);\r
a50f7c4c 1112 if (Urb->Finished) {\r
92870c98 1113 break;\r
1114 }\r
a9292c13 1115 gBS->Stall (XHC_POLL_DELAY);\r
92870c98 1116 }\r
1117\r
a50f7c4c 1118 if (Index == Loop) {\r
1119 Urb->Result = EFI_USB_ERR_TIMEOUT;\r
1120 }\r
1121\r
92870c98 1122 return Status;\r
1123}\r
1124\r
1125/**\r
1126 Delete a single asynchronous interrupt transfer for\r
1127 the device and endpoint.\r
1128\r
a9292c13 1129 @param Xhc The XHCI Instance.\r
6b4483cd 1130 @param BusAddr The logical device address assigned by UsbBus driver.\r
92870c98 1131 @param EpNum The endpoint of the target.\r
1132\r
1133 @retval EFI_SUCCESS An asynchronous transfer is removed.\r
1134 @retval EFI_NOT_FOUND No transfer for the device is found.\r
1135\r
1136**/\r
1137EFI_STATUS\r
1138XhciDelAsyncIntTransfer (\r
a9292c13 1139 IN USB_XHCI_INSTANCE *Xhc,\r
6b4483cd 1140 IN UINT8 BusAddr,\r
92870c98 1141 IN UINT8 EpNum\r
1142 )\r
1143{\r
1144 LIST_ENTRY *Entry;\r
1145 LIST_ENTRY *Next;\r
1146 URB *Urb;\r
1147 EFI_USB_DATA_DIRECTION Direction;\r
92870c98 1148\r
1149 Direction = ((EpNum & 0x80) != 0) ? EfiUsbDataIn : EfiUsbDataOut;\r
1150 EpNum &= 0x0F;\r
1151\r
6b4483cd 1152 Urb = NULL;\r
92870c98 1153\r
1154 EFI_LIST_FOR_EACH_SAFE (Entry, Next, &Xhc->AsyncIntTransfers) {\r
1155 Urb = EFI_LIST_CONTAINER (Entry, URB, UrbList);\r
6b4483cd 1156 if ((Urb->Ep.BusAddr == BusAddr) &&\r
92870c98 1157 (Urb->Ep.EpAddr == EpNum) &&\r
1158 (Urb->Ep.Direction == Direction)) {\r
1159 RemoveEntryList (&Urb->UrbList);\r
1160 FreePool (Urb->Data);\r
1161 FreePool (Urb);\r
1162 return EFI_SUCCESS;\r
1163 }\r
1164 }\r
1165\r
1166 return EFI_NOT_FOUND;\r
1167}\r
1168\r
1169/**\r
1170 Remove all the asynchronous interrutp transfers.\r
1171\r
a9292c13 1172 @param Xhc The XHCI Instance.\r
92870c98 1173\r
1174**/\r
1175VOID\r
1176XhciDelAllAsyncIntTransfers (\r
a9292c13 1177 IN USB_XHCI_INSTANCE *Xhc\r
92870c98 1178 )\r
1179{\r
1180 LIST_ENTRY *Entry;\r
1181 LIST_ENTRY *Next;\r
1182 URB *Urb;\r
1183\r
1184 EFI_LIST_FOR_EACH_SAFE (Entry, Next, &Xhc->AsyncIntTransfers) {\r
1185 Urb = EFI_LIST_CONTAINER (Entry, URB, UrbList);\r
1186 RemoveEntryList (&Urb->UrbList);\r
1187 FreePool (Urb->Data);\r
1188 FreePool (Urb);\r
1189 }\r
1190}\r
1191\r
1192/**\r
1193 Update the queue head for next round of asynchronous transfer\r
1194\r
a9292c13 1195 @param Xhc The XHCI Instance.\r
92870c98 1196 @param Urb The URB to update\r
1197\r
1198**/\r
1199VOID\r
1200XhcUpdateAsyncRequest (\r
a9292c13 1201 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1202 IN URB *Urb\r
1203 )\r
1204{\r
1205 EFI_STATUS Status;\r
1206\r
1207 if (Urb->Result == EFI_USB_NOERROR) {\r
1208 Status = XhcCreateTransferTrb (Xhc, Urb);\r
6b4483cd 1209 if (EFI_ERROR (Status)) {\r
1210 return;\r
1211 }\r
92870c98 1212 Status = RingIntTransferDoorBell (Xhc, Urb);\r
6b4483cd 1213 if (EFI_ERROR (Status)) {\r
1214 return;\r
1215 }\r
92870c98 1216 }\r
1217}\r
1218\r
1219\r
1220/**\r
1221 Interrupt transfer periodic check handler.\r
1222\r
1223 @param Event Interrupt event.\r
a9292c13 1224 @param Context Pointer to USB_XHCI_INSTANCE.\r
92870c98 1225\r
1226**/\r
1227VOID\r
1228EFIAPI\r
1229XhcMonitorAsyncRequests (\r
1230 IN EFI_EVENT Event,\r
1231 IN VOID *Context\r
1232 )\r
1233{\r
a9292c13 1234 USB_XHCI_INSTANCE *Xhc;\r
92870c98 1235 LIST_ENTRY *Entry;\r
1236 LIST_ENTRY *Next;\r
1237 UINT8 *ProcBuf;\r
1238 URB *Urb;\r
1239 UINT8 SlotId;\r
1240 EFI_STATUS Status;\r
1241 EFI_TPL OldTpl;\r
1242\r
1243 OldTpl = gBS->RaiseTPL (XHC_TPL);\r
1244\r
a9292c13 1245 Xhc = (USB_XHCI_INSTANCE*) Context;\r
92870c98 1246\r
1247 EFI_LIST_FOR_EACH_SAFE (Entry, Next, &Xhc->AsyncIntTransfers) {\r
1248 Urb = EFI_LIST_CONTAINER (Entry, URB, UrbList);\r
1249\r
1250 //\r
1251 // Make sure that the device is available before every check.\r
1252 //\r
6b4483cd 1253 SlotId = XhcBusDevAddrToSlotId (Xhc, Urb->Ep.BusAddr);\r
92870c98 1254 if (SlotId == 0) {\r
1255 continue;\r
1256 }\r
1257\r
1258 //\r
1259 // Check the result of URB execution. If it is still\r
1260 // active, check the next one.\r
1261 //\r
1262 Status = XhcCheckUrbResult (Xhc, Urb);\r
1263\r
a50f7c4c 1264 if (!Urb->Finished) {\r
92870c98 1265 continue;\r
1266 }\r
1267\r
1268 //\r
1269 // Allocate a buffer then copy the transferred data for user.\r
1270 // If failed to allocate the buffer, update the URB for next\r
1271 // round of transfer. Ignore the data of this round.\r
1272 //\r
1273 ProcBuf = NULL;\r
1274 if (Urb->Result == EFI_USB_NOERROR) {\r
1275 ASSERT (Urb->Completed <= Urb->DataLen);\r
1276\r
a9292c13 1277 ProcBuf = AllocateZeroPool (Urb->Completed);\r
92870c98 1278\r
1279 if (ProcBuf == NULL) {\r
1280 XhcUpdateAsyncRequest (Xhc, Urb);\r
1281 continue;\r
1282 }\r
1283\r
1284 CopyMem (ProcBuf, Urb->Data, Urb->Completed);\r
1285 }\r
1286\r
92870c98 1287 //\r
1288 // Leave error recovery to its related device driver. A\r
1289 // common case of the error recovery is to re-submit the\r
1290 // interrupt transfer which is linked to the head of the\r
1291 // list. This function scans from head to tail. So the\r
1292 // re-submitted interrupt transfer's callback function\r
1293 // will not be called again in this round. Don't touch this\r
1294 // URB after the callback, it may have been removed by the\r
1295 // callback.\r
1296 //\r
1297 if (Urb->Callback != NULL) {\r
1298 //\r
1299 // Restore the old TPL, USB bus maybe connect device in\r
1300 // his callback. Some drivers may has a lower TPL restriction.\r
1301 //\r
1302 gBS->RestoreTPL (OldTpl);\r
1303 (Urb->Callback) (ProcBuf, Urb->Completed, Urb->Context, Urb->Result);\r
1304 OldTpl = gBS->RaiseTPL (XHC_TPL);\r
1305 }\r
1306\r
1307 if (ProcBuf != NULL) {\r
1308 gBS->FreePool (ProcBuf);\r
1309 }\r
a50f7c4c 1310\r
1311 XhcUpdateAsyncRequest (Xhc, Urb);\r
92870c98 1312 }\r
1313 gBS->RestoreTPL (OldTpl);\r
1314}\r
1315\r
1316/**\r
1317 Monitor the port status change. Enable/Disable device slot if there is a device attached/detached.\r
1318\r
a9292c13 1319 @param Xhc The XHCI Instance.\r
92870c98 1320 @param ParentRouteChart The route string pointed to the parent device if it exists.\r
1321 @param Port The port to be polled.\r
1322 @param PortState The port state.\r
1323\r
1324 @retval EFI_SUCCESS Successfully enable/disable device slot according to port state.\r
1325 @retval Others Should not appear.\r
1326\r
1327**/\r
1328EFI_STATUS\r
1329EFIAPI\r
1330XhcPollPortStatusChange (\r
a9292c13 1331 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1332 IN USB_DEV_ROUTE ParentRouteChart,\r
1333 IN UINT8 Port,\r
1334 IN EFI_USB_PORT_STATUS *PortState\r
1335 )\r
1336{\r
1337 EFI_STATUS Status;\r
1338 UINT8 Speed;\r
1339 UINT8 SlotId;\r
1340 USB_DEV_ROUTE RouteChart;\r
1341\r
1342 Status = EFI_SUCCESS;\r
1343\r
1344 if (ParentRouteChart.Dword == 0) {\r
a9292c13 1345 RouteChart.Route.RouteString = 0;\r
1346 RouteChart.Route.RootPortNum = Port + 1;\r
1347 RouteChart.Route.TierNum = 1;\r
92870c98 1348 } else {\r
1349 if(Port < 14) {\r
a9292c13 1350 RouteChart.Route.RouteString = ParentRouteChart.Route.RouteString | (Port << (4 * (ParentRouteChart.Route.TierNum - 1)));\r
92870c98 1351 } else {\r
a9292c13 1352 RouteChart.Route.RouteString = ParentRouteChart.Route.RouteString | (15 << (4 * (ParentRouteChart.Route.TierNum - 1)));\r
92870c98 1353 }\r
a9292c13 1354 RouteChart.Route.RootPortNum = ParentRouteChart.Route.RootPortNum;\r
1355 RouteChart.Route.TierNum = ParentRouteChart.Route.TierNum + 1;\r
92870c98 1356 }\r
1357\r
1358 if (((PortState->PortStatus & USB_PORT_STAT_ENABLE) != 0) &&\r
1359 ((PortState->PortStatus & USB_PORT_STAT_CONNECTION) != 0)) {\r
1360 //\r
1361 // Has a device attached, Identify device speed after port is enabled.\r
1362 //\r
1363 Speed = EFI_USB_SPEED_FULL;\r
1364 if ((PortState->PortStatus & USB_PORT_STAT_LOW_SPEED) != 0) {\r
1365 Speed = EFI_USB_SPEED_LOW;\r
1366 } else if ((PortState->PortStatus & USB_PORT_STAT_HIGH_SPEED) != 0) {\r
1367 Speed = EFI_USB_SPEED_HIGH;\r
1368 } else if ((PortState->PortStatus & USB_PORT_STAT_SUPER_SPEED) != 0) {\r
1369 Speed = EFI_USB_SPEED_SUPER;\r
1370 }\r
1371 //\r
1372 // Execute Enable_Slot cmd for attached device, initialize device context and assign device address.\r
1373 //\r
a9292c13 1374 SlotId = XhcRouteStringToSlotId (Xhc, RouteChart);\r
92870c98 1375 if (SlotId == 0) {\r
6b4483cd 1376 if (Xhc->HcCParams.Data.Csz == 0) {\r
1377 Status = XhcInitializeDeviceSlot (Xhc, ParentRouteChart, Port, RouteChart, Speed);\r
1378 } else {\r
1379 Status = XhcInitializeDeviceSlot64 (Xhc, ParentRouteChart, Port, RouteChart, Speed);\r
1380 }\r
92870c98 1381 ASSERT_EFI_ERROR (Status);\r
1382 }\r
1383 } else if ((PortState->PortStatus & USB_PORT_STAT_CONNECTION) == 0) {\r
1384 //\r
1385 // Device is detached. Disable the allocated device slot and release resource.\r
1386 //\r
a9292c13 1387 SlotId = XhcRouteStringToSlotId (Xhc, RouteChart);\r
92870c98 1388 if (SlotId != 0) {\r
6b4483cd 1389 if (Xhc->HcCParams.Data.Csz == 0) {\r
1390 Status = XhcDisableSlotCmd (Xhc, SlotId);\r
1391 } else {\r
1392 Status = XhcDisableSlotCmd64 (Xhc, SlotId);\r
1393 }\r
92870c98 1394 ASSERT_EFI_ERROR (Status);\r
1395 }\r
1396 }\r
1397 return Status;\r
1398}\r
1399\r
1400\r
1401/**\r
1402 Calculate the device context index by endpoint address and direction.\r
1403\r
1404 @param EpAddr The target endpoint number.\r
1405 @param Direction The direction of the target endpoint.\r
1406\r
1407 @return The device context index of endpoint.\r
1408\r
1409**/\r
1410UINT8\r
1411XhcEndpointToDci (\r
1412 IN UINT8 EpAddr,\r
1413 IN UINT8 Direction\r
1414 )\r
1415{\r
1416 UINT8 Index;\r
1417\r
1418 if (EpAddr == 0) {\r
1419 return 1;\r
1420 } else {\r
ce9b5900 1421 Index = (UINT8) (2 * EpAddr);\r
92870c98 1422 if (Direction == EfiUsbDataIn) {\r
1423 Index += 1;\r
1424 }\r
1425 return Index;\r
1426 }\r
1427}\r
1428\r
92870c98 1429/**\r
1430 Find out the actual device address according to the requested device address from UsbBus.\r
1431\r
a9292c13 1432 @param Xhc The XHCI Instance.\r
1433 @param BusDevAddr The requested device address by UsbBus upper driver.\r
92870c98 1434\r
1435 @return The actual device address assigned to the device.\r
1436\r
1437**/\r
1438UINT8\r
1439EFIAPI\r
1440XhcBusDevAddrToSlotId (\r
a9292c13 1441 IN USB_XHCI_INSTANCE *Xhc,\r
1442 IN UINT8 BusDevAddr\r
92870c98 1443 )\r
1444{\r
1445 UINT8 Index;\r
1446\r
1447 for (Index = 0; Index < 255; Index++) {\r
a9292c13 1448 if (Xhc->UsbDevContext[Index + 1].Enabled &&\r
1449 (Xhc->UsbDevContext[Index + 1].SlotId != 0) &&\r
1450 (Xhc->UsbDevContext[Index + 1].BusDevAddr == BusDevAddr)) {\r
92870c98 1451 break;\r
1452 }\r
1453 }\r
1454\r
1455 if (Index == 255) {\r
1456 return 0;\r
1457 }\r
1458\r
a9292c13 1459 return Xhc->UsbDevContext[Index + 1].SlotId;\r
92870c98 1460}\r
1461\r
1462/**\r
1463 Find out the slot id according to the device's route string.\r
1464\r
a9292c13 1465 @param Xhc The XHCI Instance.\r
1466 @param RouteString The route string described the device location.\r
92870c98 1467\r
1468 @return The slot id used by the device.\r
1469\r
1470**/\r
1471UINT8\r
1472EFIAPI\r
1473XhcRouteStringToSlotId (\r
a9292c13 1474 IN USB_XHCI_INSTANCE *Xhc,\r
1475 IN USB_DEV_ROUTE RouteString\r
92870c98 1476 )\r
1477{\r
1478 UINT8 Index;\r
1479\r
1480 for (Index = 0; Index < 255; Index++) {\r
a9292c13 1481 if (Xhc->UsbDevContext[Index + 1].Enabled &&\r
1482 (Xhc->UsbDevContext[Index + 1].SlotId != 0) &&\r
1483 (Xhc->UsbDevContext[Index + 1].RouteString.Dword == RouteString.Dword)) {\r
92870c98 1484 break;\r
1485 }\r
1486 }\r
1487\r
1488 if (Index == 255) {\r
1489 return 0;\r
1490 }\r
1491\r
a9292c13 1492 return Xhc->UsbDevContext[Index + 1].SlotId;\r
92870c98 1493}\r
1494\r
1495/**\r
1496 Synchronize the specified event ring to update the enqueue and dequeue pointer.\r
1497\r
a9292c13 1498 @param Xhc The XHCI Instance.\r
92870c98 1499 @param EvtRing The event ring to sync.\r
1500\r
1501 @retval EFI_SUCCESS The event ring is synchronized successfully.\r
1502\r
1503**/\r
1504EFI_STATUS\r
1505EFIAPI\r
1506XhcSyncEventRing (\r
a9292c13 1507 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1508 IN EVENT_RING *EvtRing\r
1509 )\r
1510{\r
1511 UINTN Index;\r
a9292c13 1512 TRB_TEMPLATE *EvtTrb1;\r
92870c98 1513\r
1514 ASSERT (EvtRing != NULL);\r
1515\r
1516 //\r
1517 // Calculate the EventRingEnqueue and EventRingCCS.\r
1518 // Note: only support single Segment\r
1519 //\r
a50f7c4c 1520 EvtTrb1 = EvtRing->EventRingDequeue;\r
92870c98 1521\r
1522 for (Index = 0; Index < EvtRing->TrbNumber; Index++) {\r
a50f7c4c 1523 if (EvtTrb1->CycleBit != EvtRing->EventRingCCS) {\r
92870c98 1524 break;\r
1525 }\r
a50f7c4c 1526\r
92870c98 1527 EvtTrb1++;\r
a50f7c4c 1528\r
1529 if ((UINTN)EvtTrb1 >= ((UINTN) EvtRing->EventRingSeg0 + sizeof (TRB_TEMPLATE) * EvtRing->TrbNumber)) {\r
1530 EvtTrb1 = EvtRing->EventRingSeg0;\r
1531 EvtRing->EventRingCCS = (EvtRing->EventRingCCS) ? 0 : 1;\r
1532 }\r
92870c98 1533 }\r
1534\r
1535 if (Index < EvtRing->TrbNumber) {\r
1536 EvtRing->EventRingEnqueue = EvtTrb1;\r
92870c98 1537 } else {\r
a50f7c4c 1538 ASSERT (FALSE);\r
92870c98 1539 }\r
1540\r
1541 return EFI_SUCCESS;\r
1542}\r
1543\r
1544/**\r
1545 Synchronize the specified transfer ring to update the enqueue and dequeue pointer.\r
1546\r
a9292c13 1547 @param Xhc The XHCI Instance.\r
92870c98 1548 @param TrsRing The transfer ring to sync.\r
1549\r
1550 @retval EFI_SUCCESS The transfer ring is synchronized successfully.\r
1551\r
1552**/\r
1553EFI_STATUS\r
1554EFIAPI\r
1555XhcSyncTrsRing (\r
a9292c13 1556 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1557 IN TRANSFER_RING *TrsRing\r
1558 )\r
1559{\r
1560 UINTN Index;\r
a9292c13 1561 TRB_TEMPLATE *TrsTrb;\r
92870c98 1562\r
1563 ASSERT (TrsRing != NULL);\r
1564 //\r
1565 // Calculate the latest RingEnqueue and RingPCS\r
1566 //\r
1567 TrsTrb = TrsRing->RingEnqueue;\r
1568 ASSERT (TrsTrb != NULL);\r
1569\r
1570 for (Index = 0; Index < TrsRing->TrbNumber; Index++) {\r
1571 if (TrsTrb->CycleBit != (TrsRing->RingPCS & BIT0)) {\r
1572 break;\r
1573 }\r
1574 TrsTrb++;\r
1575 if ((UINT8) TrsTrb->Type == TRB_TYPE_LINK) {\r
a9292c13 1576 ASSERT (((LINK_TRB*)TrsTrb)->TC != 0);\r
92870c98 1577 //\r
1578 // set cycle bit in Link TRB as normal\r
1579 //\r
a9292c13 1580 ((LINK_TRB*)TrsTrb)->CycleBit = TrsRing->RingPCS & BIT0;\r
92870c98 1581 //\r
1582 // Toggle PCS maintained by software\r
1583 //\r
1584 TrsRing->RingPCS = (TrsRing->RingPCS & BIT0) ? 0 : 1;\r
e0e7f80c 1585 TrsTrb = (TRB_TEMPLATE *)(UINTN)((TrsTrb->Parameter1 | LShiftU64 ((UINT64)TrsTrb->Parameter2, 32)) & ~0x0F);\r
92870c98 1586 }\r
1587 }\r
1588\r
1589 ASSERT (Index != TrsRing->TrbNumber);\r
1590\r
1591 if (TrsTrb != TrsRing->RingEnqueue) {\r
1592 TrsRing->RingEnqueue = TrsTrb;\r
1593 }\r
1594\r
1595 //\r
1596 // Clear the Trb context for enqueue, but reserve the PCS bit\r
1597 //\r
a9292c13 1598 TrsTrb->Parameter1 = 0;\r
1599 TrsTrb->Parameter2 = 0;\r
1600 TrsTrb->Status = 0;\r
1601 TrsTrb->RsvdZ1 = 0;\r
1602 TrsTrb->Type = 0;\r
1603 TrsTrb->Control = 0;\r
92870c98 1604\r
1605 return EFI_SUCCESS;\r
1606}\r
1607\r
1608/**\r
1609 Check if there is a new generated event.\r
1610\r
a9292c13 1611 @param Xhc The XHCI Instance.\r
92870c98 1612 @param EvtRing The event ring to check.\r
1613 @param NewEvtTrb The new event TRB found.\r
1614\r
1615 @retval EFI_SUCCESS Found a new event TRB at the event ring.\r
1616 @retval EFI_NOT_READY The event ring has no new event.\r
1617\r
1618**/\r
1619EFI_STATUS\r
1620EFIAPI\r
1621XhcCheckNewEvent (\r
a9292c13 1622 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1623 IN EVENT_RING *EvtRing,\r
a9292c13 1624 OUT TRB_TEMPLATE **NewEvtTrb\r
92870c98 1625 )\r
1626{\r
a50f7c4c 1627 EFI_STATUS Status;\r
1628 TRB_TEMPLATE *EvtTrb;\r
92870c98 1629\r
1630 ASSERT (EvtRing != NULL);\r
1631\r
1632 EvtTrb = EvtRing->EventRingDequeue;\r
1633 *NewEvtTrb = EvtRing->EventRingDequeue;\r
1634\r
1635 if (EvtRing->EventRingDequeue == EvtRing->EventRingEnqueue) {\r
1636 return EFI_NOT_READY;\r
1637 }\r
1638\r
1639 Status = EFI_SUCCESS;\r
1640\r
92870c98 1641 EvtRing->EventRingDequeue++;\r
1642 //\r
1643 // If the dequeue pointer is beyond the ring, then roll-back it to the begining of the ring.\r
1644 //\r
a50f7c4c 1645 if ((UINTN)EvtRing->EventRingDequeue >= ((UINTN) EvtRing->EventRingSeg0 + sizeof (TRB_TEMPLATE) * EvtRing->TrbNumber)) {\r
92870c98 1646 EvtRing->EventRingDequeue = EvtRing->EventRingSeg0;\r
1647 }\r
1648\r
1649 return Status;\r
1650}\r
1651\r
1652/**\r
1653 Ring the door bell to notify XHCI there is a transaction to be executed.\r
1654\r
a9292c13 1655 @param Xhc The XHCI Instance.\r
92870c98 1656 @param SlotId The slot id of the target device.\r
1657 @param Dci The device context index of the target slot or endpoint.\r
1658\r
1659 @retval EFI_SUCCESS Successfully ring the door bell.\r
1660\r
1661**/\r
1662EFI_STATUS\r
1663EFIAPI\r
1664XhcRingDoorBell (\r
a9292c13 1665 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1666 IN UINT8 SlotId,\r
1667 IN UINT8 Dci\r
1668 )\r
1669{\r
1670 if (SlotId == 0) {\r
1671 XhcWriteDoorBellReg (Xhc, 0, 0);\r
1672 } else {\r
1673 XhcWriteDoorBellReg (Xhc, SlotId * sizeof (UINT32), Dci);\r
1674 }\r
1675\r
1676 return EFI_SUCCESS;\r
1677}\r
1678\r
1679/**\r
1680 Ring the door bell to notify XHCI there is a transaction to be executed through URB.\r
1681\r
a9292c13 1682 @param Xhc The XHCI Instance.\r
92870c98 1683 @param Urb The URB to be rung.\r
1684\r
1685 @retval EFI_SUCCESS Successfully ring the door bell.\r
1686\r
1687**/\r
1688EFI_STATUS\r
1689RingIntTransferDoorBell (\r
a9292c13 1690 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1691 IN URB *Urb\r
1692 )\r
1693{\r
1694 UINT8 SlotId;\r
1695 UINT8 Dci;\r
1696\r
6b4483cd 1697 SlotId = XhcBusDevAddrToSlotId (Xhc, Urb->Ep.BusAddr);\r
1698 Dci = XhcEndpointToDci (Urb->Ep.EpAddr, (UINT8)(Urb->Ep.Direction));\r
92870c98 1699 XhcRingDoorBell (Xhc, SlotId, Dci);\r
1700 return EFI_SUCCESS;\r
1701}\r
1702\r
1703/**\r
1704 Assign and initialize the device slot for a new device.\r
1705\r
a9292c13 1706 @param Xhc The XHCI Instance.\r
92870c98 1707 @param ParentRouteChart The route string pointed to the parent device.\r
1708 @param ParentPort The port at which the device is located.\r
1709 @param RouteChart The route string pointed to the device.\r
1710 @param DeviceSpeed The device speed.\r
1711\r
1712 @retval EFI_SUCCESS Successfully assign a slot to the device and assign an address to it.\r
1713\r
1714**/\r
1715EFI_STATUS\r
1716EFIAPI\r
1717XhcInitializeDeviceSlot (\r
a9292c13 1718 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 1719 IN USB_DEV_ROUTE ParentRouteChart,\r
1720 IN UINT16 ParentPort,\r
1721 IN USB_DEV_ROUTE RouteChart,\r
1722 IN UINT8 DeviceSpeed\r
1723 )\r
1724{\r
a9292c13 1725 EFI_STATUS Status;\r
1726 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
1727 INPUT_CONTEXT *InputContext;\r
1728 DEVICE_CONTEXT *OutputContext;\r
1729 TRANSFER_RING *EndpointTransferRing;\r
1730 CMD_TRB_ADDRESS_DEVICE CmdTrbAddr;\r
1731 UINT8 DeviceAddress;\r
1732 CMD_TRB_ENABLE_SLOT CmdTrb;\r
1733 UINT8 SlotId;\r
1734 UINT8 ParentSlotId;\r
1735 DEVICE_CONTEXT *ParentDeviceContext;\r
1736\r
1737 ZeroMem (&CmdTrb, sizeof (CMD_TRB_ENABLE_SLOT));\r
92870c98 1738 CmdTrb.CycleBit = 1;\r
1739 CmdTrb.Type = TRB_TYPE_EN_SLOT;\r
1740\r
1741 Status = XhcCmdTransfer (\r
1742 Xhc,\r
a9292c13 1743 (TRB_TEMPLATE *) (UINTN) &CmdTrb,\r
92870c98 1744 XHC_GENERIC_TIMEOUT,\r
a9292c13 1745 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
92870c98 1746 );\r
1747 ASSERT_EFI_ERROR (Status);\r
1748 ASSERT (EvtTrb->SlotId <= Xhc->MaxSlotsEn);\r
1749 DEBUG ((EFI_D_INFO, "Enable Slot Successfully, The Slot ID = 0x%x\n", EvtTrb->SlotId));\r
1750 SlotId = (UINT8)EvtTrb->SlotId;\r
1751 ASSERT (SlotId != 0);\r
1752\r
a9292c13 1753 ZeroMem (&Xhc->UsbDevContext[SlotId], sizeof (USB_DEV_CONTEXT));\r
1754 Xhc->UsbDevContext[SlotId].Enabled = TRUE;\r
1755 Xhc->UsbDevContext[SlotId].SlotId = SlotId;\r
1756 Xhc->UsbDevContext[SlotId].RouteString.Dword = RouteChart.Dword;\r
1757 Xhc->UsbDevContext[SlotId].ParentRouteString.Dword = ParentRouteChart.Dword;\r
92870c98 1758\r
1759 //\r
1760 // 4.3.3 Device Slot Initialization\r
1761 // 1) Allocate an Input Context data structure (6.2.5) and initialize all fields to '0'.\r
1762 //\r
a9292c13 1763 InputContext = AllocatePages (EFI_SIZE_TO_PAGES (sizeof (INPUT_CONTEXT)));\r
92870c98 1764 ASSERT (InputContext != NULL);\r
1765 ASSERT (((UINTN) InputContext & 0x3F) == 0);\r
a9292c13 1766 ZeroMem (InputContext, sizeof (INPUT_CONTEXT));\r
92870c98 1767\r
a9292c13 1768 Xhc->UsbDevContext[SlotId].InputContext = (VOID *) InputContext;\r
92870c98 1769\r
1770 //\r
1771 // 2) Initialize the Input Control Context (6.2.5.1) of the Input Context by setting the A0 and A1\r
1772 // flags to '1'. These flags indicate that the Slot Context and the Endpoint 0 Context of the Input\r
1773 // Context are affected by the command.\r
1774 //\r
1775 InputContext->InputControlContext.Dword2 |= (BIT0 | BIT1);\r
1776\r
1777 //\r
1778 // 3) Initialize the Input Slot Context data structure\r
1779 //\r
a9292c13 1780 InputContext->Slot.RouteString = RouteChart.Route.RouteString;\r
92870c98 1781 InputContext->Slot.Speed = DeviceSpeed + 1;\r
1782 InputContext->Slot.ContextEntries = 1;\r
a9292c13 1783 InputContext->Slot.RootHubPortNum = RouteChart.Route.RootPortNum;\r
92870c98 1784\r
a9292c13 1785 if (RouteChart.Route.RouteString) {\r
92870c98 1786 //\r
1787 // The device is behind of hub device.\r
1788 //\r
a9292c13 1789 ParentSlotId = XhcRouteStringToSlotId(Xhc, ParentRouteChart);\r
92870c98 1790 ASSERT (ParentSlotId != 0);\r
1791 //\r
1792 //if the Full/Low device attached to a High Speed Hub, Init the TTPortNum and TTHubSlotId field of slot context\r
1793 //\r
a9292c13 1794 ParentDeviceContext = (DEVICE_CONTEXT *)Xhc->UsbDevContext[ParentSlotId].OutputContext;\r
92870c98 1795 if ((ParentDeviceContext->Slot.TTPortNum == 0) &&\r
1796 (ParentDeviceContext->Slot.TTHubSlotId == 0)) {\r
1797 if ((ParentDeviceContext->Slot.Speed == (EFI_USB_SPEED_HIGH + 1)) && (DeviceSpeed < EFI_USB_SPEED_HIGH)) {\r
1798 //\r
1799 // Full/Low device attached to High speed hub port that isolates the high speed signaling\r
1800 // environment from Full/Low speed signaling environment for a device\r
1801 //\r
1802 InputContext->Slot.TTPortNum = ParentPort;\r
1803 InputContext->Slot.TTHubSlotId = ParentSlotId;\r
1804 }\r
1805 } else {\r
1806 //\r
1807 // Inherit the TT parameters from parent device.\r
1808 //\r
1809 InputContext->Slot.TTPortNum = ParentDeviceContext->Slot.TTPortNum;\r
1810 InputContext->Slot.TTHubSlotId = ParentDeviceContext->Slot.TTHubSlotId;\r
1811 //\r
1812 // If the device is a High speed device then down the speed to be the same as its parent Hub\r
1813 //\r
1814 if (DeviceSpeed == EFI_USB_SPEED_HIGH) {\r
1815 InputContext->Slot.Speed = ParentDeviceContext->Slot.Speed;\r
1816 }\r
1817 }\r
1818 }\r
1819\r
1820 //\r
1821 // 4) Allocate and initialize the Transfer Ring for the Default Control Endpoint.\r
1822 //\r
a9292c13 1823 EndpointTransferRing = AllocateZeroPool (sizeof (TRANSFER_RING));\r
1824 Xhc->UsbDevContext[SlotId].EndpointTransferRing[0] = EndpointTransferRing;\r
1825 CreateTransferRing(Xhc, TR_RING_TRB_NUMBER, (TRANSFER_RING *)Xhc->UsbDevContext[SlotId].EndpointTransferRing[0]);\r
92870c98 1826 //\r
1827 // 5) Initialize the Input default control Endpoint 0 Context (6.2.3).\r
1828 //\r
1829 InputContext->EP[0].EPType = ED_CONTROL_BIDIR;\r
1830\r
1831 if (DeviceSpeed == EFI_USB_SPEED_SUPER) {\r
1832 InputContext->EP[0].MaxPacketSize = 512;\r
1833 } else if (DeviceSpeed == EFI_USB_SPEED_HIGH) {\r
1834 InputContext->EP[0].MaxPacketSize = 64;\r
1835 } else {\r
1836 InputContext->EP[0].MaxPacketSize = 8;\r
1837 }\r
1838 //\r
1839 // Initial value of Average TRB Length for Control endpoints would be 8B, Interrupt endpoints\r
1840 // 1KB, and Bulk and Isoch endpoints 3KB.\r
1841 //\r
1842 InputContext->EP[0].AverageTRBLength = 8;\r
1843 InputContext->EP[0].MaxBurstSize = 0;\r
1844 InputContext->EP[0].Interval = 0;\r
1845 InputContext->EP[0].MaxPStreams = 0;\r
1846 InputContext->EP[0].Mult = 0;\r
1847 InputContext->EP[0].CErr = 3;\r
1848\r
1849 //\r
1850 // Init the DCS(dequeue cycle state) as the transfer ring's CCS\r
1851 //\r
a9292c13 1852 InputContext->EP[0].PtrLo = XHC_LOW_32BIT (((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[0])->RingSeg0) | BIT0;\r
1853 InputContext->EP[0].PtrHi = XHC_HIGH_32BIT (((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[0])->RingSeg0);\r
92870c98 1854\r
1855 //\r
1856 // 6) Allocate the Output Device Context data structure (6.2.1) and initialize it to '0'.\r
1857 //\r
a9292c13 1858 OutputContext = AllocatePages (EFI_SIZE_TO_PAGES (sizeof (DEVICE_CONTEXT)));\r
1859 ASSERT (OutputContext != NULL);\r
1860 ASSERT (((UINTN) OutputContext & 0x3F) == 0);\r
1861 ZeroMem (OutputContext, sizeof (DEVICE_CONTEXT));\r
92870c98 1862\r
a9292c13 1863 Xhc->UsbDevContext[SlotId].OutputContext = OutputContext;\r
92870c98 1864 //\r
1865 // 7) Load the appropriate (Device Slot ID) entry in the Device Context Base Address Array (5.4.6) with\r
1866 // a pointer to the Output Device Context data structure (6.2.1).\r
1867 //\r
a9292c13 1868 Xhc->DCBAA[SlotId] = (UINT64) (UINTN) OutputContext;\r
92870c98 1869\r
1870 //\r
1871 // 8) Issue an Address Device Command for the Device Slot, where the command points to the Input\r
1872 // Context data structure described above.\r
1873 //\r
1874 ZeroMem (&CmdTrbAddr, sizeof (CmdTrbAddr));\r
a9292c13 1875 CmdTrbAddr.PtrLo = XHC_LOW_32BIT (Xhc->UsbDevContext[SlotId].InputContext);\r
1876 CmdTrbAddr.PtrHi = XHC_HIGH_32BIT (Xhc->UsbDevContext[SlotId].InputContext);\r
92870c98 1877 CmdTrbAddr.CycleBit = 1;\r
1878 CmdTrbAddr.Type = TRB_TYPE_ADDRESS_DEV;\r
a9292c13 1879 CmdTrbAddr.SlotId = Xhc->UsbDevContext[SlotId].SlotId;\r
92870c98 1880 Status = XhcCmdTransfer (\r
1881 Xhc,\r
a9292c13 1882 (TRB_TEMPLATE *) (UINTN) &CmdTrbAddr,\r
92870c98 1883 XHC_GENERIC_TIMEOUT,\r
a9292c13 1884 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
92870c98 1885 );\r
1886 ASSERT (!EFI_ERROR(Status));\r
1887\r
a9292c13 1888 DeviceAddress = (UINT8) ((DEVICE_CONTEXT *) OutputContext)->Slot.DeviceAddress;\r
a50f7c4c 1889 DEBUG ((EFI_D_INFO, " Address %d assigned successfully\n", DeviceAddress));\r
92870c98 1890\r
a9292c13 1891 Xhc->UsbDevContext[SlotId].XhciDevAddr = DeviceAddress;\r
92870c98 1892\r
1893 return Status;\r
1894}\r
1895\r
1896/**\r
6b4483cd 1897 Assign and initialize the device slot for a new device.\r
92870c98 1898\r
6b4483cd 1899 @param Xhc The XHCI Instance.\r
1900 @param ParentRouteChart The route string pointed to the parent device.\r
1901 @param ParentPort The port at which the device is located.\r
1902 @param RouteChart The route string pointed to the device.\r
1903 @param DeviceSpeed The device speed.\r
92870c98 1904\r
6b4483cd 1905 @retval EFI_SUCCESS Successfully assign a slot to the device and assign an address to it.\r
92870c98 1906\r
1907**/\r
1908EFI_STATUS\r
1909EFIAPI\r
6b4483cd 1910XhcInitializeDeviceSlot64 (\r
1911 IN USB_XHCI_INSTANCE *Xhc,\r
1912 IN USB_DEV_ROUTE ParentRouteChart,\r
1913 IN UINT16 ParentPort,\r
1914 IN USB_DEV_ROUTE RouteChart,\r
1915 IN UINT8 DeviceSpeed\r
92870c98 1916 )\r
1917{\r
6b4483cd 1918 EFI_STATUS Status;\r
1919 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
1920 INPUT_CONTEXT_64 *InputContext;\r
1921 DEVICE_CONTEXT_64 *OutputContext;\r
1922 TRANSFER_RING *EndpointTransferRing;\r
1923 CMD_TRB_ADDRESS_DEVICE CmdTrbAddr;\r
1924 UINT8 DeviceAddress;\r
1925 CMD_TRB_ENABLE_SLOT CmdTrb;\r
1926 UINT8 SlotId;\r
1927 UINT8 ParentSlotId;\r
1928 DEVICE_CONTEXT_64 *ParentDeviceContext;\r
92870c98 1929\r
6b4483cd 1930 ZeroMem (&CmdTrb, sizeof (CMD_TRB_ENABLE_SLOT));\r
1931 CmdTrb.CycleBit = 1;\r
1932 CmdTrb.Type = TRB_TYPE_EN_SLOT;\r
92870c98 1933\r
6b4483cd 1934 Status = XhcCmdTransfer (\r
1935 Xhc,\r
1936 (TRB_TEMPLATE *) (UINTN) &CmdTrb,\r
1937 XHC_GENERIC_TIMEOUT,\r
1938 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
1939 );\r
1940 ASSERT_EFI_ERROR (Status);\r
1941 ASSERT (EvtTrb->SlotId <= Xhc->MaxSlotsEn);\r
1942 DEBUG ((EFI_D_INFO, "Enable Slot Successfully, The Slot ID = 0x%x\n", EvtTrb->SlotId));\r
1943 SlotId = (UINT8)EvtTrb->SlotId;\r
1944 ASSERT (SlotId != 0);\r
92870c98 1945\r
6b4483cd 1946 ZeroMem (&Xhc->UsbDevContext[SlotId], sizeof (USB_DEV_CONTEXT));\r
1947 Xhc->UsbDevContext[SlotId].Enabled = TRUE;\r
1948 Xhc->UsbDevContext[SlotId].SlotId = SlotId;\r
1949 Xhc->UsbDevContext[SlotId].RouteString.Dword = RouteChart.Dword;\r
1950 Xhc->UsbDevContext[SlotId].ParentRouteString.Dword = ParentRouteChart.Dword;\r
92870c98 1951\r
1952 //\r
6b4483cd 1953 // 4.3.3 Device Slot Initialization\r
1954 // 1) Allocate an Input Context data structure (6.2.5) and initialize all fields to '0'.\r
92870c98 1955 //\r
6b4483cd 1956 InputContext = AllocatePages (EFI_SIZE_TO_PAGES (sizeof (INPUT_CONTEXT_64)));\r
1957 ASSERT (InputContext != NULL);\r
1958 ASSERT (((UINTN) InputContext & 0x3F) == 0);\r
1959 ZeroMem (InputContext, sizeof (INPUT_CONTEXT_64));\r
1960\r
1961 Xhc->UsbDevContext[SlotId].InputContext = (VOID *) InputContext;\r
92870c98 1962\r
92870c98 1963 //\r
6b4483cd 1964 // 2) Initialize the Input Control Context (6.2.5.1) of the Input Context by setting the A0 and A1\r
1965 // flags to '1'. These flags indicate that the Slot Context and the Endpoint 0 Context of the Input\r
1966 // Context are affected by the command.\r
92870c98 1967 //\r
6b4483cd 1968 InputContext->InputControlContext.Dword2 |= (BIT0 | BIT1);\r
92870c98 1969\r
1970 //\r
6b4483cd 1971 // 3) Initialize the Input Slot Context data structure\r
92870c98 1972 //\r
6b4483cd 1973 InputContext->Slot.RouteString = RouteChart.Route.RouteString;\r
1974 InputContext->Slot.Speed = DeviceSpeed + 1;\r
1975 InputContext->Slot.ContextEntries = 1;\r
1976 InputContext->Slot.RootHubPortNum = RouteChart.Route.RootPortNum;\r
92870c98 1977\r
6b4483cd 1978 if (RouteChart.Route.RouteString) {\r
1979 //\r
1980 // The device is behind of hub device.\r
1981 //\r
1982 ParentSlotId = XhcRouteStringToSlotId(Xhc, ParentRouteChart);\r
1983 ASSERT (ParentSlotId != 0);\r
1984 //\r
1985 //if the Full/Low device attached to a High Speed Hub, Init the TTPortNum and TTHubSlotId field of slot context\r
1986 //\r
1987 ParentDeviceContext = (DEVICE_CONTEXT_64 *)Xhc->UsbDevContext[ParentSlotId].OutputContext;\r
1988 if ((ParentDeviceContext->Slot.TTPortNum == 0) &&\r
1989 (ParentDeviceContext->Slot.TTHubSlotId == 0)) {\r
1990 if ((ParentDeviceContext->Slot.Speed == (EFI_USB_SPEED_HIGH + 1)) && (DeviceSpeed < EFI_USB_SPEED_HIGH)) {\r
1991 //\r
1992 // Full/Low device attached to High speed hub port that isolates the high speed signaling\r
1993 // environment from Full/Low speed signaling environment for a device\r
1994 //\r
1995 InputContext->Slot.TTPortNum = ParentPort;\r
1996 InputContext->Slot.TTHubSlotId = ParentSlotId;\r
1997 }\r
1998 } else {\r
1999 //\r
2000 // Inherit the TT parameters from parent device.\r
2001 //\r
2002 InputContext->Slot.TTPortNum = ParentDeviceContext->Slot.TTPortNum;\r
2003 InputContext->Slot.TTHubSlotId = ParentDeviceContext->Slot.TTHubSlotId;\r
2004 //\r
2005 // If the device is a High speed device then down the speed to be the same as its parent Hub\r
2006 //\r
2007 if (DeviceSpeed == EFI_USB_SPEED_HIGH) {\r
2008 InputContext->Slot.Speed = ParentDeviceContext->Slot.Speed;\r
2009 }\r
92870c98 2010 }\r
2011 }\r
2012\r
92870c98 2013 //\r
6b4483cd 2014 // 4) Allocate and initialize the Transfer Ring for the Default Control Endpoint.\r
92870c98 2015 //\r
6b4483cd 2016 EndpointTransferRing = AllocateZeroPool (sizeof (TRANSFER_RING));\r
2017 Xhc->UsbDevContext[SlotId].EndpointTransferRing[0] = EndpointTransferRing;\r
2018 CreateTransferRing(Xhc, TR_RING_TRB_NUMBER, (TRANSFER_RING *)Xhc->UsbDevContext[SlotId].EndpointTransferRing[0]);\r
2019 //\r
2020 // 5) Initialize the Input default control Endpoint 0 Context (6.2.3).\r
2021 //\r
2022 InputContext->EP[0].EPType = ED_CONTROL_BIDIR;\r
2023\r
2024 if (DeviceSpeed == EFI_USB_SPEED_SUPER) {\r
2025 InputContext->EP[0].MaxPacketSize = 512;\r
2026 } else if (DeviceSpeed == EFI_USB_SPEED_HIGH) {\r
2027 InputContext->EP[0].MaxPacketSize = 64;\r
2028 } else {\r
2029 InputContext->EP[0].MaxPacketSize = 8;\r
2030 }\r
2031 //\r
2032 // Initial value of Average TRB Length for Control endpoints would be 8B, Interrupt endpoints\r
2033 // 1KB, and Bulk and Isoch endpoints 3KB.\r
2034 //\r
2035 InputContext->EP[0].AverageTRBLength = 8;\r
2036 InputContext->EP[0].MaxBurstSize = 0;\r
2037 InputContext->EP[0].Interval = 0;\r
2038 InputContext->EP[0].MaxPStreams = 0;\r
2039 InputContext->EP[0].Mult = 0;\r
2040 InputContext->EP[0].CErr = 3;\r
2041\r
2042 //\r
2043 // Init the DCS(dequeue cycle state) as the transfer ring's CCS\r
2044 //\r
2045 InputContext->EP[0].PtrLo = XHC_LOW_32BIT (((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[0])->RingSeg0) | BIT0;\r
2046 InputContext->EP[0].PtrHi = XHC_HIGH_32BIT (((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[0])->RingSeg0);\r
2047\r
2048 //\r
2049 // 6) Allocate the Output Device Context data structure (6.2.1) and initialize it to '0'.\r
2050 //\r
2051 OutputContext = AllocatePages (EFI_SIZE_TO_PAGES (sizeof (DEVICE_CONTEXT_64)));\r
2052 ASSERT (OutputContext != NULL);\r
2053 ASSERT (((UINTN) OutputContext & 0x3F) == 0);\r
2054 ZeroMem (OutputContext, sizeof (DEVICE_CONTEXT_64));\r
2055\r
2056 Xhc->UsbDevContext[SlotId].OutputContext = OutputContext;\r
2057 //\r
2058 // 7) Load the appropriate (Device Slot ID) entry in the Device Context Base Address Array (5.4.6) with\r
2059 // a pointer to the Output Device Context data structure (6.2.1).\r
2060 //\r
2061 Xhc->DCBAA[SlotId] = (UINT64) (UINTN) OutputContext;\r
2062\r
2063 //\r
2064 // 8) Issue an Address Device Command for the Device Slot, where the command points to the Input\r
2065 // Context data structure described above.\r
2066 //\r
2067 ZeroMem (&CmdTrbAddr, sizeof (CmdTrbAddr));\r
2068 CmdTrbAddr.PtrLo = XHC_LOW_32BIT (Xhc->UsbDevContext[SlotId].InputContext);\r
2069 CmdTrbAddr.PtrHi = XHC_HIGH_32BIT (Xhc->UsbDevContext[SlotId].InputContext);\r
2070 CmdTrbAddr.CycleBit = 1;\r
2071 CmdTrbAddr.Type = TRB_TYPE_ADDRESS_DEV;\r
2072 CmdTrbAddr.SlotId = Xhc->UsbDevContext[SlotId].SlotId;\r
2073 Status = XhcCmdTransfer (\r
2074 Xhc,\r
2075 (TRB_TEMPLATE *) (UINTN) &CmdTrbAddr,\r
2076 XHC_GENERIC_TIMEOUT,\r
2077 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
2078 );\r
2079 ASSERT (!EFI_ERROR(Status));\r
2080\r
2081 DeviceAddress = (UINT8) ((DEVICE_CONTEXT_64 *) OutputContext)->Slot.DeviceAddress;\r
a50f7c4c 2082 DEBUG ((EFI_D_INFO, " Address %d assigned successfully\n", DeviceAddress));\r
6b4483cd 2083\r
2084 Xhc->UsbDevContext[SlotId].XhciDevAddr = DeviceAddress;\r
2085\r
2086 return Status;\r
2087}\r
2088\r
2089\r
2090/**\r
2091 Disable the specified device slot.\r
2092\r
2093 @param Xhc The XHCI Instance.\r
2094 @param SlotId The slot id to be disabled.\r
2095\r
2096 @retval EFI_SUCCESS Successfully disable the device slot.\r
2097\r
2098**/\r
2099EFI_STATUS\r
2100EFIAPI\r
2101XhcDisableSlotCmd (\r
2102 IN USB_XHCI_INSTANCE *Xhc,\r
2103 IN UINT8 SlotId\r
2104 )\r
2105{\r
2106 EFI_STATUS Status;\r
2107 TRB_TEMPLATE *EvtTrb;\r
2108 CMD_TRB_DISABLE_SLOT CmdTrbDisSlot;\r
2109 UINT8 Index;\r
2110 VOID *RingSeg;\r
2111\r
2112 //\r
2113 // Disable the device slots occupied by these devices on its downstream ports.\r
2114 // Entry 0 is reserved.\r
2115 //\r
2116 for (Index = 0; Index < 255; Index++) {\r
2117 if (!Xhc->UsbDevContext[Index + 1].Enabled ||\r
2118 (Xhc->UsbDevContext[Index + 1].SlotId == 0) ||\r
2119 (Xhc->UsbDevContext[Index + 1].ParentRouteString.Dword != Xhc->UsbDevContext[SlotId].RouteString.Dword)) {\r
2120 continue;\r
2121 }\r
2122\r
2123 Status = XhcDisableSlotCmd (Xhc, Xhc->UsbDevContext[Index + 1].SlotId);\r
2124\r
2125 if (EFI_ERROR (Status)) {\r
2126 DEBUG ((EFI_D_ERROR, "XhcDisableSlotCmd: failed to disable child, ignore error\n"));\r
2127 Xhc->UsbDevContext[Index + 1].SlotId = 0;\r
2128 }\r
2129 }\r
2130\r
2131 //\r
2132 // Construct the disable slot command\r
2133 //\r
2134 DEBUG ((EFI_D_INFO, "Disable device slot %d!\n", SlotId));\r
2135\r
2136 ZeroMem (&CmdTrbDisSlot, sizeof (CmdTrbDisSlot));\r
2137 CmdTrbDisSlot.CycleBit = 1;\r
2138 CmdTrbDisSlot.Type = TRB_TYPE_DIS_SLOT;\r
2139 CmdTrbDisSlot.SlotId = SlotId;\r
2140 Status = XhcCmdTransfer (\r
2141 Xhc,\r
2142 (TRB_TEMPLATE *) (UINTN) &CmdTrbDisSlot,\r
2143 XHC_GENERIC_TIMEOUT,\r
2144 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
2145 );\r
2146 ASSERT_EFI_ERROR(Status);\r
2147 //\r
2148 // Free the slot's device context entry\r
2149 //\r
2150 Xhc->DCBAA[SlotId] = 0;\r
2151\r
2152 //\r
2153 // Free the slot related data structure\r
2154 //\r
2155 for (Index = 0; Index < 31; Index++) {\r
2156 if (Xhc->UsbDevContext[SlotId].EndpointTransferRing[Index] != NULL) {\r
2157 RingSeg = ((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Index])->RingSeg0;\r
2158 if (RingSeg != NULL) {\r
2159 FreePages (RingSeg, EFI_SIZE_TO_PAGES (sizeof (TRB_TEMPLATE) * TR_RING_TRB_NUMBER));\r
2160 }\r
2161 FreePool (Xhc->UsbDevContext[SlotId].EndpointTransferRing[Index]);\r
2162 }\r
2163 }\r
2164\r
2165 for (Index = 0; Index < Xhc->UsbDevContext[SlotId].DevDesc.NumConfigurations; Index++) {\r
2166 if (Xhc->UsbDevContext[SlotId].ConfDesc[Index] != NULL) {\r
2167 FreePool (Xhc->UsbDevContext[SlotId].ConfDesc[Index]);\r
2168 }\r
2169 }\r
2170\r
2171 if (Xhc->UsbDevContext[SlotId].InputContext != NULL) {\r
2172 FreePages (Xhc->UsbDevContext[SlotId].InputContext, EFI_SIZE_TO_PAGES (sizeof (INPUT_CONTEXT)));\r
2173 }\r
2174\r
2175 if (Xhc->UsbDevContext[SlotId].OutputContext != NULL) {\r
2176 FreePages (Xhc->UsbDevContext[SlotId].OutputContext, EFI_SIZE_TO_PAGES (sizeof (DEVICE_CONTEXT)));\r
2177 }\r
2178 //\r
2179 // Doesn't zero the entry because XhcAsyncInterruptTransfer() may be invoked to remove the established\r
2180 // asynchronous interrupt pipe after the device is disabled. It needs the device address mapping info to\r
2181 // remove urb from XHCI's asynchronous transfer list.\r
2182 //\r
2183 Xhc->UsbDevContext[SlotId].Enabled = FALSE;\r
2184 Xhc->UsbDevContext[SlotId].SlotId = 0;\r
2185\r
2186 return Status;\r
2187}\r
2188\r
2189/**\r
2190 Disable the specified device slot.\r
2191\r
2192 @param Xhc The XHCI Instance.\r
2193 @param SlotId The slot id to be disabled.\r
2194\r
2195 @retval EFI_SUCCESS Successfully disable the device slot.\r
2196\r
2197**/\r
2198EFI_STATUS\r
2199EFIAPI\r
2200XhcDisableSlotCmd64 (\r
2201 IN USB_XHCI_INSTANCE *Xhc,\r
2202 IN UINT8 SlotId\r
2203 )\r
2204{\r
2205 EFI_STATUS Status;\r
2206 TRB_TEMPLATE *EvtTrb;\r
2207 CMD_TRB_DISABLE_SLOT CmdTrbDisSlot;\r
2208 UINT8 Index;\r
2209 VOID *RingSeg;\r
2210\r
2211 //\r
2212 // Disable the device slots occupied by these devices on its downstream ports.\r
2213 // Entry 0 is reserved.\r
2214 //\r
2215 for (Index = 0; Index < 255; Index++) {\r
2216 if (!Xhc->UsbDevContext[Index + 1].Enabled ||\r
2217 (Xhc->UsbDevContext[Index + 1].SlotId == 0) ||\r
2218 (Xhc->UsbDevContext[Index + 1].ParentRouteString.Dword != Xhc->UsbDevContext[SlotId].RouteString.Dword)) {\r
2219 continue;\r
2220 }\r
2221\r
2222 Status = XhcDisableSlotCmd64 (Xhc, Xhc->UsbDevContext[Index + 1].SlotId);\r
2223\r
2224 if (EFI_ERROR (Status)) {\r
2225 DEBUG ((EFI_D_ERROR, "XhcDisableSlotCmd: failed to disable child, ignore error\n"));\r
2226 Xhc->UsbDevContext[Index + 1].SlotId = 0;\r
2227 }\r
2228 }\r
2229\r
2230 //\r
2231 // Construct the disable slot command\r
2232 //\r
2233 DEBUG ((EFI_D_INFO, "Disable device slot %d!\n", SlotId));\r
2234\r
2235 ZeroMem (&CmdTrbDisSlot, sizeof (CmdTrbDisSlot));\r
2236 CmdTrbDisSlot.CycleBit = 1;\r
2237 CmdTrbDisSlot.Type = TRB_TYPE_DIS_SLOT;\r
2238 CmdTrbDisSlot.SlotId = SlotId;\r
2239 Status = XhcCmdTransfer (\r
2240 Xhc,\r
2241 (TRB_TEMPLATE *) (UINTN) &CmdTrbDisSlot,\r
2242 XHC_GENERIC_TIMEOUT,\r
2243 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
2244 );\r
2245 ASSERT_EFI_ERROR(Status);\r
2246 //\r
2247 // Free the slot's device context entry\r
2248 //\r
2249 Xhc->DCBAA[SlotId] = 0;\r
2250\r
2251 //\r
2252 // Free the slot related data structure\r
2253 //\r
2254 for (Index = 0; Index < 31; Index++) {\r
2255 if (Xhc->UsbDevContext[SlotId].EndpointTransferRing[Index] != NULL) {\r
2256 RingSeg = ((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Index])->RingSeg0;\r
2257 if (RingSeg != NULL) {\r
2258 FreePages (RingSeg, EFI_SIZE_TO_PAGES (sizeof (TRB_TEMPLATE) * TR_RING_TRB_NUMBER));\r
2259 }\r
2260 FreePool (Xhc->UsbDevContext[SlotId].EndpointTransferRing[Index]);\r
2261 }\r
2262 }\r
2263\r
2264 for (Index = 0; Index < Xhc->UsbDevContext[SlotId].DevDesc.NumConfigurations; Index++) {\r
2265 if (Xhc->UsbDevContext[SlotId].ConfDesc[Index] != NULL) {\r
2266 FreePool (Xhc->UsbDevContext[SlotId].ConfDesc[Index]);\r
2267 }\r
2268 }\r
2269\r
2270 if (Xhc->UsbDevContext[SlotId].InputContext != NULL) {\r
2271 FreePages (Xhc->UsbDevContext[SlotId].InputContext, EFI_SIZE_TO_PAGES (sizeof (INPUT_CONTEXT_64)));\r
2272 }\r
2273\r
2274 if (Xhc->UsbDevContext[SlotId].OutputContext != NULL) {\r
2275 FreePages (Xhc->UsbDevContext[SlotId].OutputContext, EFI_SIZE_TO_PAGES (sizeof (DEVICE_CONTEXT_64)));\r
2276 }\r
2277 //\r
2278 // Doesn't zero the entry because XhcAsyncInterruptTransfer() may be invoked to remove the established\r
2279 // asynchronous interrupt pipe after the device is disabled. It needs the device address mapping info to\r
2280 // remove urb from XHCI's asynchronous transfer list.\r
2281 //\r
2282 Xhc->UsbDevContext[SlotId].Enabled = FALSE;\r
2283 Xhc->UsbDevContext[SlotId].SlotId = 0;\r
2284\r
2285 return Status;\r
2286}\r
2287\r
2288\r
2289/**\r
2290 Configure all the device endpoints through XHCI's Configure_Endpoint cmd.\r
2291\r
2292 @param Xhc The XHCI Instance.\r
2293 @param SlotId The slot id to be configured.\r
2294 @param DeviceSpeed The device's speed.\r
2295 @param ConfigDesc The pointer to the usb device configuration descriptor.\r
2296\r
2297 @retval EFI_SUCCESS Successfully configure all the device endpoints.\r
2298\r
2299**/\r
2300EFI_STATUS\r
2301EFIAPI\r
2302XhcSetConfigCmd (\r
2303 IN USB_XHCI_INSTANCE *Xhc,\r
2304 IN UINT8 SlotId,\r
2305 IN UINT8 DeviceSpeed,\r
2306 IN USB_CONFIG_DESCRIPTOR *ConfigDesc\r
2307 )\r
2308{\r
2309 EFI_STATUS Status;\r
2310\r
2311 USB_INTERFACE_DESCRIPTOR *IfDesc;\r
2312 USB_ENDPOINT_DESCRIPTOR *EpDesc;\r
2313 UINT8 Index;\r
2314 UINTN NumEp;\r
2315 UINTN EpIndex;\r
2316 UINT8 EpAddr;\r
2317 UINT8 Direction;\r
2318 UINT8 Dci;\r
2319 UINT8 MaxDci;\r
2320 UINT32 PhyAddr;\r
2321 UINT8 Interval;\r
2322\r
2323 TRANSFER_RING *EndpointTransferRing;\r
2324 CMD_TRB_CONFIG_ENDPOINT CmdTrbCfgEP;\r
2325 INPUT_CONTEXT *InputContext;\r
2326 DEVICE_CONTEXT *OutputContext;\r
2327 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
2328 //\r
2329 // 4.6.6 Configure Endpoint\r
2330 //\r
2331 InputContext = Xhc->UsbDevContext[SlotId].InputContext;\r
2332 OutputContext = Xhc->UsbDevContext[SlotId].OutputContext;\r
2333 ZeroMem (InputContext, sizeof (INPUT_CONTEXT));\r
2334 CopyMem (&InputContext->Slot, &OutputContext->Slot, sizeof (SLOT_CONTEXT));\r
2335\r
2336 ASSERT (ConfigDesc != NULL);\r
2337\r
2338 MaxDci = 0;\r
2339\r
2340 IfDesc = (USB_INTERFACE_DESCRIPTOR *)(ConfigDesc + 1);\r
2341 for (Index = 0; Index < ConfigDesc->NumInterfaces; Index++) {\r
2342 while (IfDesc->DescriptorType != USB_DESC_TYPE_INTERFACE) {\r
2343 IfDesc = (USB_INTERFACE_DESCRIPTOR *)((UINTN)IfDesc + IfDesc->Length);\r
2344 }\r
2345\r
2346 NumEp = IfDesc->NumEndpoints;\r
2347\r
2348 EpDesc = (USB_ENDPOINT_DESCRIPTOR *)(IfDesc + 1);\r
2349 for (EpIndex = 0; EpIndex < NumEp; EpIndex++) {\r
2350 while (EpDesc->DescriptorType != USB_DESC_TYPE_ENDPOINT) {\r
2351 EpDesc = (USB_ENDPOINT_DESCRIPTOR *)((UINTN)EpDesc + EpDesc->Length);\r
2352 }\r
2353\r
2354 EpAddr = (UINT8)(EpDesc->EndpointAddress & 0x0F);\r
2355 Direction = (UINT8)((EpDesc->EndpointAddress & 0x80) ? EfiUsbDataIn : EfiUsbDataOut);\r
2356\r
2357 Dci = XhcEndpointToDci (EpAddr, Direction);\r
2358 ASSERT (Dci < 32);\r
2359 if (Dci > MaxDci) {\r
2360 MaxDci = Dci;\r
2361 }\r
2362\r
2363 InputContext->InputControlContext.Dword2 |= (BIT0 << Dci);\r
2364 InputContext->EP[Dci-1].MaxPacketSize = EpDesc->MaxPacketSize;\r
2365\r
2366 if (DeviceSpeed == EFI_USB_SPEED_SUPER) {\r
2367 //\r
2368 // 6.2.3.4, shall be set to the value defined in the bMaxBurst field of the SuperSpeed Endpoint Companion Descriptor.\r
2369 //\r
2370 InputContext->EP[Dci-1].MaxBurstSize = 0x0;\r
2371 } else {\r
2372 InputContext->EP[Dci-1].MaxBurstSize = 0x0;\r
2373 }\r
2374\r
2375 switch (EpDesc->Attributes & USB_ENDPOINT_TYPE_MASK) {\r
2376 case USB_ENDPOINT_BULK:\r
2377 if (Direction == EfiUsbDataIn) {\r
2378 InputContext->EP[Dci-1].CErr = 3;\r
2379 InputContext->EP[Dci-1].EPType = ED_BULK_IN;\r
2380 } else {\r
2381 InputContext->EP[Dci-1].CErr = 3;\r
2382 InputContext->EP[Dci-1].EPType = ED_BULK_OUT;\r
2383 }\r
2384\r
2385 InputContext->EP[Dci-1].AverageTRBLength = 0x1000;\r
2386 if (Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1] == NULL) {\r
2387 EndpointTransferRing = AllocateZeroPool(sizeof (TRANSFER_RING));\r
2388 Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1] = (VOID *) EndpointTransferRing;\r
2389 CreateTransferRing(Xhc, TR_RING_TRB_NUMBER, (TRANSFER_RING *)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1]);\r
2390 }\r
2391\r
2392 break;\r
2393 case USB_ENDPOINT_ISO:\r
2394 if (Direction == EfiUsbDataIn) {\r
2395 InputContext->EP[Dci-1].CErr = 0;\r
2396 InputContext->EP[Dci-1].EPType = ED_ISOCH_IN;\r
2397 } else {\r
2398 InputContext->EP[Dci-1].CErr = 0;\r
2399 InputContext->EP[Dci-1].EPType = ED_ISOCH_OUT;\r
2400 }\r
2401 break;\r
2402 case USB_ENDPOINT_INTERRUPT:\r
2403 if (Direction == EfiUsbDataIn) {\r
2404 InputContext->EP[Dci-1].CErr = 3;\r
2405 InputContext->EP[Dci-1].EPType = ED_INTERRUPT_IN;\r
2406 } else {\r
2407 InputContext->EP[Dci-1].CErr = 3;\r
2408 InputContext->EP[Dci-1].EPType = ED_INTERRUPT_OUT;\r
2409 }\r
2410 InputContext->EP[Dci-1].AverageTRBLength = 0x1000;\r
2411 InputContext->EP[Dci-1].MaxESITPayload = EpDesc->MaxPacketSize;\r
2412 //\r
2413 // Get the bInterval from descriptor and init the the interval field of endpoint context\r
2414 //\r
2415 if ((DeviceSpeed == EFI_USB_SPEED_FULL) || (DeviceSpeed == EFI_USB_SPEED_LOW)) {\r
2416 Interval = EpDesc->Interval;\r
2417 //\r
2418 // Hard code the interval to MAX first, need calculate through the bInterval field of Endpoint descriptor.\r
2419 //\r
2420 InputContext->EP[Dci-1].Interval = 6;\r
2421 } else if ((DeviceSpeed == EFI_USB_SPEED_HIGH) || (DeviceSpeed == EFI_USB_SPEED_SUPER)) {\r
2422 Interval = EpDesc->Interval;\r
2423 ASSERT (Interval >= 1 && Interval <= 16);\r
2424 //\r
2425 // Refer to XHCI 1.0 spec section 6.2.3.6, table 61\r
2426 //\r
2427 InputContext->EP[Dci-1].Interval = Interval - 1;\r
2428 InputContext->EP[Dci-1].AverageTRBLength = 0x1000;\r
2429 InputContext->EP[Dci-1].MaxESITPayload = 0x0002;\r
2430 InputContext->EP[Dci-1].MaxBurstSize = 0x0;\r
2431 InputContext->EP[Dci-1].CErr = 3;\r
2432 }\r
2433\r
2434 if (Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1] == NULL) {\r
2435 EndpointTransferRing = AllocateZeroPool(sizeof (TRANSFER_RING));\r
2436 Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1] = (VOID *) EndpointTransferRing;\r
2437 CreateTransferRing(Xhc, TR_RING_TRB_NUMBER, (TRANSFER_RING *)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1]);\r
2438 }\r
2439 break;\r
2440\r
2441 case USB_ENDPOINT_CONTROL:\r
2442 default:\r
2443 ASSERT (0);\r
2444 break;\r
2445 }\r
2446\r
2447 PhyAddr = XHC_LOW_32BIT (((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1])->RingSeg0);\r
2448 PhyAddr &= ~(0x0F);\r
2449 PhyAddr |= ((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1])->RingPCS;\r
2450 InputContext->EP[Dci-1].PtrLo = PhyAddr;\r
2451 InputContext->EP[Dci-1].PtrHi = XHC_HIGH_32BIT (((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1])->RingSeg0);\r
2452\r
2453 EpDesc = (USB_ENDPOINT_DESCRIPTOR *)((UINTN)EpDesc + EpDesc->Length);\r
2454 }\r
2455 IfDesc = (USB_INTERFACE_DESCRIPTOR *)((UINTN)IfDesc + IfDesc->Length);\r
2456 }\r
2457\r
2458 InputContext->InputControlContext.Dword2 |= BIT0;\r
2459 InputContext->Slot.ContextEntries = MaxDci;\r
2460 //\r
2461 // configure endpoint\r
2462 //\r
2463 ZeroMem (&CmdTrbCfgEP, sizeof (CmdTrbCfgEP));\r
2464 CmdTrbCfgEP.PtrLo = XHC_LOW_32BIT (InputContext);\r
2465 CmdTrbCfgEP.PtrHi = XHC_HIGH_32BIT (InputContext);\r
2466 CmdTrbCfgEP.CycleBit = 1;\r
2467 CmdTrbCfgEP.Type = TRB_TYPE_CON_ENDPOINT;\r
2468 CmdTrbCfgEP.SlotId = Xhc->UsbDevContext[SlotId].SlotId;\r
2469 DEBUG ((EFI_D_INFO, "Configure Endpoint\n"));\r
2470 Status = XhcCmdTransfer (\r
2471 Xhc,\r
2472 (TRB_TEMPLATE *) (UINTN) &CmdTrbCfgEP,\r
2473 XHC_GENERIC_TIMEOUT,\r
2474 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
2475 );\r
2476 ASSERT_EFI_ERROR(Status);\r
2477\r
92870c98 2478 return Status;\r
2479}\r
2480\r
2481/**\r
2482 Configure all the device endpoints through XHCI's Configure_Endpoint cmd.\r
2483\r
a9292c13 2484 @param Xhc The XHCI Instance.\r
92870c98 2485 @param SlotId The slot id to be configured.\r
2486 @param DeviceSpeed The device's speed.\r
2487 @param ConfigDesc The pointer to the usb device configuration descriptor.\r
2488\r
2489 @retval EFI_SUCCESS Successfully configure all the device endpoints.\r
2490\r
2491**/\r
2492EFI_STATUS\r
2493EFIAPI\r
6b4483cd 2494XhcSetConfigCmd64 (\r
a9292c13 2495 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 2496 IN UINT8 SlotId,\r
a9292c13 2497 IN UINT8 DeviceSpeed,\r
92870c98 2498 IN USB_CONFIG_DESCRIPTOR *ConfigDesc\r
2499 )\r
2500{\r
a9292c13 2501 EFI_STATUS Status;\r
2502\r
2503 USB_INTERFACE_DESCRIPTOR *IfDesc;\r
2504 USB_ENDPOINT_DESCRIPTOR *EpDesc;\r
2505 UINT8 Index;\r
2506 UINTN NumEp;\r
2507 UINTN EpIndex;\r
2508 UINT8 EpAddr;\r
2509 UINT8 Direction;\r
2510 UINT8 Dci;\r
2511 UINT8 MaxDci;\r
2512 UINT32 PhyAddr;\r
2513 UINT8 Interval;\r
2514\r
2515 TRANSFER_RING *EndpointTransferRing;\r
2516 CMD_TRB_CONFIG_ENDPOINT CmdTrbCfgEP;\r
6b4483cd 2517 INPUT_CONTEXT_64 *InputContext;\r
2518 DEVICE_CONTEXT_64 *OutputContext;\r
a9292c13 2519 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
92870c98 2520 //\r
2521 // 4.6.6 Configure Endpoint\r
2522 //\r
a9292c13 2523 InputContext = Xhc->UsbDevContext[SlotId].InputContext;\r
2524 OutputContext = Xhc->UsbDevContext[SlotId].OutputContext;\r
6b4483cd 2525 ZeroMem (InputContext, sizeof (INPUT_CONTEXT_64));\r
2526 CopyMem (&InputContext->Slot, &OutputContext->Slot, sizeof (SLOT_CONTEXT_64));\r
92870c98 2527\r
2528 ASSERT (ConfigDesc != NULL);\r
2529\r
2530 MaxDci = 0;\r
2531\r
2532 IfDesc = (USB_INTERFACE_DESCRIPTOR *)(ConfigDesc + 1);\r
2533 for (Index = 0; Index < ConfigDesc->NumInterfaces; Index++) {\r
2534 while (IfDesc->DescriptorType != USB_DESC_TYPE_INTERFACE) {\r
2535 IfDesc = (USB_INTERFACE_DESCRIPTOR *)((UINTN)IfDesc + IfDesc->Length);\r
2536 }\r
2537\r
2538 NumEp = IfDesc->NumEndpoints;\r
2539\r
2540 EpDesc = (USB_ENDPOINT_DESCRIPTOR *)(IfDesc + 1);\r
2541 for (EpIndex = 0; EpIndex < NumEp; EpIndex++) {\r
2542 while (EpDesc->DescriptorType != USB_DESC_TYPE_ENDPOINT) {\r
2543 EpDesc = (USB_ENDPOINT_DESCRIPTOR *)((UINTN)EpDesc + EpDesc->Length);\r
2544 }\r
2545\r
ce9b5900 2546 EpAddr = (UINT8)(EpDesc->EndpointAddress & 0x0F);\r
92870c98 2547 Direction = (UINT8)((EpDesc->EndpointAddress & 0x80) ? EfiUsbDataIn : EfiUsbDataOut);\r
2548\r
2549 Dci = XhcEndpointToDci (EpAddr, Direction);\r
a9292c13 2550 ASSERT (Dci < 32);\r
92870c98 2551 if (Dci > MaxDci) {\r
2552 MaxDci = Dci;\r
2553 }\r
2554\r
2555 InputContext->InputControlContext.Dword2 |= (BIT0 << Dci);\r
2556 InputContext->EP[Dci-1].MaxPacketSize = EpDesc->MaxPacketSize;\r
2557\r
2558 if (DeviceSpeed == EFI_USB_SPEED_SUPER) {\r
2559 //\r
2560 // 6.2.3.4, shall be set to the value defined in the bMaxBurst field of the SuperSpeed Endpoint Companion Descriptor.\r
2561 //\r
2562 InputContext->EP[Dci-1].MaxBurstSize = 0x0;\r
2563 } else {\r
2564 InputContext->EP[Dci-1].MaxBurstSize = 0x0;\r
2565 }\r
2566\r
2567 switch (EpDesc->Attributes & USB_ENDPOINT_TYPE_MASK) {\r
2568 case USB_ENDPOINT_BULK:\r
2569 if (Direction == EfiUsbDataIn) {\r
2570 InputContext->EP[Dci-1].CErr = 3;\r
2571 InputContext->EP[Dci-1].EPType = ED_BULK_IN;\r
2572 } else {\r
2573 InputContext->EP[Dci-1].CErr = 3;\r
2574 InputContext->EP[Dci-1].EPType = ED_BULK_OUT;\r
2575 }\r
2576\r
2577 InputContext->EP[Dci-1].AverageTRBLength = 0x1000;\r
a9292c13 2578 if (Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1] == NULL) {\r
2579 EndpointTransferRing = AllocateZeroPool(sizeof (TRANSFER_RING));\r
2580 Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1] = (VOID *) EndpointTransferRing;\r
2581 CreateTransferRing(Xhc, TR_RING_TRB_NUMBER, (TRANSFER_RING *)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1]);\r
92870c98 2582 }\r
2583\r
2584 break;\r
2585 case USB_ENDPOINT_ISO:\r
2586 if (Direction == EfiUsbDataIn) {\r
2587 InputContext->EP[Dci-1].CErr = 0;\r
2588 InputContext->EP[Dci-1].EPType = ED_ISOCH_IN;\r
2589 } else {\r
2590 InputContext->EP[Dci-1].CErr = 0;\r
2591 InputContext->EP[Dci-1].EPType = ED_ISOCH_OUT;\r
2592 }\r
2593 break;\r
2594 case USB_ENDPOINT_INTERRUPT:\r
2595 if (Direction == EfiUsbDataIn) {\r
2596 InputContext->EP[Dci-1].CErr = 3;\r
2597 InputContext->EP[Dci-1].EPType = ED_INTERRUPT_IN;\r
2598 } else {\r
2599 InputContext->EP[Dci-1].CErr = 3;\r
2600 InputContext->EP[Dci-1].EPType = ED_INTERRUPT_OUT;\r
2601 }\r
2602 InputContext->EP[Dci-1].AverageTRBLength = 0x1000;\r
2603 InputContext->EP[Dci-1].MaxESITPayload = EpDesc->MaxPacketSize;\r
2604 //\r
2605 // Get the bInterval from descriptor and init the the interval field of endpoint context\r
2606 //\r
2607 if ((DeviceSpeed == EFI_USB_SPEED_FULL) || (DeviceSpeed == EFI_USB_SPEED_LOW)) {\r
2608 Interval = EpDesc->Interval;\r
2609 //\r
a9292c13 2610 // Hard code the interval to MAX first, need calculate through the bInterval field of Endpoint descriptor.\r
92870c98 2611 //\r
2612 InputContext->EP[Dci-1].Interval = 6;\r
a9292c13 2613 } else if ((DeviceSpeed == EFI_USB_SPEED_HIGH) || (DeviceSpeed == EFI_USB_SPEED_SUPER)) {\r
92870c98 2614 Interval = EpDesc->Interval;\r
a9292c13 2615 ASSERT (Interval >= 1 && Interval <= 16);\r
2616 //\r
2617 // Refer to XHCI 1.0 spec section 6.2.3.6, table 61\r
2618 //\r
2619 InputContext->EP[Dci-1].Interval = Interval - 1;\r
92870c98 2620 InputContext->EP[Dci-1].AverageTRBLength = 0x1000;\r
2621 InputContext->EP[Dci-1].MaxESITPayload = 0x0002;\r
2622 InputContext->EP[Dci-1].MaxBurstSize = 0x0;\r
2623 InputContext->EP[Dci-1].CErr = 3;\r
2624 }\r
2625\r
a9292c13 2626 if (Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1] == NULL) {\r
2627 EndpointTransferRing = AllocateZeroPool(sizeof (TRANSFER_RING));\r
2628 Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1] = (VOID *) EndpointTransferRing;\r
2629 CreateTransferRing(Xhc, TR_RING_TRB_NUMBER, (TRANSFER_RING *)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1]);\r
92870c98 2630 }\r
2631 break;\r
2632\r
2633 case USB_ENDPOINT_CONTROL:\r
2634 default:\r
2635 ASSERT (0);\r
2636 break;\r
2637 }\r
2638\r
a9292c13 2639 PhyAddr = XHC_LOW_32BIT (((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1])->RingSeg0);\r
92870c98 2640 PhyAddr &= ~(0x0F);\r
a9292c13 2641 PhyAddr |= ((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1])->RingPCS;\r
92870c98 2642 InputContext->EP[Dci-1].PtrLo = PhyAddr;\r
a9292c13 2643 InputContext->EP[Dci-1].PtrHi = XHC_HIGH_32BIT (((TRANSFER_RING *)(UINTN)Xhc->UsbDevContext[SlotId].EndpointTransferRing[Dci-1])->RingSeg0);\r
92870c98 2644\r
2645 EpDesc = (USB_ENDPOINT_DESCRIPTOR *)((UINTN)EpDesc + EpDesc->Length);\r
2646 }\r
2647 IfDesc = (USB_INTERFACE_DESCRIPTOR *)((UINTN)IfDesc + IfDesc->Length);\r
2648 }\r
2649\r
2650 InputContext->InputControlContext.Dword2 |= BIT0;\r
2651 InputContext->Slot.ContextEntries = MaxDci;\r
2652 //\r
2653 // configure endpoint\r
2654 //\r
2655 ZeroMem (&CmdTrbCfgEP, sizeof (CmdTrbCfgEP));\r
2656 CmdTrbCfgEP.PtrLo = XHC_LOW_32BIT (InputContext);\r
2657 CmdTrbCfgEP.PtrHi = XHC_HIGH_32BIT (InputContext);\r
2658 CmdTrbCfgEP.CycleBit = 1;\r
2659 CmdTrbCfgEP.Type = TRB_TYPE_CON_ENDPOINT;\r
a9292c13 2660 CmdTrbCfgEP.SlotId = Xhc->UsbDevContext[SlotId].SlotId;\r
92870c98 2661 DEBUG ((EFI_D_INFO, "Configure Endpoint\n"));\r
2662 Status = XhcCmdTransfer (\r
2663 Xhc,\r
a9292c13 2664 (TRB_TEMPLATE *) (UINTN) &CmdTrbCfgEP,\r
92870c98 2665 XHC_GENERIC_TIMEOUT,\r
a9292c13 2666 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
92870c98 2667 );\r
2668 ASSERT_EFI_ERROR(Status);\r
2669\r
2670 return Status;\r
2671}\r
2672\r
6b4483cd 2673\r
92870c98 2674/**\r
2675 Evaluate the endpoint 0 context through XHCI's Evaluate_Context cmd.\r
2676\r
a9292c13 2677 @param Xhc The XHCI Instance.\r
92870c98 2678 @param SlotId The slot id to be evaluated.\r
2679 @param MaxPacketSize The max packet size supported by the device control transfer.\r
2680\r
2681 @retval EFI_SUCCESS Successfully evaluate the device endpoint 0.\r
2682\r
2683**/\r
2684EFI_STATUS\r
2685EFIAPI\r
2686XhcEvaluateContext (\r
a9292c13 2687 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 2688 IN UINT8 SlotId,\r
2689 IN UINT32 MaxPacketSize\r
2690 )\r
2691{\r
a9292c13 2692 EFI_STATUS Status;\r
2693 CMD_TRB_EVALUATE_CONTEXT CmdTrbEvalu;\r
2694 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
2695 INPUT_CONTEXT *InputContext;\r
92870c98 2696\r
a9292c13 2697 ASSERT (Xhc->UsbDevContext[SlotId].SlotId != 0);\r
92870c98 2698\r
2699 //\r
2700 // 4.6.7 Evaluate Context\r
2701 //\r
a9292c13 2702 InputContext = Xhc->UsbDevContext[SlotId].InputContext;\r
92870c98 2703 ZeroMem (InputContext, sizeof (INPUT_CONTEXT));\r
2704\r
2705 InputContext->InputControlContext.Dword2 |= BIT1;\r
2706 InputContext->EP[0].MaxPacketSize = MaxPacketSize;\r
2707\r
2708 ZeroMem (&CmdTrbEvalu, sizeof (CmdTrbEvalu));\r
2709 CmdTrbEvalu.PtrLo = XHC_LOW_32BIT (InputContext);\r
2710 CmdTrbEvalu.PtrHi = XHC_HIGH_32BIT (InputContext);\r
2711 CmdTrbEvalu.CycleBit = 1;\r
2712 CmdTrbEvalu.Type = TRB_TYPE_EVALU_CONTXT;\r
a9292c13 2713 CmdTrbEvalu.SlotId = Xhc->UsbDevContext[SlotId].SlotId;\r
92870c98 2714 DEBUG ((EFI_D_INFO, "Evaluate context\n"));\r
2715 Status = XhcCmdTransfer (\r
2716 Xhc,\r
a9292c13 2717 (TRB_TEMPLATE *) (UINTN) &CmdTrbEvalu,\r
92870c98 2718 XHC_GENERIC_TIMEOUT,\r
a9292c13 2719 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
92870c98 2720 );\r
2721 ASSERT (!EFI_ERROR(Status));\r
2722\r
2723 return Status;\r
2724}\r
2725\r
6b4483cd 2726/**\r
2727 Evaluate the endpoint 0 context through XHCI's Evaluate_Context cmd.\r
2728\r
2729 @param Xhc The XHCI Instance.\r
2730 @param SlotId The slot id to be evaluated.\r
2731 @param MaxPacketSize The max packet size supported by the device control transfer.\r
2732\r
2733 @retval EFI_SUCCESS Successfully evaluate the device endpoint 0.\r
2734\r
2735**/\r
2736EFI_STATUS\r
2737EFIAPI\r
2738XhcEvaluateContext64 (\r
2739 IN USB_XHCI_INSTANCE *Xhc,\r
2740 IN UINT8 SlotId,\r
2741 IN UINT32 MaxPacketSize\r
2742 )\r
2743{\r
2744 EFI_STATUS Status;\r
2745 CMD_TRB_EVALUATE_CONTEXT CmdTrbEvalu;\r
2746 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
2747 INPUT_CONTEXT_64 *InputContext;\r
2748\r
2749 ASSERT (Xhc->UsbDevContext[SlotId].SlotId != 0);\r
2750\r
2751 //\r
2752 // 4.6.7 Evaluate Context\r
2753 //\r
2754 InputContext = Xhc->UsbDevContext[SlotId].InputContext;\r
2755 ZeroMem (InputContext, sizeof (INPUT_CONTEXT_64));\r
2756\r
2757 InputContext->InputControlContext.Dword2 |= BIT1;\r
2758 InputContext->EP[0].MaxPacketSize = MaxPacketSize;\r
2759\r
2760 ZeroMem (&CmdTrbEvalu, sizeof (CmdTrbEvalu));\r
2761 CmdTrbEvalu.PtrLo = XHC_LOW_32BIT (InputContext);\r
2762 CmdTrbEvalu.PtrHi = XHC_HIGH_32BIT (InputContext);\r
2763 CmdTrbEvalu.CycleBit = 1;\r
2764 CmdTrbEvalu.Type = TRB_TYPE_EVALU_CONTXT;\r
2765 CmdTrbEvalu.SlotId = Xhc->UsbDevContext[SlotId].SlotId;\r
2766 DEBUG ((EFI_D_INFO, "Evaluate context\n"));\r
2767 Status = XhcCmdTransfer (\r
2768 Xhc,\r
2769 (TRB_TEMPLATE *) (UINTN) &CmdTrbEvalu,\r
2770 XHC_GENERIC_TIMEOUT,\r
2771 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
2772 );\r
2773 ASSERT (!EFI_ERROR(Status));\r
2774\r
2775 return Status;\r
2776}\r
2777\r
2778\r
92870c98 2779/**\r
2780 Evaluate the slot context for hub device through XHCI's Configure_Endpoint cmd.\r
2781\r
a9292c13 2782 @param Xhc The XHCI Instance.\r
92870c98 2783 @param SlotId The slot id to be configured.\r
2784 @param PortNum The total number of downstream port supported by the hub.\r
2785 @param TTT The TT think time of the hub device.\r
2786 @param MTT The multi-TT of the hub device.\r
2787\r
2788 @retval EFI_SUCCESS Successfully configure the hub device's slot context.\r
2789\r
2790**/\r
2791EFI_STATUS\r
2792XhcConfigHubContext (\r
a9292c13 2793 IN USB_XHCI_INSTANCE *Xhc,\r
92870c98 2794 IN UINT8 SlotId,\r
2795 IN UINT8 PortNum,\r
2796 IN UINT8 TTT,\r
2797 IN UINT8 MTT\r
2798 )\r
2799{\r
a9292c13 2800 EFI_STATUS Status;\r
92870c98 2801\r
a9292c13 2802 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
2803 INPUT_CONTEXT *InputContext;\r
2804 DEVICE_CONTEXT *OutputContext;\r
2805 CMD_TRB_CONFIG_ENDPOINT CmdTrbCfgEP;\r
92870c98 2806\r
a9292c13 2807 ASSERT (Xhc->UsbDevContext[SlotId].SlotId != 0);\r
2808 InputContext = Xhc->UsbDevContext[SlotId].InputContext;\r
2809 OutputContext = Xhc->UsbDevContext[SlotId].OutputContext;\r
92870c98 2810\r
2811 //\r
2812 // 4.6.7 Evaluate Context\r
2813 //\r
2814 ZeroMem (InputContext, sizeof (INPUT_CONTEXT));\r
2815\r
2816 InputContext->InputControlContext.Dword2 |= BIT0;\r
2817\r
2818 //\r
2819 // Copy the slot context from OutputContext to Input context\r
2820 //\r
a9292c13 2821 CopyMem(&(InputContext->Slot), &(OutputContext->Slot), sizeof (SLOT_CONTEXT));\r
92870c98 2822 InputContext->Slot.Hub = 1;\r
2823 InputContext->Slot.PortNum = PortNum;\r
2824 InputContext->Slot.TTT = TTT;\r
2825 InputContext->Slot.MTT = MTT;\r
2826\r
2827 ZeroMem (&CmdTrbCfgEP, sizeof (CmdTrbCfgEP));\r
2828 CmdTrbCfgEP.PtrLo = XHC_LOW_32BIT (InputContext);\r
2829 CmdTrbCfgEP.PtrHi = XHC_HIGH_32BIT (InputContext);\r
2830 CmdTrbCfgEP.CycleBit = 1;\r
2831 CmdTrbCfgEP.Type = TRB_TYPE_CON_ENDPOINT;\r
a9292c13 2832 CmdTrbCfgEP.SlotId = Xhc->UsbDevContext[SlotId].SlotId;\r
92870c98 2833 DEBUG ((EFI_D_INFO, "Configure Hub Slot Context\n"));\r
2834 Status = XhcCmdTransfer (\r
2835 Xhc,\r
a9292c13 2836 (TRB_TEMPLATE *) (UINTN) &CmdTrbCfgEP,\r
92870c98 2837 XHC_GENERIC_TIMEOUT,\r
a9292c13 2838 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
92870c98 2839 );\r
2840 ASSERT (!EFI_ERROR(Status));\r
2841\r
2842 return Status;\r
2843}\r
2844\r
6b4483cd 2845/**\r
2846 Evaluate the slot context for hub device through XHCI's Configure_Endpoint cmd.\r
2847\r
2848 @param Xhc The XHCI Instance.\r
2849 @param SlotId The slot id to be configured.\r
2850 @param PortNum The total number of downstream port supported by the hub.\r
2851 @param TTT The TT think time of the hub device.\r
2852 @param MTT The multi-TT of the hub device.\r
2853\r
2854 @retval EFI_SUCCESS Successfully configure the hub device's slot context.\r
2855\r
2856**/\r
2857EFI_STATUS\r
2858XhcConfigHubContext64 (\r
2859 IN USB_XHCI_INSTANCE *Xhc,\r
2860 IN UINT8 SlotId,\r
2861 IN UINT8 PortNum,\r
2862 IN UINT8 TTT,\r
2863 IN UINT8 MTT\r
2864 )\r
2865{\r
2866 EFI_STATUS Status;\r
2867\r
2868 EVT_TRB_COMMAND_COMPLETION *EvtTrb;\r
2869 INPUT_CONTEXT_64 *InputContext;\r
2870 DEVICE_CONTEXT_64 *OutputContext;\r
2871 CMD_TRB_CONFIG_ENDPOINT CmdTrbCfgEP;\r
2872\r
2873 ASSERT (Xhc->UsbDevContext[SlotId].SlotId != 0);\r
2874 InputContext = Xhc->UsbDevContext[SlotId].InputContext;\r
2875 OutputContext = Xhc->UsbDevContext[SlotId].OutputContext;\r
2876\r
2877 //\r
2878 // 4.6.7 Evaluate Context\r
2879 //\r
2880 ZeroMem (InputContext, sizeof (INPUT_CONTEXT_64));\r
2881\r
2882 InputContext->InputControlContext.Dword2 |= BIT0;\r
2883\r
2884 //\r
2885 // Copy the slot context from OutputContext to Input context\r
2886 //\r
2887 CopyMem(&(InputContext->Slot), &(OutputContext->Slot), sizeof (SLOT_CONTEXT_64));\r
2888 InputContext->Slot.Hub = 1;\r
2889 InputContext->Slot.PortNum = PortNum;\r
2890 InputContext->Slot.TTT = TTT;\r
2891 InputContext->Slot.MTT = MTT;\r
2892\r
2893 ZeroMem (&CmdTrbCfgEP, sizeof (CmdTrbCfgEP));\r
2894 CmdTrbCfgEP.PtrLo = XHC_LOW_32BIT (InputContext);\r
2895 CmdTrbCfgEP.PtrHi = XHC_HIGH_32BIT (InputContext);\r
2896 CmdTrbCfgEP.CycleBit = 1;\r
2897 CmdTrbCfgEP.Type = TRB_TYPE_CON_ENDPOINT;\r
2898 CmdTrbCfgEP.SlotId = Xhc->UsbDevContext[SlotId].SlotId;\r
2899 DEBUG ((EFI_D_INFO, "Configure Hub Slot Context\n"));\r
2900 Status = XhcCmdTransfer (\r
2901 Xhc,\r
2902 (TRB_TEMPLATE *) (UINTN) &CmdTrbCfgEP,\r
2903 XHC_GENERIC_TIMEOUT,\r
2904 (TRB_TEMPLATE **) (UINTN) &EvtTrb\r
2905 );\r
2906 ASSERT (!EFI_ERROR(Status));\r
2907\r
2908 return Status;\r
2909}\r
2910\r
2911\r