]> git.proxmox.com Git - mirror_edk2.git/blame - MdePkg/Library/BaseLib/Ia32/FlushCacheLine.c
Move Ia32PcRtc.c from IA-32 sub-directory and rename to PcRtcEntry.c since IPF is...
[mirror_edk2.git] / MdePkg / Library / BaseLib / Ia32 / FlushCacheLine.c
CommitLineData
e1f414b6 1/** @file\r
2 AsmFlushCacheLine function\r
3\r
4 Copyright (c) 2006 - 2007, Intel Corporation<BR>\r
5 All rights reserved. This program and the accompanying materials\r
6 are licensed and made available under the terms and conditions of the BSD License\r
7 which accompanies this distribution. The full text of the license may be found at\r
8 http://opensource.org/licenses/bsd-license.php\r
9\r
10 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
11 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
12\r
13**/\r
14\r
1efcc4ae 15\r
f734a10a 16\r
e1f414b6 17\r
42eedea9 18/**\r
19 Flushes a cache line from all the instruction and data caches within the\r
20 coherency domain of the CPU.\r
21\r
22 Flushed the cache line specified by LinearAddress, and returns LinearAddress.\r
23 This function is only available on IA-32 and X64.\r
24\r
25 @param LinearAddress The address of the cache line to flush. If the CPU is\r
26 in a physical addressing mode, then LinearAddress is a\r
27 physical address. If the CPU is in a virtual\r
28 addressing mode, then LinearAddress is a virtual\r
29 address.\r
30\r
31 @return LinearAddress\r
32**/\r
e1f414b6 33VOID *\r
34EFIAPI\r
35AsmFlushCacheLine (\r
36 IN VOID *LinearAddress\r
37 )\r
38{\r
39 _asm {\r
40 mov eax, LinearAddress\r
41 clflush [eax]\r
42 }\r
43}\r
44\r