]> git.proxmox.com Git - mirror_edk2.git/blame_incremental - ArmPkg/Library/ArmLib/Arm/ArmLibSupport.asm
ArmPkg/ArmBaseLib: clean up directory structure
[mirror_edk2.git] / ArmPkg / Library / ArmLib / Arm / ArmLibSupport.asm
... / ...
CommitLineData
1//------------------------------------------------------------------------------\r
2//\r
3// Copyright (c) 2008 - 2009, Apple Inc. All rights reserved.<BR>\r
4// Copyright (c) 2011 - 2016, ARM Limited. All rights reserved.\r
5//\r
6// This program and the accompanying materials\r
7// are licensed and made available under the terms and conditions of the BSD License\r
8// which accompanies this distribution. The full text of the license may be found at\r
9// http://opensource.org/licenses/bsd-license.php\r
10//\r
11// THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12// WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13//\r
14//------------------------------------------------------------------------------\r
15\r
16 INCLUDE AsmMacroIoLib.inc\r
17\r
18\r
19 INCLUDE AsmMacroExport.inc\r
20\r
21 RVCT_ASM_EXPORT ArmReadMidr\r
22 mrc p15,0,R0,c0,c0,0\r
23 bx LR\r
24\r
25 RVCT_ASM_EXPORT ArmCacheInfo\r
26 mrc p15,0,R0,c0,c0,1\r
27 bx LR\r
28\r
29 RVCT_ASM_EXPORT ArmGetInterruptState\r
30 mrs R0,CPSR\r
31 tst R0,#0x80 // Check if IRQ is enabled.\r
32 moveq R0,#1\r
33 movne R0,#0\r
34 bx LR\r
35\r
36 RVCT_ASM_EXPORT ArmGetFiqState\r
37 mrs R0,CPSR\r
38 tst R0,#0x40 // Check if FIQ is enabled.\r
39 moveq R0,#1\r
40 movne R0,#0\r
41 bx LR\r
42\r
43 RVCT_ASM_EXPORT ArmSetDomainAccessControl\r
44 mcr p15,0,r0,c3,c0,0\r
45 bx lr\r
46\r
47 RVCT_ASM_EXPORT CPSRMaskInsert\r
48 stmfd sp!, {r4-r12, lr} // save all the banked registers\r
49 mov r3, sp // copy the stack pointer into a non-banked register\r
50 mrs r2, cpsr // read the cpsr\r
51 bic r2, r2, r0 // clear mask in the cpsr\r
52 and r1, r1, r0 // clear bits outside the mask in the input\r
53 orr r2, r2, r1 // set field\r
54 msr cpsr_cxsf, r2 // write back cpsr (may have caused a mode switch)\r
55 isb\r
56 mov sp, r3 // restore stack pointer\r
57 ldmfd sp!, {r4-r12, lr} // restore registers\r
58 bx lr // return (hopefully thumb-safe!) // return (hopefully thumb-safe!)\r
59\r
60 RVCT_ASM_EXPORT CPSRRead\r
61 mrs r0, cpsr\r
62 bx lr\r
63\r
64 RVCT_ASM_EXPORT ArmReadCpacr\r
65 mrc p15, 0, r0, c1, c0, 2\r
66 bx lr\r
67\r
68 RVCT_ASM_EXPORT ArmWriteCpacr\r
69 mcr p15, 0, r0, c1, c0, 2\r
70 isb\r
71 bx lr\r
72\r
73 RVCT_ASM_EXPORT ArmWriteAuxCr\r
74 mcr p15, 0, r0, c1, c0, 1\r
75 bx lr\r
76\r
77 RVCT_ASM_EXPORT ArmReadAuxCr\r
78 mrc p15, 0, r0, c1, c0, 1\r
79 bx lr\r
80\r
81 RVCT_ASM_EXPORT ArmSetTTBR0\r
82 mcr p15,0,r0,c2,c0,0\r
83 isb\r
84 bx lr\r
85\r
86 RVCT_ASM_EXPORT ArmSetTTBCR\r
87 mcr p15, 0, r0, c2, c0, 2\r
88 isb\r
89 bx lr\r
90\r
91 RVCT_ASM_EXPORT ArmGetTTBR0BaseAddress\r
92 mrc p15,0,r0,c2,c0,0\r
93 MOV32 r1, 0xFFFFC000\r
94 and r0, r0, r1\r
95 isb\r
96 bx lr\r
97\r
98//\r
99//VOID\r
100//ArmUpdateTranslationTableEntry (\r
101// IN VOID *TranslationTableEntry // R0\r
102// IN VOID *MVA // R1\r
103// );\r
104 RVCT_ASM_EXPORT ArmUpdateTranslationTableEntry\r
105 mcr p15,0,R0,c7,c14,1 // DCCIMVAC Clean data cache by MVA\r
106 dsb\r
107 mcr p15,0,R1,c8,c7,1 // TLBIMVA TLB Invalidate MVA\r
108 mcr p15,0,R9,c7,c5,6 // BPIALL Invalidate Branch predictor array. R9 == NoOp\r
109 dsb\r
110 isb\r
111 bx lr\r
112\r
113 RVCT_ASM_EXPORT ArmInvalidateTlb\r
114 mov r0,#0\r
115 mcr p15,0,r0,c8,c7,0\r
116 mcr p15,0,R9,c7,c5,6 // BPIALL Invalidate Branch predictor array. R9 == NoOp\r
117 dsb\r
118 isb\r
119 bx lr\r
120\r
121 RVCT_ASM_EXPORT ArmReadScr\r
122 mrc p15, 0, r0, c1, c1, 0\r
123 bx lr\r
124\r
125 RVCT_ASM_EXPORT ArmWriteScr\r
126 mcr p15, 0, r0, c1, c1, 0\r
127 isb\r
128 bx lr\r
129\r
130 RVCT_ASM_EXPORT ArmReadHVBar\r
131 mrc p15, 4, r0, c12, c0, 0\r
132 bx lr\r
133\r
134 RVCT_ASM_EXPORT ArmWriteHVBar\r
135 mcr p15, 4, r0, c12, c0, 0\r
136 bx lr\r
137\r
138 RVCT_ASM_EXPORT ArmReadMVBar\r
139 mrc p15, 0, r0, c12, c0, 1\r
140 bx lr\r
141\r
142 RVCT_ASM_EXPORT ArmWriteMVBar\r
143 mcr p15, 0, r0, c12, c0, 1\r
144 bx lr\r
145\r
146 RVCT_ASM_EXPORT ArmCallWFE\r
147 wfe\r
148 bx lr\r
149\r
150 RVCT_ASM_EXPORT ArmCallSEV\r
151 sev\r
152 bx lr\r
153\r
154 RVCT_ASM_EXPORT ArmReadSctlr\r
155 mrc p15, 0, r0, c1, c0, 0 // Read SCTLR into R0 (Read control register configuration data)\r
156 bx lr\r
157\r
158\r
159 RVCT_ASM_EXPORT ArmReadCpuActlr\r
160 mrc p15, 0, r0, c1, c0, 1\r
161 bx lr\r
162\r
163 RVCT_ASM_EXPORT ArmWriteCpuActlr\r
164 mcr p15, 0, r0, c1, c0, 1\r
165 dsb\r
166 isb\r
167 bx lr\r
168\r
169 END\r