]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/aspeed_ast2600.c
hw/arm: ast2600: Force a multiple of 32 of IRQs for the GIC
[mirror_qemu.git] / hw / arm / aspeed_ast2600.c
CommitLineData
f25c0ae1
CLG
1/*
2 * ASPEED SoC 2600 family
3 *
4 * Copyright (c) 2016-2019, IBM Corporation.
5 *
6 * This code is licensed under the GPL version 2 or later. See
7 * the COPYING file in the top-level directory.
8 */
9
10#include "qemu/osdep.h"
11#include "qapi/error.h"
12#include "cpu.h"
13#include "exec/address-spaces.h"
14#include "hw/misc/unimp.h"
15#include "hw/arm/aspeed_soc.h"
16#include "hw/char/serial.h"
17#include "qemu/log.h"
18#include "qemu/module.h"
19#include "qemu/error-report.h"
20#include "hw/i2c/aspeed_i2c.h"
21#include "net/net.h"
22#include "sysemu/sysemu.h"
23
24#define ASPEED_SOC_IOMEM_SIZE 0x00200000
25
26static const hwaddr aspeed_soc_ast2600_memmap[] = {
347df6f8 27 [ASPEED_DEV_SRAM] = 0x10000000,
f25c0ae1 28 /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */
347df6f8
EH
29 [ASPEED_DEV_IOMEM] = 0x1E600000,
30 [ASPEED_DEV_PWM] = 0x1E610000,
31 [ASPEED_DEV_FMC] = 0x1E620000,
32 [ASPEED_DEV_SPI1] = 0x1E630000,
33 [ASPEED_DEV_SPI2] = 0x1E641000,
34 [ASPEED_DEV_EHCI1] = 0x1E6A1000,
35 [ASPEED_DEV_EHCI2] = 0x1E6A3000,
36 [ASPEED_DEV_MII1] = 0x1E650000,
37 [ASPEED_DEV_MII2] = 0x1E650008,
38 [ASPEED_DEV_MII3] = 0x1E650010,
39 [ASPEED_DEV_MII4] = 0x1E650018,
40 [ASPEED_DEV_ETH1] = 0x1E660000,
41 [ASPEED_DEV_ETH3] = 0x1E670000,
42 [ASPEED_DEV_ETH2] = 0x1E680000,
43 [ASPEED_DEV_ETH4] = 0x1E690000,
44 [ASPEED_DEV_VIC] = 0x1E6C0000,
45 [ASPEED_DEV_SDMC] = 0x1E6E0000,
46 [ASPEED_DEV_SCU] = 0x1E6E2000,
47 [ASPEED_DEV_XDMA] = 0x1E6E7000,
48 [ASPEED_DEV_ADC] = 0x1E6E9000,
49 [ASPEED_DEV_VIDEO] = 0x1E700000,
50 [ASPEED_DEV_SDHCI] = 0x1E740000,
51 [ASPEED_DEV_EMMC] = 0x1E750000,
52 [ASPEED_DEV_GPIO] = 0x1E780000,
53 [ASPEED_DEV_GPIO_1_8V] = 0x1E780800,
54 [ASPEED_DEV_RTC] = 0x1E781000,
55 [ASPEED_DEV_TIMER1] = 0x1E782000,
56 [ASPEED_DEV_WDT] = 0x1E785000,
57 [ASPEED_DEV_LPC] = 0x1E789000,
58 [ASPEED_DEV_IBT] = 0x1E789140,
59 [ASPEED_DEV_I2C] = 0x1E78A000,
60 [ASPEED_DEV_UART1] = 0x1E783000,
61 [ASPEED_DEV_UART5] = 0x1E784000,
62 [ASPEED_DEV_VUART] = 0x1E787000,
63 [ASPEED_DEV_SDRAM] = 0x80000000,
f25c0ae1
CLG
64};
65
66#define ASPEED_A7MPCORE_ADDR 0x40460000
67
957ad79f 68#define AST2600_MAX_IRQ 128
f25c0ae1 69
a29e3e12 70/* Shared Peripheral Interrupt values below are offset by -32 from datasheet */
f25c0ae1 71static const int aspeed_soc_ast2600_irqmap[] = {
347df6f8
EH
72 [ASPEED_DEV_UART1] = 47,
73 [ASPEED_DEV_UART2] = 48,
74 [ASPEED_DEV_UART3] = 49,
75 [ASPEED_DEV_UART4] = 50,
76 [ASPEED_DEV_UART5] = 8,
77 [ASPEED_DEV_VUART] = 8,
78 [ASPEED_DEV_FMC] = 39,
79 [ASPEED_DEV_SDMC] = 0,
80 [ASPEED_DEV_SCU] = 12,
81 [ASPEED_DEV_ADC] = 78,
82 [ASPEED_DEV_XDMA] = 6,
83 [ASPEED_DEV_SDHCI] = 43,
84 [ASPEED_DEV_EHCI1] = 5,
85 [ASPEED_DEV_EHCI2] = 9,
86 [ASPEED_DEV_EMMC] = 15,
87 [ASPEED_DEV_GPIO] = 40,
88 [ASPEED_DEV_GPIO_1_8V] = 11,
89 [ASPEED_DEV_RTC] = 13,
90 [ASPEED_DEV_TIMER1] = 16,
91 [ASPEED_DEV_TIMER2] = 17,
92 [ASPEED_DEV_TIMER3] = 18,
93 [ASPEED_DEV_TIMER4] = 19,
94 [ASPEED_DEV_TIMER5] = 20,
95 [ASPEED_DEV_TIMER6] = 21,
96 [ASPEED_DEV_TIMER7] = 22,
97 [ASPEED_DEV_TIMER8] = 23,
98 [ASPEED_DEV_WDT] = 24,
99 [ASPEED_DEV_PWM] = 44,
100 [ASPEED_DEV_LPC] = 35,
101 [ASPEED_DEV_IBT] = 35, /* LPC */
102 [ASPEED_DEV_I2C] = 110, /* 110 -> 125 */
103 [ASPEED_DEV_ETH1] = 2,
104 [ASPEED_DEV_ETH2] = 3,
105 [ASPEED_DEV_ETH3] = 32,
106 [ASPEED_DEV_ETH4] = 33,
d300db02 107
f25c0ae1
CLG
108};
109
110static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl)
111{
112 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
113
114 return qdev_get_gpio_in(DEVICE(&s->a7mpcore), sc->irqmap[ctrl]);
115}
116
117static void aspeed_soc_ast2600_init(Object *obj)
118{
119 AspeedSoCState *s = ASPEED_SOC(obj);
120 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
121 int i;
122 char socname[8];
123 char typename[64];
124
125 if (sscanf(sc->name, "%7s", socname) != 1) {
126 g_assert_not_reached();
127 }
128
129 for (i = 0; i < sc->num_cpus; i++) {
9fc7fc4d 130 object_initialize_child(obj, "cpu[*]", &s->cpu[i], sc->cpu_type);
f25c0ae1
CLG
131 }
132
133 snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
db873cc5 134 object_initialize_child(obj, "scu", &s->scu, typename);
f25c0ae1
CLG
135 qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
136 sc->silicon_rev);
137 object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
d2623129 138 "hw-strap1");
f25c0ae1 139 object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
d2623129 140 "hw-strap2");
f25c0ae1 141 object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
d2623129 142 "hw-prot-key");
f25c0ae1 143
db873cc5
MA
144 object_initialize_child(obj, "a7mpcore", &s->a7mpcore,
145 TYPE_A15MPCORE_PRIV);
f25c0ae1 146
db873cc5 147 object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC);
f25c0ae1
CLG
148
149 snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
db873cc5 150 object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
f25c0ae1
CLG
151
152 snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
db873cc5 153 object_initialize_child(obj, "i2c", &s->i2c, typename);
f25c0ae1
CLG
154
155 snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
db873cc5 156 object_initialize_child(obj, "fmc", &s->fmc, typename);
d2623129 157 object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs");
f25c0ae1
CLG
158
159 for (i = 0; i < sc->spis_num; i++) {
160 snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
db873cc5 161 object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
f25c0ae1
CLG
162 }
163
917940ce 164 for (i = 0; i < sc->ehcis_num; i++) {
db873cc5
MA
165 object_initialize_child(obj, "ehci[*]", &s->ehci[i],
166 TYPE_PLATFORM_EHCI);
917940ce
GR
167 }
168
f25c0ae1 169 snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
db873cc5 170 object_initialize_child(obj, "sdmc", &s->sdmc, typename);
f25c0ae1 171 object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
d2623129 172 "ram-size");
f25c0ae1 173 object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc),
d2623129 174 "max-ram-size");
f25c0ae1
CLG
175
176 for (i = 0; i < sc->wdts_num; i++) {
177 snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
db873cc5 178 object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
f25c0ae1
CLG
179 }
180
d300db02 181 for (i = 0; i < sc->macs_num; i++) {
db873cc5
MA
182 object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i],
183 TYPE_FTGMAC100);
289251b0 184
db873cc5 185 object_initialize_child(obj, "mii[*]", &s->mii[i], TYPE_ASPEED_MII);
f25c0ae1
CLG
186 }
187
db873cc5 188 object_initialize_child(obj, "xdma", &s->xdma, TYPE_ASPEED_XDMA);
f25c0ae1
CLG
189
190 snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
db873cc5 191 object_initialize_child(obj, "gpio", &s->gpio, typename);
f25c0ae1
CLG
192
193 snprintf(typename, sizeof(typename), "aspeed.gpio-%s-1_8v", socname);
db873cc5 194 object_initialize_child(obj, "gpio_1_8v", &s->gpio_1_8v, typename);
f25c0ae1 195
db873cc5
MA
196 object_initialize_child(obj, "sd-controller", &s->sdhci,
197 TYPE_ASPEED_SDHCI);
f25c0ae1 198
5325cc34 199 object_property_set_int(OBJECT(&s->sdhci), "num-slots", 2, &error_abort);
0e2c24c6 200
f25c0ae1
CLG
201 /* Init sd card slot class here so that they're under the correct parent */
202 for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
7089e0cc
MA
203 object_initialize_child(obj, "sd-controller.sdhci[*]",
204 &s->sdhci.slots[i], TYPE_SYSBUS_SDHCI);
f25c0ae1 205 }
a29e3e12 206
db873cc5
MA
207 object_initialize_child(obj, "emmc-controller", &s->emmc,
208 TYPE_ASPEED_SDHCI);
a29e3e12 209
5325cc34 210 object_property_set_int(OBJECT(&s->emmc), "num-slots", 1, &error_abort);
a29e3e12 211
7089e0cc
MA
212 object_initialize_child(obj, "emmc-controller.sdhci", &s->emmc.slots[0],
213 TYPE_SYSBUS_SDHCI);
f25c0ae1
CLG
214}
215
216/*
217 * ASPEED ast2600 has 0xf as cluster ID
218 *
932a8d1f 219 * https://developer.arm.com/documentation/ddi0388/e/the-system-control-coprocessors/summary-of-system-control-coprocessor-registers/multiprocessor-affinity-register
f25c0ae1
CLG
220 */
221static uint64_t aspeed_calc_affinity(int cpu)
222{
223 return (0xf << ARM_AFF1_SHIFT) | cpu;
224}
225
226static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp)
227{
228 int i;
229 AspeedSoCState *s = ASPEED_SOC(dev);
230 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
123327d1 231 Error *err = NULL;
f25c0ae1
CLG
232 qemu_irq irq;
233
234 /* IO space */
347df6f8 235 create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_DEV_IOMEM],
f25c0ae1
CLG
236 ASPEED_SOC_IOMEM_SIZE);
237
514bcf6f 238 /* Video engine stub */
347df6f8 239 create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_DEV_VIDEO],
514bcf6f
JS
240 0x1000);
241
f25c0ae1 242 /* CPU */
b7f1a0cb 243 for (i = 0; i < sc->num_cpus; i++) {
b7f1a0cb 244 if (sc->num_cpus > 1) {
5325cc34
MA
245 object_property_set_int(OBJECT(&s->cpu[i]), "reset-cbar",
246 ASPEED_A7MPCORE_ADDR, &error_abort);
f25c0ae1 247 }
5325cc34
MA
248 object_property_set_int(OBJECT(&s->cpu[i]), "mp-affinity",
249 aspeed_calc_affinity(i), &error_abort);
f25c0ae1 250
5325cc34 251 object_property_set_int(OBJECT(&s->cpu[i]), "cntfrq", 1125000000,
058d0955
AJ
252 &error_abort);
253
668f62ec 254 if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
f25c0ae1
CLG
255 return;
256 }
257 }
258
259 /* A7MPCORE */
5325cc34 260 object_property_set_int(OBJECT(&s->a7mpcore), "num-cpu", sc->num_cpus,
f25c0ae1 261 &error_abort);
5325cc34 262 object_property_set_int(OBJECT(&s->a7mpcore), "num-irq",
957ad79f 263 ROUND_UP(AST2600_MAX_IRQ + GIC_INTERNAL, 32),
5325cc34 264 &error_abort);
f25c0ae1 265
db873cc5 266 sysbus_realize(SYS_BUS_DEVICE(&s->a7mpcore), &error_abort);
f25c0ae1
CLG
267 sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, ASPEED_A7MPCORE_ADDR);
268
b7f1a0cb 269 for (i = 0; i < sc->num_cpus; i++) {
f25c0ae1
CLG
270 SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore);
271 DeviceState *d = DEVICE(qemu_get_cpu(i));
272
273 irq = qdev_get_gpio_in(d, ARM_CPU_IRQ);
274 sysbus_connect_irq(sbd, i, irq);
275 irq = qdev_get_gpio_in(d, ARM_CPU_FIQ);
b7f1a0cb 276 sysbus_connect_irq(sbd, i + sc->num_cpus, irq);
f25c0ae1 277 irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ);
b7f1a0cb 278 sysbus_connect_irq(sbd, i + 2 * sc->num_cpus, irq);
f25c0ae1 279 irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ);
b7f1a0cb 280 sysbus_connect_irq(sbd, i + 3 * sc->num_cpus, irq);
f25c0ae1
CLG
281 }
282
283 /* SRAM */
284 memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram",
285 sc->sram_size, &err);
286 if (err) {
287 error_propagate(errp, err);
288 return;
289 }
290 memory_region_add_subregion(get_system_memory(),
347df6f8 291 sc->memmap[ASPEED_DEV_SRAM], &s->sram);
f25c0ae1
CLG
292
293 /* SCU */
668f62ec 294 if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
f25c0ae1
CLG
295 return;
296 }
347df6f8 297 sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
f25c0ae1
CLG
298
299 /* RTC */
668f62ec 300 if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
f25c0ae1
CLG
301 return;
302 }
347df6f8 303 sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]);
f25c0ae1 304 sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
347df6f8 305 aspeed_soc_get_irq(s, ASPEED_DEV_RTC));
f25c0ae1
CLG
306
307 /* Timer */
5325cc34
MA
308 object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
309 &error_abort);
668f62ec 310 if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
f25c0ae1
CLG
311 return;
312 }
313 sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0,
347df6f8 314 sc->memmap[ASPEED_DEV_TIMER1]);
f25c0ae1 315 for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
347df6f8 316 qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
f25c0ae1
CLG
317 sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
318 }
319
320 /* UART - attach an 8250 to the IO space as our UART5 */
a6b2f1fc
PMD
321 serial_mm_init(get_system_memory(), sc->memmap[ASPEED_DEV_UART5], 2,
322 aspeed_soc_get_irq(s, ASPEED_DEV_UART5),
323 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN);
f25c0ae1
CLG
324
325 /* I2C */
5325cc34 326 object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr),
c24d9716 327 &error_abort);
668f62ec 328 if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
f25c0ae1
CLG
329 return;
330 }
347df6f8 331 sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
f25c0ae1
CLG
332 for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) {
333 qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore),
347df6f8 334 sc->irqmap[ASPEED_DEV_I2C] + i);
f25c0ae1
CLG
335 /*
336 * The AST2600 SoC has one IRQ per I2C bus. Skip the common
337 * IRQ (AST2400 and AST2500) and connect all bussses.
338 */
339 sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), i + 1, irq);
340 }
341
342 /* FMC, The number of CS is set at the board level */
5325cc34 343 object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr),
c24d9716 344 &error_abort);
778a2dc5 345 if (!object_property_set_int(OBJECT(&s->fmc), "sdram-base",
347df6f8 346 sc->memmap[ASPEED_DEV_SDRAM], errp)) {
f25c0ae1
CLG
347 return;
348 }
668f62ec 349 if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
f25c0ae1
CLG
350 return;
351 }
347df6f8 352 sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
f25c0ae1
CLG
353 sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1,
354 s->fmc.ctrl->flash_window_base);
355 sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
347df6f8 356 aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
f25c0ae1
CLG
357
358 /* SPI */
359 for (i = 0; i < sc->spis_num; i++) {
5325cc34
MA
360 object_property_set_link(OBJECT(&s->spi[i]), "dram",
361 OBJECT(s->dram_mr), &error_abort);
362 object_property_set_int(OBJECT(&s->spi[i]), "num-cs", 1, &error_abort);
668f62ec 363 if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
f25c0ae1
CLG
364 return;
365 }
366 sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
347df6f8 367 sc->memmap[ASPEED_DEV_SPI1 + i]);
f25c0ae1
CLG
368 sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1,
369 s->spi[i].ctrl->flash_window_base);
370 }
371
917940ce
GR
372 /* EHCI */
373 for (i = 0; i < sc->ehcis_num; i++) {
668f62ec 374 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), errp)) {
917940ce
GR
375 return;
376 }
377 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0,
347df6f8 378 sc->memmap[ASPEED_DEV_EHCI1 + i]);
917940ce 379 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
347df6f8 380 aspeed_soc_get_irq(s, ASPEED_DEV_EHCI1 + i));
917940ce
GR
381 }
382
f25c0ae1 383 /* SDMC - SDRAM Memory Controller */
668f62ec 384 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) {
f25c0ae1
CLG
385 return;
386 }
347df6f8 387 sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_DEV_SDMC]);
f25c0ae1
CLG
388
389 /* Watch dog */
390 for (i = 0; i < sc->wdts_num; i++) {
391 AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
392
5325cc34
MA
393 object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
394 &error_abort);
668f62ec 395 if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
f25c0ae1
CLG
396 return;
397 }
398 sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
347df6f8 399 sc->memmap[ASPEED_DEV_WDT] + i * awc->offset);
f25c0ae1
CLG
400 }
401
402 /* Net */
d3bad7e7 403 for (i = 0; i < sc->macs_num; i++) {
5325cc34 404 object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true,
2255f6b7 405 &error_abort);
668f62ec 406 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) {
123327d1 407 return;
f25c0ae1
CLG
408 }
409 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
347df6f8 410 sc->memmap[ASPEED_DEV_ETH1 + i]);
f25c0ae1 411 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
347df6f8 412 aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i));
289251b0 413
5325cc34
MA
414 object_property_set_link(OBJECT(&s->mii[i]), "nic",
415 OBJECT(&s->ftgmac100[i]), &error_abort);
668f62ec 416 if (!sysbus_realize(SYS_BUS_DEVICE(&s->mii[i]), errp)) {
289251b0
CLG
417 return;
418 }
419
420 sysbus_mmio_map(SYS_BUS_DEVICE(&s->mii[i]), 0,
347df6f8 421 sc->memmap[ASPEED_DEV_MII1 + i]);
f25c0ae1
CLG
422 }
423
424 /* XDMA */
668f62ec 425 if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), errp)) {
f25c0ae1
CLG
426 return;
427 }
428 sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0,
347df6f8 429 sc->memmap[ASPEED_DEV_XDMA]);
f25c0ae1 430 sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
347df6f8 431 aspeed_soc_get_irq(s, ASPEED_DEV_XDMA));
f25c0ae1
CLG
432
433 /* GPIO */
668f62ec 434 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
f25c0ae1
CLG
435 return;
436 }
347df6f8 437 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_DEV_GPIO]);
f25c0ae1 438 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
347df6f8 439 aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
f25c0ae1 440
668f62ec 441 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio_1_8v), errp)) {
f25c0ae1
CLG
442 return;
443 }
444 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio_1_8v), 0,
347df6f8 445 sc->memmap[ASPEED_DEV_GPIO_1_8V]);
f25c0ae1 446 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio_1_8v), 0,
347df6f8 447 aspeed_soc_get_irq(s, ASPEED_DEV_GPIO_1_8V));
f25c0ae1
CLG
448
449 /* SDHCI */
668f62ec 450 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) {
f25c0ae1
CLG
451 return;
452 }
453 sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0,
347df6f8 454 sc->memmap[ASPEED_DEV_SDHCI]);
f25c0ae1 455 sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
347df6f8 456 aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI));
a29e3e12
AJ
457
458 /* eMMC */
668f62ec 459 if (!sysbus_realize(SYS_BUS_DEVICE(&s->emmc), errp)) {
a29e3e12
AJ
460 return;
461 }
347df6f8 462 sysbus_mmio_map(SYS_BUS_DEVICE(&s->emmc), 0, sc->memmap[ASPEED_DEV_EMMC]);
a29e3e12 463 sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0,
347df6f8 464 aspeed_soc_get_irq(s, ASPEED_DEV_EMMC));
f25c0ae1
CLG
465}
466
467static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data)
468{
469 DeviceClass *dc = DEVICE_CLASS(oc);
470 AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
471
472 dc->realize = aspeed_soc_ast2600_realize;
473
7582591a 474 sc->name = "ast2600-a1";
f25c0ae1 475 sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7");
7582591a 476 sc->silicon_rev = AST2600_A1_SILICON_REV;
e01b4d5b 477 sc->sram_size = 0x16400;
f25c0ae1 478 sc->spis_num = 2;
917940ce 479 sc->ehcis_num = 2;
f25c0ae1 480 sc->wdts_num = 4;
d300db02 481 sc->macs_num = 4;
f25c0ae1
CLG
482 sc->irqmap = aspeed_soc_ast2600_irqmap;
483 sc->memmap = aspeed_soc_ast2600_memmap;
484 sc->num_cpus = 2;
485}
486
487static const TypeInfo aspeed_soc_ast2600_type_info = {
7582591a 488 .name = "ast2600-a1",
f25c0ae1
CLG
489 .parent = TYPE_ASPEED_SOC,
490 .instance_size = sizeof(AspeedSoCState),
491 .instance_init = aspeed_soc_ast2600_init,
492 .class_init = aspeed_soc_ast2600_class_init,
493 .class_size = sizeof(AspeedSoCClass),
494};
495
496static void aspeed_soc_register_types(void)
497{
498 type_register_static(&aspeed_soc_ast2600_type_info);
499};
500
501type_init(aspeed_soc_register_types)