]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/virt-acpi-build.c
aspeed: add some I2C devices to the Aspeed machines
[mirror_qemu.git] / hw / arm / virt-acpi-build.c
CommitLineData
f5d8c8cd
SZ
1/* Support for generating ACPI tables and passing them to Guests
2 *
3 * ARM virt ACPI generation
4 *
5 * Copyright (C) 2008-2010 Kevin O'Connor <kevin@koconnor.net>
6 * Copyright (C) 2006 Fabrice Bellard
7 * Copyright (C) 2013 Red Hat Inc
8 *
9 * Author: Michael S. Tsirkin <mst@redhat.com>
10 *
11 * Copyright (c) 2015 HUAWEI TECHNOLOGIES CO.,LTD.
12 *
13 * Author: Shannon Zhao <zhaoshenglong@huawei.com>
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
19
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24
25 * You should have received a copy of the GNU General Public License along
26 * with this program; if not, see <http://www.gnu.org/licenses/>.
27 */
28
12b16722 29#include "qemu/osdep.h"
da34e65c 30#include "qapi/error.h"
f5d8c8cd 31#include "qemu-common.h"
f5d8c8cd
SZ
32#include "qemu/bitmap.h"
33#include "trace.h"
34#include "qom/cpu.h"
fcf5ef2a 35#include "target/arm/cpu.h"
f5d8c8cd
SZ
36#include "hw/acpi/acpi-defs.h"
37#include "hw/acpi/acpi.h"
38#include "hw/nvram/fw_cfg.h"
39#include "hw/acpi/bios-linker-loader.h"
40#include "hw/loader.h"
41#include "hw/hw.h"
42#include "hw/acpi/aml-build.h"
84344884 43#include "hw/pci/pcie_host.h"
d4e5de1a 44#include "hw/pci/pci.h"
d05fdab4 45#include "hw/arm/virt.h"
2b302e1e 46#include "sysemu/numa.h"
13e5c54d 47#include "kvm_arm.h"
f5d8c8cd 48
dfccd8cf 49#define ARM_SPI_BASE 32
ac6aa59a 50#define ACPI_POWER_BUTTON_DEVICE "PWRB"
dfccd8cf
SZ
51
52static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus)
53{
54 uint16_t i;
55
56 for (i = 0; i < smp_cpus; i++) {
f460be43 57 Aml *dev = aml_device("C%.03X", i);
dfccd8cf
SZ
58 aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007")));
59 aml_append(dev, aml_name_decl("_UID", aml_int(i)));
60 aml_append(scope, dev);
61 }
62}
63
64static void acpi_dsdt_add_uart(Aml *scope, const MemMapEntry *uart_memmap,
45fcf539 65 uint32_t uart_irq)
dfccd8cf
SZ
66{
67 Aml *dev = aml_device("COM0");
68 aml_append(dev, aml_name_decl("_HID", aml_string("ARMH0011")));
69 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
70
71 Aml *crs = aml_resource_template();
72 aml_append(crs, aml_memory32_fixed(uart_memmap->base,
73 uart_memmap->size, AML_READ_WRITE));
74 aml_append(crs,
75 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
45fcf539 76 AML_EXCLUSIVE, &uart_irq, 1));
dfccd8cf 77 aml_append(dev, aml_name_decl("_CRS", crs));
f264d51d
AJ
78
79 /* The _ADR entry is used to link this device to the UART described
80 * in the SPCR table, i.e. SPCR.base_address.address == _ADR.
81 */
82 aml_append(dev, aml_name_decl("_ADR", aml_int(uart_memmap->base)));
83
dfccd8cf
SZ
84 aml_append(scope, dev);
85}
86
70bee80d
GS
87static void acpi_dsdt_add_fw_cfg(Aml *scope, const MemMapEntry *fw_cfg_memmap)
88{
89 Aml *dev = aml_device("FWCF");
90 aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0002")));
91 /* device present, functioning, decoding, not shown in UI */
92 aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
3b5c492b 93 aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
70bee80d
GS
94
95 Aml *crs = aml_resource_template();
96 aml_append(crs, aml_memory32_fixed(fw_cfg_memmap->base,
97 fw_cfg_memmap->size, AML_READ_WRITE));
98 aml_append(dev, aml_name_decl("_CRS", crs));
99 aml_append(scope, dev);
100}
101
dfccd8cf
SZ
102static void acpi_dsdt_add_flash(Aml *scope, const MemMapEntry *flash_memmap)
103{
104 Aml *dev, *crs;
105 hwaddr base = flash_memmap->base;
cd37aaf8 106 hwaddr size = flash_memmap->size / 2;
dfccd8cf
SZ
107
108 dev = aml_device("FLS0");
109 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0015")));
110 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
111
112 crs = aml_resource_template();
113 aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE));
114 aml_append(dev, aml_name_decl("_CRS", crs));
115 aml_append(scope, dev);
116
117 dev = aml_device("FLS1");
118 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0015")));
119 aml_append(dev, aml_name_decl("_UID", aml_int(1)));
120 crs = aml_resource_template();
121 aml_append(crs, aml_memory32_fixed(base + size, size, AML_READ_WRITE));
122 aml_append(dev, aml_name_decl("_CRS", crs));
123 aml_append(scope, dev);
124}
125
126static void acpi_dsdt_add_virtio(Aml *scope,
127 const MemMapEntry *virtio_mmio_memmap,
45fcf539 128 uint32_t mmio_irq, int num)
dfccd8cf
SZ
129{
130 hwaddr base = virtio_mmio_memmap->base;
131 hwaddr size = virtio_mmio_memmap->size;
dfccd8cf
SZ
132 int i;
133
134 for (i = 0; i < num; i++) {
45fcf539 135 uint32_t irq = mmio_irq + i;
dfccd8cf
SZ
136 Aml *dev = aml_device("VR%02u", i);
137 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0005")));
138 aml_append(dev, aml_name_decl("_UID", aml_int(i)));
76266d99 139 aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
dfccd8cf
SZ
140
141 Aml *crs = aml_resource_template();
142 aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE));
143 aml_append(crs,
144 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
45fcf539 145 AML_EXCLUSIVE, &irq, 1));
dfccd8cf
SZ
146 aml_append(dev, aml_name_decl("_CRS", crs));
147 aml_append(scope, dev);
148 base += size;
149 }
150}
151
45fcf539
IM
152static void acpi_dsdt_add_pci(Aml *scope, const MemMapEntry *memmap,
153 uint32_t irq, bool use_highmem)
d4e5de1a
SZ
154{
155 Aml *method, *crs, *ifctx, *UUID, *ifctx1, *elsectx, *buf;
156 int i, bus_no;
157 hwaddr base_mmio = memmap[VIRT_PCIE_MMIO].base;
158 hwaddr size_mmio = memmap[VIRT_PCIE_MMIO].size;
159 hwaddr base_pio = memmap[VIRT_PCIE_PIO].base;
160 hwaddr size_pio = memmap[VIRT_PCIE_PIO].size;
161 hwaddr base_ecam = memmap[VIRT_PCIE_ECAM].base;
162 hwaddr size_ecam = memmap[VIRT_PCIE_ECAM].size;
163 int nr_pcie_buses = size_ecam / PCIE_MMCFG_SIZE_MIN;
164
165 Aml *dev = aml_device("%s", "PCI0");
166 aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
167 aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
168 aml_append(dev, aml_name_decl("_SEG", aml_int(0)));
169 aml_append(dev, aml_name_decl("_BBN", aml_int(0)));
170 aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
171 aml_append(dev, aml_name_decl("_UID", aml_string("PCI0")));
172 aml_append(dev, aml_name_decl("_STR", aml_unicode("PCIe 0 Device")));
bc64b96c 173 aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
d4e5de1a
SZ
174
175 /* Declare the PCI Routing Table. */
176 Aml *rt_pkg = aml_package(nr_pcie_buses * PCI_NUM_PINS);
177 for (bus_no = 0; bus_no < nr_pcie_buses; bus_no++) {
178 for (i = 0; i < PCI_NUM_PINS; i++) {
179 int gsi = (i + bus_no) % PCI_NUM_PINS;
180 Aml *pkg = aml_package(4);
181 aml_append(pkg, aml_int((bus_no << 16) | 0xFFFF));
182 aml_append(pkg, aml_int(i));
183 aml_append(pkg, aml_name("GSI%d", gsi));
184 aml_append(pkg, aml_int(0));
185 aml_append(rt_pkg, pkg);
186 }
187 }
188 aml_append(dev, aml_name_decl("_PRT", rt_pkg));
189
190 /* Create GSI link device */
191 for (i = 0; i < PCI_NUM_PINS; i++) {
45fcf539 192 uint32_t irqs = irq + i;
d4e5de1a
SZ
193 Aml *dev_gsi = aml_device("GSI%d", i);
194 aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F")));
195 aml_append(dev_gsi, aml_name_decl("_UID", aml_int(0)));
196 crs = aml_resource_template();
197 aml_append(crs,
198 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
45fcf539 199 AML_EXCLUSIVE, &irqs, 1));
d4e5de1a
SZ
200 aml_append(dev_gsi, aml_name_decl("_PRS", crs));
201 crs = aml_resource_template();
202 aml_append(crs,
203 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
45fcf539 204 AML_EXCLUSIVE, &irqs, 1));
d4e5de1a 205 aml_append(dev_gsi, aml_name_decl("_CRS", crs));
4dbfc881 206 method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
d4e5de1a
SZ
207 aml_append(dev_gsi, method);
208 aml_append(dev, dev_gsi);
209 }
210
4dbfc881 211 method = aml_method("_CBA", 0, AML_NOTSERIALIZED);
d4e5de1a
SZ
212 aml_append(method, aml_return(aml_int(base_ecam)));
213 aml_append(dev, method);
214
4dbfc881 215 method = aml_method("_CRS", 0, AML_NOTSERIALIZED);
d4e5de1a
SZ
216 Aml *rbuf = aml_resource_template();
217 aml_append(rbuf,
218 aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
219 0x0000, 0x0000, nr_pcie_buses - 1, 0x0000,
220 nr_pcie_buses));
221 aml_append(rbuf,
222 aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
223 AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, base_mmio,
224 base_mmio + size_mmio - 1, 0x0000, size_mmio));
225 aml_append(rbuf,
226 aml_dword_io(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
227 AML_ENTIRE_RANGE, 0x0000, 0x0000, size_pio - 1, base_pio,
228 size_pio));
229
5125f9cd
PF
230 if (use_highmem) {
231 hwaddr base_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].base;
232 hwaddr size_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].size;
233
234 aml_append(rbuf,
235 aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
236 AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
e40c3d2e
AB
237 base_mmio_high,
238 base_mmio_high + size_mmio_high - 1, 0x0000,
5125f9cd
PF
239 size_mmio_high));
240 }
241
d4e5de1a
SZ
242 aml_append(method, aml_name_decl("RBUF", rbuf));
243 aml_append(method, aml_return(rbuf));
244 aml_append(dev, method);
245
246 /* Declare an _OSC (OS Control Handoff) method */
247 aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
248 aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
4dbfc881 249 method = aml_method("_OSC", 4, AML_NOTSERIALIZED);
d4e5de1a
SZ
250 aml_append(method,
251 aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));
252
253 /* PCI Firmware Specification 3.0
254 * 4.5.1. _OSC Interface for PCI Host Bridge Devices
255 * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is
256 * identified by the Universal Unique IDentifier (UUID)
257 * 33DB4D5B-1FF7-401C-9657-7441C03DD766
258 */
259 UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766");
260 ifctx = aml_if(aml_equal(aml_arg(0), UUID));
261 aml_append(ifctx,
262 aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
263 aml_append(ifctx,
264 aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));
265 aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP")));
266 aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL")));
5530427f 267 aml_append(ifctx, aml_store(aml_and(aml_name("CTRL"), aml_int(0x1D), NULL),
d4e5de1a
SZ
268 aml_name("CTRL")));
269
270 ifctx1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1))));
ca3df95d 271 aml_append(ifctx1, aml_store(aml_or(aml_name("CDW1"), aml_int(0x08), NULL),
d4e5de1a
SZ
272 aml_name("CDW1")));
273 aml_append(ifctx, ifctx1);
274
275 ifctx1 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), aml_name("CTRL"))));
ca3df95d 276 aml_append(ifctx1, aml_store(aml_or(aml_name("CDW1"), aml_int(0x10), NULL),
d4e5de1a
SZ
277 aml_name("CDW1")));
278 aml_append(ifctx, ifctx1);
279
280 aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3")));
281 aml_append(ifctx, aml_return(aml_arg(3)));
282 aml_append(method, ifctx);
283
284 elsectx = aml_else();
ca3df95d 285 aml_append(elsectx, aml_store(aml_or(aml_name("CDW1"), aml_int(4), NULL),
d4e5de1a
SZ
286 aml_name("CDW1")));
287 aml_append(elsectx, aml_return(aml_arg(3)));
288 aml_append(method, elsectx);
289 aml_append(dev, method);
290
4dbfc881 291 method = aml_method("_DSM", 4, AML_NOTSERIALIZED);
d4e5de1a
SZ
292
293 /* PCI Firmware Specification 3.0
294 * 4.6.1. _DSM for PCI Express Slot Information
295 * The UUID in _DSM in this context is
296 * {E5C937D0-3553-4D7A-9117-EA4D19C3434D}
297 */
298 UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D");
299 ifctx = aml_if(aml_equal(aml_arg(0), UUID));
300 ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0)));
301 uint8_t byte_list[1] = {1};
302 buf = aml_buffer(1, byte_list);
303 aml_append(ifctx1, aml_return(buf));
304 aml_append(ifctx, ifctx1);
305 aml_append(method, ifctx);
306
307 byte_list[0] = 0;
308 buf = aml_buffer(1, byte_list);
309 aml_append(method, aml_return(buf));
310 aml_append(dev, method);
311
312 Aml *dev_rp0 = aml_device("%s", "RP0");
313 aml_append(dev_rp0, aml_name_decl("_ADR", aml_int(0)));
314 aml_append(dev, dev_rp0);
ebfcc03b
AB
315
316 Aml *dev_res0 = aml_device("%s", "RES0");
317 aml_append(dev_res0, aml_name_decl("_HID", aml_string("PNP0C02")));
318 crs = aml_resource_template();
319 aml_append(crs, aml_memory32_fixed(base_ecam, size_ecam, AML_READ_WRITE));
320 aml_append(dev_res0, aml_name_decl("_CRS", crs));
321 aml_append(dev, dev_res0);
d4e5de1a
SZ
322 aml_append(scope, dev);
323}
324
aeb1a36d
SZ
325static void acpi_dsdt_add_gpio(Aml *scope, const MemMapEntry *gpio_memmap,
326 uint32_t gpio_irq)
327{
328 Aml *dev = aml_device("GPO0");
329 aml_append(dev, aml_name_decl("_HID", aml_string("ARMH0061")));
330 aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
331 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
332
333 Aml *crs = aml_resource_template();
334 aml_append(crs, aml_memory32_fixed(gpio_memmap->base, gpio_memmap->size,
335 AML_READ_WRITE));
336 aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
337 AML_EXCLUSIVE, &gpio_irq, 1));
338 aml_append(dev, aml_name_decl("_CRS", crs));
c1a158b7
SZ
339
340 Aml *aei = aml_resource_template();
341 /* Pin 3 for power button */
342 const uint32_t pin_list[1] = {3};
343 aml_append(aei, aml_gpio_int(AML_CONSUMER, AML_EDGE, AML_ACTIVE_HIGH,
344 AML_EXCLUSIVE, AML_PULL_UP, 0, pin_list, 1,
345 "GPO0", NULL, 0));
346 aml_append(dev, aml_name_decl("_AEI", aei));
347
348 /* _E03 is handle for power button */
349 Aml *method = aml_method("_E03", 0, AML_NOTSERIALIZED);
350 aml_append(method, aml_notify(aml_name(ACPI_POWER_BUTTON_DEVICE),
351 aml_int(0x80)));
352 aml_append(dev, method);
aeb1a36d
SZ
353 aml_append(scope, dev);
354}
355
ac6aa59a
SZ
356static void acpi_dsdt_add_power_button(Aml *scope)
357{
358 Aml *dev = aml_device(ACPI_POWER_BUTTON_DEVICE);
359 aml_append(dev, aml_name_decl("_HID", aml_string("PNP0C0C")));
360 aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
361 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
362 aml_append(scope, dev);
363}
364
d4bec5d8
SZ
365/* RSDP */
366static GArray *
cb51ac2f 367build_rsdp(GArray *rsdp_table, BIOSLinker *linker, unsigned xsdt_tbl_offset)
d4bec5d8
SZ
368{
369 AcpiRsdpDescriptor *rsdp = acpi_data_push(rsdp_table, sizeof *rsdp);
cb51ac2f
AB
370 unsigned xsdt_pa_size = sizeof(rsdp->xsdt_physical_address);
371 unsigned xsdt_pa_offset =
372 (char *)&rsdp->xsdt_physical_address - rsdp_table->data;
d4bec5d8 373
ad9671b8 374 bios_linker_loader_alloc(linker, ACPI_BUILD_RSDP_FILE, rsdp_table, 16,
d4bec5d8
SZ
375 true /* fseg memory */);
376
377 memcpy(&rsdp->signature, "RSD PTR ", sizeof(rsdp->signature));
378 memcpy(rsdp->oem_id, ACPI_BUILD_APPNAME6, sizeof(rsdp->oem_id));
379 rsdp->length = cpu_to_le32(sizeof(*rsdp));
380 rsdp->revision = 0x02;
381
d4bec5d8 382 /* Address to be filled by Guest linker */
4678124b 383 bios_linker_loader_add_pointer(linker,
cb51ac2f
AB
384 ACPI_BUILD_RSDP_FILE, xsdt_pa_offset, xsdt_pa_size,
385 ACPI_BUILD_TABLE_FILE, xsdt_tbl_offset);
4678124b 386
d4bec5d8
SZ
387 /* Checksum to be filled by Guest linker */
388 bios_linker_loader_add_checksum(linker, ACPI_BUILD_RSDP_FILE,
28213cb6
IM
389 (char *)rsdp - rsdp_table->data, sizeof *rsdp,
390 (char *)&rsdp->checksum - rsdp_table->data);
d4bec5d8
SZ
391
392 return rsdp_table;
393}
394
e78f1222 395static void
da4f09a7 396build_iort(GArray *table_data, BIOSLinker *linker)
e78f1222
PM
397{
398 int iort_start = table_data->len;
399 AcpiIortIdMapping *idmap;
400 AcpiIortItsGroup *its;
401 AcpiIortTable *iort;
402 size_t node_size, iort_length;
403 AcpiIortRC *rc;
404
405 iort = acpi_data_push(table_data, sizeof(*iort));
406
407 iort_length = sizeof(*iort);
408 iort->node_count = cpu_to_le32(2); /* RC and ITS nodes */
409 iort->node_offset = cpu_to_le32(sizeof(*iort));
410
411 /* ITS group node */
412 node_size = sizeof(*its) + sizeof(uint32_t);
413 iort_length += node_size;
414 its = acpi_data_push(table_data, node_size);
415
416 its->type = ACPI_IORT_NODE_ITS_GROUP;
417 its->length = cpu_to_le16(node_size);
418 its->its_count = cpu_to_le32(1);
419 its->identifiers[0] = 0; /* MADT translation_id */
420
421 /* Root Complex Node */
422 node_size = sizeof(*rc) + sizeof(*idmap);
423 iort_length += node_size;
424 rc = acpi_data_push(table_data, node_size);
425
426 rc->type = ACPI_IORT_NODE_PCI_ROOT_COMPLEX;
427 rc->length = cpu_to_le16(node_size);
428 rc->mapping_count = cpu_to_le32(1);
429 rc->mapping_offset = cpu_to_le32(sizeof(*rc));
430
431 /* fully coherent device */
432 rc->memory_properties.cache_coherency = cpu_to_le32(1);
433 rc->memory_properties.memory_flags = 0x3; /* CCA = CPM = DCAS = 1 */
434 rc->pci_segment_number = 0; /* MCFG pci_segment */
435
436 /* Identity RID mapping covering the whole input RID range */
437 idmap = &rc->id_mapping_array[0];
438 idmap->input_base = 0;
439 idmap->id_count = cpu_to_le32(0xFFFF);
440 idmap->output_base = 0;
441 /* output IORT node is the ITS group node (the first node) */
442 idmap->output_reference = cpu_to_le32(iort->node_offset);
443
444 iort->length = cpu_to_le32(iort_length);
445
446 build_header(linker, table_data, (void *)(table_data->data + iort_start),
447 "IORT", table_data->len - iort_start, 0, NULL, NULL);
448}
449
f264d51d 450static void
da4f09a7 451build_spcr(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
f264d51d
AJ
452{
453 AcpiSerialPortConsoleRedirection *spcr;
da4f09a7
AJ
454 const MemMapEntry *uart_memmap = &vms->memmap[VIRT_UART];
455 int irq = vms->irqmap[VIRT_UART] + ARM_SPI_BASE;
f264d51d
AJ
456
457 spcr = acpi_data_push(table_data, sizeof(*spcr));
458
459 spcr->interface_type = 0x3; /* ARM PL011 UART */
460
461 spcr->base_address.space_id = AML_SYSTEM_MEMORY;
462 spcr->base_address.bit_width = 8;
463 spcr->base_address.bit_offset = 0;
464 spcr->base_address.access_width = 1;
465 spcr->base_address.address = cpu_to_le64(uart_memmap->base);
466
467 spcr->interrupt_types = (1 << 3); /* Bit[3] ARMH GIC interrupt */
468 spcr->gsi = cpu_to_le32(irq); /* Global System Interrupt */
469
470 spcr->baud = 3; /* Baud Rate: 3 = 9600 */
471 spcr->parity = 0; /* No Parity */
472 spcr->stopbits = 1; /* 1 Stop bit */
473 spcr->flowctrl = (1 << 1); /* Bit[1] = RTS/CTS hardware flow control */
474 spcr->term_type = 0; /* Terminal Type: 0 = VT100 */
475
476 spcr->pci_device_id = 0xffff; /* PCI Device ID: not a PCI device */
477 spcr->pci_vendor_id = 0xffff; /* PCI Vendor ID: not a PCI device */
478
8870ca0e 479 build_header(linker, table_data, (void *)spcr, "SPCR", sizeof(*spcr), 2,
37ad223c 480 NULL, NULL);
f264d51d
AJ
481}
482
2b302e1e 483static void
da4f09a7 484build_srat(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
2b302e1e
SZ
485{
486 AcpiSystemResourceAffinityTable *srat;
487 AcpiSratProcessorGiccAffinity *core;
488 AcpiSratMemoryAffinity *numamem;
4ccf5826 489 int i, srat_start;
2b302e1e 490 uint64_t mem_base;
4ccf5826
IM
491 MachineClass *mc = MACHINE_GET_CLASS(vms);
492 const CPUArchIdList *cpu_list = mc->possible_cpu_arch_ids(MACHINE(vms));
2b302e1e
SZ
493
494 srat_start = table_data->len;
495 srat = acpi_data_push(table_data, sizeof(*srat));
496 srat->reserved1 = cpu_to_le32(1);
497
4ccf5826
IM
498 for (i = 0; i < cpu_list->len; ++i) {
499 int node_id = cpu_list->cpus[i].props.has_node_id ?
500 cpu_list->cpus[i].props.node_id : 0;
2b302e1e
SZ
501 core = acpi_data_push(table_data, sizeof(*core));
502 core->type = ACPI_SRAT_PROCESSOR_GICC;
503 core->length = sizeof(*core);
4ccf5826 504 core->proximity = cpu_to_le32(node_id);
2b302e1e
SZ
505 core->acpi_processor_uid = cpu_to_le32(i);
506 core->flags = cpu_to_le32(1);
507 }
2b302e1e 508
da4f09a7 509 mem_base = vms->memmap[VIRT_MEM].base;
2b302e1e
SZ
510 for (i = 0; i < nb_numa_nodes; ++i) {
511 numamem = acpi_data_push(table_data, sizeof(*numamem));
512 build_srat_memory(numamem, mem_base, numa_info[i].node_mem, i,
513 MEM_AFFINITY_ENABLED);
514 mem_base += numa_info[i].node_mem;
515 }
516
0e9b9eda 517 build_header(linker, table_data, (void *)srat, "SRAT",
2b302e1e
SZ
518 table_data->len - srat_start, 3, NULL, NULL);
519}
520
84344884 521static void
da4f09a7 522build_mcfg(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
84344884
SZ
523{
524 AcpiTableMcfg *mcfg;
da4f09a7 525 const MemMapEntry *memmap = vms->memmap;
84344884
SZ
526 int len = sizeof(*mcfg) + sizeof(mcfg->allocation[0]);
527
528 mcfg = acpi_data_push(table_data, len);
529 mcfg->allocation[0].address = cpu_to_le64(memmap[VIRT_PCIE_ECAM].base);
530
531 /* Only a single allocation so no need to play with segments */
532 mcfg->allocation[0].pci_segment = cpu_to_le16(0);
533 mcfg->allocation[0].start_bus_number = 0;
534 mcfg->allocation[0].end_bus_number = (memmap[VIRT_PCIE_ECAM].size
535 / PCIE_MMCFG_SIZE_MIN) - 1;
536
37ad223c 537 build_header(linker, table_data, (void *)mcfg, "MCFG", len, 1, NULL, NULL);
84344884
SZ
538}
539
ee246400
SZ
540/* GTDT */
541static void
8dd845d3 542build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
ee246400 543{
8dd845d3 544 VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
ee246400
SZ
545 int gtdt_start = table_data->len;
546 AcpiGenericTimerTable *gtdt;
8dd845d3
AJ
547 uint32_t irqflags;
548
549 if (vmc->claim_edge_triggered_timers) {
550 irqflags = ACPI_GTDT_INTERRUPT_MODE_EDGE;
551 } else {
552 irqflags = ACPI_GTDT_INTERRUPT_MODE_LEVEL;
553 }
ee246400
SZ
554
555 gtdt = acpi_data_push(table_data, sizeof *gtdt);
556 /* The interrupt values are the same with the device tree when adding 16 */
330afe05 557 gtdt->secure_el1_interrupt = cpu_to_le32(ARCH_TIMER_S_EL1_IRQ + 16);
8dd845d3 558 gtdt->secure_el1_flags = cpu_to_le32(irqflags);
ee246400 559
330afe05 560 gtdt->non_secure_el1_interrupt = cpu_to_le32(ARCH_TIMER_NS_EL1_IRQ + 16);
8dd845d3 561 gtdt->non_secure_el1_flags = cpu_to_le32(irqflags |
aca4bbf4 562 ACPI_GTDT_CAP_ALWAYS_ON);
ee246400 563
330afe05 564 gtdt->virtual_timer_interrupt = cpu_to_le32(ARCH_TIMER_VIRT_IRQ + 16);
8dd845d3 565 gtdt->virtual_timer_flags = cpu_to_le32(irqflags);
ee246400 566
330afe05 567 gtdt->non_secure_el2_interrupt = cpu_to_le32(ARCH_TIMER_NS_EL2_IRQ + 16);
8dd845d3 568 gtdt->non_secure_el2_flags = cpu_to_le32(irqflags);
ee246400
SZ
569
570 build_header(linker, table_data,
571 (void *)(table_data->data + gtdt_start), "GTDT",
37ad223c 572 table_data->len - gtdt_start, 2, NULL, NULL);
ee246400
SZ
573}
574
982d06c5
SZ
575/* MADT */
576static void
da4f09a7 577build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
982d06c5 578{
da4f09a7 579 VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
982d06c5 580 int madt_start = table_data->len;
da4f09a7
AJ
581 const MemMapEntry *memmap = vms->memmap;
582 const int *irqmap = vms->irqmap;
982d06c5
SZ
583 AcpiMultipleApicTable *madt;
584 AcpiMadtGenericDistributor *gicd;
ca793736 585 AcpiMadtGenericMsiFrame *gic_msi;
982d06c5
SZ
586 int i;
587
588 madt = acpi_data_push(table_data, sizeof *madt);
589
982d06c5
SZ
590 gicd = acpi_data_push(table_data, sizeof *gicd);
591 gicd->type = ACPI_APIC_GENERIC_DISTRIBUTOR;
592 gicd->length = sizeof(*gicd);
330afe05 593 gicd->base_address = cpu_to_le64(memmap[VIRT_GIC_DIST].base);
da4f09a7 594 gicd->version = vms->gic_version;
982d06c5 595
da4f09a7 596 for (i = 0; i < vms->smp_cpus; i++) {
6e2ed65f
AJ
597 AcpiMadtGenericCpuInterface *gicc = acpi_data_push(table_data,
598 sizeof(*gicc));
5d9c1756
SZ
599 ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i));
600
6e2ed65f 601 gicc->type = ACPI_APIC_GENERIC_CPU_INTERFACE;
f2fbface 602 gicc->length = sizeof(*gicc);
da4f09a7 603 if (vms->gic_version == 2) {
330afe05 604 gicc->base_address = cpu_to_le64(memmap[VIRT_GIC_CPU].base);
f2fbface 605 }
330afe05
AJ
606 gicc->cpu_interface_number = cpu_to_le32(i);
607 gicc->arm_mpidr = cpu_to_le64(armcpu->mp_affinity);
608 gicc->uid = cpu_to_le32(i);
6e2ed65f 609 gicc->flags = cpu_to_le32(ACPI_MADT_GICC_ENABLED);
8433dee0 610
929e754d 611 if (arm_feature(&armcpu->env, ARM_FEATURE_PMU)) {
8433dee0
SZ
612 gicc->performance_interrupt = cpu_to_le32(PPI(VIRTUAL_PMU_IRQ));
613 }
f29cacfb
PM
614 if (vms->virt && vms->gic_version == 3) {
615 gicc->vgic_interrupt = cpu_to_le32(PPI(ARCH_GICV3_MAINT_IRQ));
616 }
f2fbface
SZ
617 }
618
da4f09a7 619 if (vms->gic_version == 3) {
13e5c54d 620 AcpiMadtGenericTranslator *gic_its;
b92ad394
PF
621 AcpiMadtGenericRedistributor *gicr = acpi_data_push(table_data,
622 sizeof *gicr);
623
624 gicr->type = ACPI_APIC_GENERIC_REDISTRIBUTOR;
625 gicr->length = sizeof(*gicr);
626 gicr->base_address = cpu_to_le64(memmap[VIRT_GIC_REDIST].base);
627 gicr->range_length = cpu_to_le32(memmap[VIRT_GIC_REDIST].size);
13e5c54d 628
da4f09a7 629 if (its_class_name() && !vmc->no_its) {
13cda487
AJ
630 gic_its = acpi_data_push(table_data, sizeof *gic_its);
631 gic_its->type = ACPI_APIC_GENERIC_TRANSLATOR;
632 gic_its->length = sizeof(*gic_its);
633 gic_its->translation_id = 0;
634 gic_its->base_address = cpu_to_le64(memmap[VIRT_GIC_ITS].base);
13e5c54d 635 }
b92ad394 636 } else {
b92ad394
PF
637 gic_msi = acpi_data_push(table_data, sizeof *gic_msi);
638 gic_msi->type = ACPI_APIC_GENERIC_MSI_FRAME;
639 gic_msi->length = sizeof(*gic_msi);
640 gic_msi->gic_msi_frame_id = 0;
641 gic_msi->base_address = cpu_to_le64(memmap[VIRT_GIC_V2M].base);
642 gic_msi->flags = cpu_to_le32(1);
643 gic_msi->spi_count = cpu_to_le16(NUM_GICV2M_SPIS);
644 gic_msi->spi_base = cpu_to_le16(irqmap[VIRT_GIC_V2M] + ARM_SPI_BASE);
645 }
ca793736 646
982d06c5
SZ
647 build_header(linker, table_data,
648 (void *)(table_data->data + madt_start), "APIC",
37ad223c 649 table_data->len - madt_start, 3, NULL, NULL);
982d06c5
SZ
650}
651
c2f7c0c3 652/* FADT */
79e993a0
AJ
653static void build_fadt(GArray *table_data, BIOSLinker *linker,
654 VirtMachineState *vms, unsigned dsdt_tbl_offset)
c2f7c0c3
SZ
655{
656 AcpiFadtDescriptorRev5_1 *fadt = acpi_data_push(table_data, sizeof(*fadt));
cb51ac2f 657 unsigned xdsdt_entry_offset = (char *)&fadt->x_dsdt - table_data->data;
79e993a0
AJ
658 uint16_t bootflags;
659
660 switch (vms->psci_conduit) {
661 case QEMU_PSCI_CONDUIT_DISABLED:
662 bootflags = 0;
663 break;
664 case QEMU_PSCI_CONDUIT_HVC:
665 bootflags = ACPI_FADT_ARM_PSCI_COMPLIANT | ACPI_FADT_ARM_PSCI_USE_HVC;
666 break;
667 case QEMU_PSCI_CONDUIT_SMC:
668 bootflags = ACPI_FADT_ARM_PSCI_COMPLIANT;
669 break;
670 default:
671 g_assert_not_reached();
672 }
c2f7c0c3 673
79e993a0 674 /* Hardware Reduced = 1 and use PSCI 0.2+ */
c2f7c0c3 675 fadt->flags = cpu_to_le32(1 << ACPI_FADT_F_HW_REDUCED_ACPI);
79e993a0 676 fadt->arm_boot_flags = cpu_to_le16(bootflags);
c2f7c0c3
SZ
677
678 /* ACPI v5.1 (fadt->revision.fadt->minor_revision) */
679 fadt->minor_revision = 0x1;
680
c2f7c0c3 681 /* DSDT address to be filled by Guest linker */
4678124b 682 bios_linker_loader_add_pointer(linker,
cb51ac2f 683 ACPI_BUILD_TABLE_FILE, xdsdt_entry_offset, sizeof(fadt->x_dsdt),
4678124b 684 ACPI_BUILD_TABLE_FILE, dsdt_tbl_offset);
c2f7c0c3
SZ
685
686 build_header(linker, table_data,
37ad223c 687 (void *)fadt, "FACP", sizeof(*fadt), 5, NULL, NULL);
c2f7c0c3
SZ
688}
689
dfccd8cf
SZ
690/* DSDT */
691static void
da4f09a7 692build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
dfccd8cf
SZ
693{
694 Aml *scope, *dsdt;
da4f09a7
AJ
695 const MemMapEntry *memmap = vms->memmap;
696 const int *irqmap = vms->irqmap;
dfccd8cf
SZ
697
698 dsdt = init_aml_allocator();
699 /* Reserve space for header */
700 acpi_data_push(dsdt->buf, sizeof(AcpiTableHeader));
701
67736a25
SZ
702 /* When booting the VM with UEFI, UEFI takes ownership of the RTC hardware.
703 * While UEFI can use libfdt to disable the RTC device node in the DTB that
704 * it passes to the OS, it cannot modify AML. Therefore, we won't generate
705 * the RTC ACPI device at all when using UEFI.
706 */
dfccd8cf 707 scope = aml_scope("\\_SB");
da4f09a7 708 acpi_dsdt_add_cpus(scope, vms->smp_cpus);
dfccd8cf
SZ
709 acpi_dsdt_add_uart(scope, &memmap[VIRT_UART],
710 (irqmap[VIRT_UART] + ARM_SPI_BASE));
dfccd8cf 711 acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]);
70bee80d 712 acpi_dsdt_add_fw_cfg(scope, &memmap[VIRT_FW_CFG]);
dfccd8cf
SZ
713 acpi_dsdt_add_virtio(scope, &memmap[VIRT_MMIO],
714 (irqmap[VIRT_MMIO] + ARM_SPI_BASE), NUM_VIRTIO_TRANSPORTS);
5125f9cd 715 acpi_dsdt_add_pci(scope, memmap, (irqmap[VIRT_PCIE] + ARM_SPI_BASE),
da4f09a7 716 vms->highmem);
aeb1a36d
SZ
717 acpi_dsdt_add_gpio(scope, &memmap[VIRT_GPIO],
718 (irqmap[VIRT_GPIO] + ARM_SPI_BASE));
ac6aa59a 719 acpi_dsdt_add_power_button(scope);
d4e5de1a 720
dfccd8cf
SZ
721 aml_append(dsdt, scope);
722
723 /* copy AML table into ACPI tables blob and patch header there */
724 g_array_append_vals(table_data, dsdt->buf->data, dsdt->buf->len);
725 build_header(linker, table_data,
726 (void *)(table_data->data + table_data->len - dsdt->buf->len),
37ad223c 727 "DSDT", dsdt->buf->len, 2, NULL, NULL);
dfccd8cf
SZ
728 free_aml_allocator();
729}
730
f5d8c8cd
SZ
731typedef
732struct AcpiBuildState {
733 /* Copy of table in RAM (for patching). */
734 MemoryRegion *table_mr;
735 MemoryRegion *rsdp_mr;
736 MemoryRegion *linker_mr;
737 /* Is table patched? */
738 bool patched;
f5d8c8cd
SZ
739} AcpiBuildState;
740
741static
da4f09a7 742void virt_acpi_build(VirtMachineState *vms, AcpiBuildTables *tables)
f5d8c8cd 743{
da4f09a7 744 VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
f5d8c8cd 745 GArray *table_offsets;
cb51ac2f 746 unsigned dsdt, xsdt;
dfccd8cf 747 GArray *tables_blob = tables->table_data;
f5d8c8cd
SZ
748
749 table_offsets = g_array_new(false, true /* clear */,
750 sizeof(uint32_t));
751
ad9671b8
IM
752 bios_linker_loader_alloc(tables->linker,
753 ACPI_BUILD_TABLE_FILE, tables_blob,
f5d8c8cd
SZ
754 64, false /* high memory */);
755
dfccd8cf 756 /* DSDT is pointed to by FADT */
c2f7c0c3 757 dsdt = tables_blob->len;
da4f09a7 758 build_dsdt(tables_blob, tables->linker, vms);
dfccd8cf 759
d0652b57 760 /* FADT MADT GTDT MCFG SPCR pointed to by RSDT */
c2f7c0c3 761 acpi_add_table(table_offsets, tables_blob);
79e993a0 762 build_fadt(tables_blob, tables->linker, vms, dsdt);
c2f7c0c3 763
982d06c5 764 acpi_add_table(table_offsets, tables_blob);
da4f09a7 765 build_madt(tables_blob, tables->linker, vms);
982d06c5 766
ee246400 767 acpi_add_table(table_offsets, tables_blob);
8dd845d3 768 build_gtdt(tables_blob, tables->linker, vms);
ee246400 769
84344884 770 acpi_add_table(table_offsets, tables_blob);
da4f09a7 771 build_mcfg(tables_blob, tables->linker, vms);
84344884 772
f264d51d 773 acpi_add_table(table_offsets, tables_blob);
da4f09a7 774 build_spcr(tables_blob, tables->linker, vms);
f264d51d 775
2b302e1e
SZ
776 if (nb_numa_nodes > 0) {
777 acpi_add_table(table_offsets, tables_blob);
da4f09a7 778 build_srat(tables_blob, tables->linker, vms);
2b302e1e
SZ
779 }
780
da4f09a7 781 if (its_class_name() && !vmc->no_its) {
e78f1222 782 acpi_add_table(table_offsets, tables_blob);
da4f09a7 783 build_iort(tables_blob, tables->linker);
e78f1222
PM
784 }
785
cb51ac2f
AB
786 /* XSDT is pointed to by RSDP */
787 xsdt = tables_blob->len;
788 build_xsdt(tables_blob, tables->linker, table_offsets, NULL, NULL);
243bdb79 789
d4bec5d8 790 /* RSDP is in FSEG memory, so allocate it separately */
cb51ac2f 791 build_rsdp(tables->rsdp, tables->linker, xsdt);
d4bec5d8 792
f5d8c8cd
SZ
793 /* Cleanup memory that's no longer used. */
794 g_array_free(table_offsets, true);
795}
796
797static void acpi_ram_update(MemoryRegion *mr, GArray *data)
798{
799 uint32_t size = acpi_data_len(data);
800
801 /* Make sure RAM size is correct - in case it got changed
802 * e.g. by migration */
803 memory_region_ram_resize(mr, size, &error_abort);
804
805 memcpy(memory_region_get_ram_ptr(mr), data->data, size);
806 memory_region_set_dirty(mr, 0, size);
807}
808
3f8752b4 809static void virt_acpi_build_update(void *build_opaque)
f5d8c8cd
SZ
810{
811 AcpiBuildState *build_state = build_opaque;
812 AcpiBuildTables tables;
813
814 /* No state to update or already patched? Nothing to do. */
815 if (!build_state || build_state->patched) {
816 return;
817 }
818 build_state->patched = true;
819
820 acpi_build_tables_init(&tables);
821
4dad9e74 822 virt_acpi_build(VIRT_MACHINE(qdev_get_machine()), &tables);
f5d8c8cd
SZ
823
824 acpi_ram_update(build_state->table_mr, tables.table_data);
825 acpi_ram_update(build_state->rsdp_mr, tables.rsdp);
0e9b9eda 826 acpi_ram_update(build_state->linker_mr, tables.linker->cmd_blob);
f5d8c8cd 827
f5d8c8cd
SZ
828 acpi_build_tables_cleanup(&tables, true);
829}
830
831static void virt_acpi_build_reset(void *build_opaque)
832{
833 AcpiBuildState *build_state = build_opaque;
834 build_state->patched = false;
835}
836
837static MemoryRegion *acpi_add_rom_blob(AcpiBuildState *build_state,
838 GArray *blob, const char *name,
839 uint64_t max_size)
840{
841 return rom_add_blob(name, blob->data, acpi_data_len(blob), max_size, -1,
baf2d5bf 842 name, virt_acpi_build_update, build_state, NULL, true);
f5d8c8cd
SZ
843}
844
845static const VMStateDescription vmstate_virt_acpi_build = {
846 .name = "virt_acpi_build",
847 .version_id = 1,
848 .minimum_version_id = 1,
849 .fields = (VMStateField[]) {
850 VMSTATE_BOOL(patched, AcpiBuildState),
851 VMSTATE_END_OF_LIST()
852 },
853};
854
e9a8e474 855void virt_acpi_setup(VirtMachineState *vms)
f5d8c8cd
SZ
856{
857 AcpiBuildTables tables;
858 AcpiBuildState *build_state;
859
af1f60a4 860 if (!vms->fw_cfg) {
f5d8c8cd
SZ
861 trace_virt_acpi_setup();
862 return;
863 }
864
865 if (!acpi_enabled) {
866 trace_virt_acpi_setup();
867 return;
868 }
869
870 build_state = g_malloc0(sizeof *build_state);
f5d8c8cd
SZ
871
872 acpi_build_tables_init(&tables);
da4f09a7 873 virt_acpi_build(vms, &tables);
f5d8c8cd
SZ
874
875 /* Now expose it all to Guest */
876 build_state->table_mr = acpi_add_rom_blob(build_state, tables.table_data,
877 ACPI_BUILD_TABLE_FILE,
878 ACPI_BUILD_TABLE_MAX_SIZE);
879 assert(build_state->table_mr != NULL);
880
881 build_state->linker_mr =
0e9b9eda
IM
882 acpi_add_rom_blob(build_state, tables.linker->cmd_blob,
883 "etc/table-loader", 0);
f5d8c8cd 884
af1f60a4
AJ
885 fw_cfg_add_file(vms->fw_cfg, ACPI_BUILD_TPMLOG_FILE, tables.tcpalog->data,
886 acpi_data_len(tables.tcpalog));
f5d8c8cd
SZ
887
888 build_state->rsdp_mr = acpi_add_rom_blob(build_state, tables.rsdp,
889 ACPI_BUILD_RSDP_FILE, 0);
890
891 qemu_register_reset(virt_acpi_build_reset, build_state);
892 virt_acpi_build_reset(build_state);
893 vmstate_register(NULL, 0, &vmstate_virt_acpi_build, build_state);
894
895 /* Cleanup tables but don't free the memory: we track it
896 * in build_state.
897 */
898 acpi_build_tables_cleanup(&tables, false);
899}