]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/xlnx-zynqmp.c
qom: Put name parameter before value / visitor parameter
[mirror_qemu.git] / hw / arm / xlnx-zynqmp.c
CommitLineData
f0a902f7
PC
1/*
2 * Xilinx Zynq MPSoC emulation
3 *
4 * Copyright (C) 2015 Xilinx Inc
5 * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15 * for more details.
16 */
17
12b16722 18#include "qemu/osdep.h"
da34e65c 19#include "qapi/error.h"
0b8fa32f 20#include "qemu/module.h"
4771d756 21#include "cpu.h"
f0a902f7 22#include "hw/arm/xlnx-zynqmp.h"
bf4cb109 23#include "hw/intc/arm_gic_common.h"
cc7d44c2 24#include "hw/boards.h"
7729e1f4 25#include "exec/address-spaces.h"
2a0ee672 26#include "sysemu/kvm.h"
5a720b1e 27#include "sysemu/sysemu.h"
2a0ee672 28#include "kvm_arm.h"
7729e1f4
PC
29
30#define GIC_NUM_SPI_INTR 160
31
bf4cb109
PC
32#define ARM_PHYS_TIMER_PPI 30
33#define ARM_VIRT_TIMER_PPI 27
75b749af
LM
34#define ARM_HYP_TIMER_PPI 26
35#define ARM_SEC_TIMER_PPI 29
36#define GIC_MAINTENANCE_PPI 25
bf4cb109 37
20bff213
AF
38#define GEM_REVISION 0x40070106
39
7729e1f4
PC
40#define GIC_BASE_ADDR 0xf9000000
41#define GIC_DIST_ADDR 0xf9010000
42#define GIC_CPU_ADDR 0xf9020000
75b749af
LM
43#define GIC_VIFACE_ADDR 0xf9040000
44#define GIC_VCPU_ADDR 0xf9060000
7729e1f4 45
6fdf3282
AF
46#define SATA_INTR 133
47#define SATA_ADDR 0xFD0C0000
48#define SATA_NUM_PORTS 2
49
babc1f30
FI
50#define QSPI_ADDR 0xff0f0000
51#define LQSPI_ADDR 0xc0000000
52#define QSPI_IRQ 15
53
b93dbcdd
FK
54#define DP_ADDR 0xfd4a0000
55#define DP_IRQ 113
56
57#define DPDMA_ADDR 0xfd4c0000
58#define DPDMA_IRQ 116
59
0ab7bbc7
AF
60#define IPI_ADDR 0xFF300000
61#define IPI_IRQ 64
62
08b2f15e
AF
63#define RTC_ADDR 0xffa60000
64#define RTC_IRQ 26
65
b630d3d4
PMD
66#define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */
67
14ca2e46
PC
68static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
69 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
70};
71
72static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
73 57, 59, 61, 63,
74};
75
3bade2a9
PC
76static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
77 0xFF000000, 0xFF010000,
78};
79
80static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
81 21, 22,
82};
83
33108e9f
SPB
84static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
85 0xFF160000, 0xFF170000,
86};
87
88static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
89 48, 49,
90};
91
02d07eb4
AF
92static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = {
93 0xFF040000, 0xFF050000,
94};
95
96static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = {
97 19, 20,
98};
99
04965bca
FI
100static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
101 0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000,
102 0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000
103};
104
105static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
106 124, 125, 126, 127, 128, 129, 130, 131
107};
108
109static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
110 0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000,
111 0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000
112};
113
114static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
115 77, 78, 79, 80, 81, 82, 83, 84
116};
117
7729e1f4
PC
118typedef struct XlnxZynqMPGICRegion {
119 int region_index;
120 uint32_t address;
75b749af
LM
121 uint32_t offset;
122 bool virt;
7729e1f4
PC
123} XlnxZynqMPGICRegion;
124
125static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
75b749af
LM
126 /* Distributor */
127 {
128 .region_index = 0,
129 .address = GIC_DIST_ADDR,
130 .offset = 0,
131 .virt = false
132 },
133
134 /* CPU interface */
135 {
136 .region_index = 1,
137 .address = GIC_CPU_ADDR,
138 .offset = 0,
139 .virt = false
140 },
141 {
142 .region_index = 1,
143 .address = GIC_CPU_ADDR + 0x10000,
144 .offset = 0x1000,
145 .virt = false
146 },
147
148 /* Virtual interface */
149 {
150 .region_index = 2,
151 .address = GIC_VIFACE_ADDR,
152 .offset = 0,
153 .virt = true
154 },
155
156 /* Virtual CPU interface */
157 {
158 .region_index = 3,
159 .address = GIC_VCPU_ADDR,
160 .offset = 0,
161 .virt = true
162 },
163 {
164 .region_index = 3,
165 .address = GIC_VCPU_ADDR + 0x10000,
166 .offset = 0x1000,
167 .virt = true
168 },
7729e1f4 169};
f0a902f7 170
bf4cb109
PC
171static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
172{
173 return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
174}
175
cc7d44c2
LX
176static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s,
177 const char *boot_cpu, Error **errp)
6ed92b14
EI
178{
179 Error *err = NULL;
180 int i;
cc7d44c2
LX
181 int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS,
182 XLNX_ZYNQMP_NUM_RPU_CPUS);
6ed92b14 183
e5b51753
PM
184 if (num_rpus <= 0) {
185 /* Don't create rpu-cluster object if there's nothing to put in it */
186 return;
187 }
188
816fd397 189 object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster,
9fc7fc4d 190 TYPE_CPU_CLUSTER);
816fd397
LM
191 qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1);
192
6908ec44 193 for (i = 0; i < num_rpus; i++) {
6ed92b14
EI
194 char *name;
195
d0313798 196 object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]",
9fc7fc4d
MA
197 &s->rpu_cpu[i],
198 ARM_CPU_TYPE_NAME("cortex-r5f"));
6ed92b14
EI
199
200 name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
201 if (strcmp(name, boot_cpu)) {
202 /* Secondary CPUs start in PSCI powered-down state */
5325cc34
MA
203 object_property_set_bool(OBJECT(&s->rpu_cpu[i]),
204 "start-powered-off", true, &error_abort);
6ed92b14
EI
205 } else {
206 s->boot_cpu_ptr = &s->rpu_cpu[i];
207 }
208 g_free(name);
209
5325cc34 210 object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true,
6ed92b14 211 &error_abort);
118bfd76 212 if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, &err)) {
6ed92b14
EI
213 error_propagate(errp, err);
214 return;
215 }
216 }
fa434424 217
ce189ab2 218 qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal);
6ed92b14
EI
219}
220
f0a902f7
PC
221static void xlnx_zynqmp_init(Object *obj)
222{
cc7d44c2 223 MachineState *ms = MACHINE(qdev_get_machine());
f0a902f7
PC
224 XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
225 int i;
cc7d44c2 226 int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
f0a902f7 227
816fd397 228 object_initialize_child(obj, "apu-cluster", &s->apu_cluster,
9fc7fc4d 229 TYPE_CPU_CLUSTER);
816fd397
LM
230 qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0);
231
6908ec44 232 for (i = 0; i < num_apus; i++) {
816fd397 233 object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]",
9fc7fc4d
MA
234 &s->apu_cpu[i],
235 ARM_CPU_TYPE_NAME("cortex-a53"));
f0a902f7 236 }
7729e1f4 237
db873cc5 238 object_initialize_child(obj, "gic", &s->gic, gic_class_name());
14ca2e46
PC
239
240 for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
db873cc5 241 object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM);
14ca2e46 242 }
3bade2a9
PC
243
244 for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
db873cc5
MA
245 object_initialize_child(obj, "uart[*]", &s->uart[i],
246 TYPE_CADENCE_UART);
3bade2a9 247 }
6fdf3282 248
db873cc5 249 object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI);
33108e9f
SPB
250
251 for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
5a147c8c
MA
252 object_initialize_child(obj, "sdhci[*]", &s->sdhci[i],
253 TYPE_SYSBUS_SDHCI);
33108e9f 254 }
02d07eb4
AF
255
256 for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
db873cc5 257 object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS);
02d07eb4 258 }
b93dbcdd 259
db873cc5 260 object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS);
babc1f30 261
db873cc5 262 object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP);
b93dbcdd 263
db873cc5 264 object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA);
0ab7bbc7 265
db873cc5 266 object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI);
08b2f15e 267
db873cc5 268 object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC);
04965bca
FI
269
270 for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
db873cc5 271 object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA);
04965bca
FI
272 }
273
274 for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
db873cc5 275 object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA);
04965bca 276 }
f0a902f7
PC
277}
278
279static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
280{
cc7d44c2 281 MachineState *ms = MACHINE(qdev_get_machine());
f0a902f7 282 XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
7729e1f4 283 MemoryRegion *system_memory = get_system_memory();
f0a902f7 284 uint8_t i;
dc3b89ef 285 uint64_t ram_size;
cc7d44c2 286 int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
6396a193 287 const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
dc3b89ef 288 ram_addr_t ddr_low_size, ddr_high_size;
14ca2e46 289 qemu_irq gic_spi[GIC_NUM_SPI_INTR];
f0a902f7
PC
290 Error *err = NULL;
291
dc3b89ef
AF
292 ram_size = memory_region_size(s->ddr_ram);
293
294 /* Create the DDR Memory Regions. User friendly checks should happen at
295 * the board level
296 */
297 if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
298 /* The RAM size is above the maximum available for the low DDR.
299 * Create the high DDR memory region as well.
300 */
301 assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
302 ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
303 ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
304
32b9523a
PMD
305 memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev),
306 "ddr-ram-high", s->ddr_ram, ddr_low_size,
307 ddr_high_size);
dc3b89ef
AF
308 memory_region_add_subregion(get_system_memory(),
309 XLNX_ZYNQMP_HIGH_RAM_START,
310 &s->ddr_ram_high);
311 } else {
312 /* RAM must be non-zero */
313 assert(ram_size);
314 ddr_low_size = ram_size;
315 }
316
32b9523a
PMD
317 memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low",
318 s->ddr_ram, 0, ddr_low_size);
dc3b89ef
AF
319 memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
320
6675d719
AF
321 /* Create the four OCM banks */
322 for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
323 char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
324
98a99ce0 325 memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
f8ed85ac 326 XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
6675d719
AF
327 memory_region_add_subregion(get_system_memory(),
328 XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
329 i * XLNX_ZYNQMP_OCM_RAM_SIZE,
330 &s->ocm_ram[i]);
331
332 g_free(ocm_name);
333 }
334
7729e1f4
PC
335 qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
336 qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
6908ec44 337 qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus);
75b749af
LM
338 qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure);
339 qdev_prop_set_bit(DEVICE(&s->gic),
340 "has-virtualization-extensions", s->virt);
7729e1f4 341
ce189ab2 342 qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal);
816fd397 343
0776d967 344 /* Realize APUs before realizing the GIC. KVM requires this. */
6908ec44 345 for (i = 0; i < num_apus; i++) {
6396a193 346 char *name;
bf4cb109 347
5325cc34
MA
348 object_property_set_int(OBJECT(&s->apu_cpu[i]), "psci-conduit",
349 QEMU_PSCI_CONDUIT_SMC, &error_abort);
6396a193
PC
350
351 name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
352 if (strcmp(name, boot_cpu)) {
f0a902f7 353 /* Secondary CPUs start in PSCI powered-down state */
5325cc34
MA
354 object_property_set_bool(OBJECT(&s->apu_cpu[i]),
355 "start-powered-off", true, &error_abort);
6396a193
PC
356 } else {
357 s->boot_cpu_ptr = &s->apu_cpu[i];
f0a902f7 358 }
5348c62c 359 g_free(name);
f0a902f7 360
5325cc34
MA
361 object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure,
362 NULL);
363 object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt,
364 NULL);
365 object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar",
366 GIC_BASE_ADDR, &error_abort);
367 object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count",
368 num_apus, &error_abort);
118bfd76 369 if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, &err)) {
24cfc8dc 370 error_propagate(errp, err);
f0a902f7
PC
371 return;
372 }
0776d967
EI
373 }
374
118bfd76 375 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), &err)) {
0776d967
EI
376 error_propagate(errp, err);
377 return;
378 }
379
380 assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
381 for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
382 SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
383 const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
75b749af 384 MemoryRegion *mr;
0776d967
EI
385 uint32_t addr = r->address;
386 int j;
387
75b749af
LM
388 if (r->virt && !s->virt) {
389 continue;
390 }
0776d967 391
75b749af 392 mr = sysbus_mmio_get_region(gic, r->region_index);
0776d967
EI
393 for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
394 MemoryRegion *alias = &s->gic_mr[i][j];
395
0776d967 396 memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
75b749af 397 r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE);
0776d967 398 memory_region_add_subregion(system_memory, addr, alias);
75b749af
LM
399
400 addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
0776d967
EI
401 }
402 }
403
6908ec44 404 for (i = 0; i < num_apus; i++) {
0776d967 405 qemu_irq irq;
7729e1f4
PC
406
407 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
2e5577bc
PC
408 qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
409 ARM_CPU_IRQ));
75b749af
LM
410 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus,
411 qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
412 ARM_CPU_FIQ));
413 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2,
414 qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
415 ARM_CPU_VIRQ));
416 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3,
417 qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
418 ARM_CPU_VFIQ));
bf4cb109
PC
419 irq = qdev_get_gpio_in(DEVICE(&s->gic),
420 arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
75b749af 421 qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq);
bf4cb109
PC
422 irq = qdev_get_gpio_in(DEVICE(&s->gic),
423 arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
75b749af
LM
424 qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq);
425 irq = qdev_get_gpio_in(DEVICE(&s->gic),
426 arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI));
427 qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq);
428 irq = qdev_get_gpio_in(DEVICE(&s->gic),
429 arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI));
430 qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq);
431
432 if (s->virt) {
433 irq = qdev_get_gpio_in(DEVICE(&s->gic),
434 arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI));
435 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq);
436 }
f0a902f7 437 }
14ca2e46 438
6ed92b14 439 if (s->has_rpu) {
6908ec44
AF
440 info_report("The 'has_rpu' property is no longer required, to use the "
441 "RPUs just use -smp 6.");
442 }
443
cc7d44c2 444 xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err);
6908ec44
AF
445 if (err) {
446 error_propagate(errp, err);
447 return;
b58850e7
PC
448 }
449
6396a193 450 if (!s->boot_cpu_ptr) {
9af9e0fe 451 error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
6396a193
PC
452 return;
453 }
454
14ca2e46
PC
455 for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
456 gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
457 }
458
459 for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
460 NICInfo *nd = &nd_table[i];
461
462 if (nd->used) {
463 qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
464 qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
465 }
5325cc34 466 object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION,
20bff213 467 &error_abort);
5325cc34 468 object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2,
20bff213 469 &error_abort);
118bfd76 470 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), &err)) {
24cfc8dc 471 error_propagate(errp, err);
14ca2e46
PC
472 return;
473 }
474 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
475 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
476 gic_spi[gem_intr[i]]);
477 }
3bade2a9
PC
478
479 for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
9bca0edb 480 qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
118bfd76 481 if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), &err)) {
24cfc8dc 482 error_propagate(errp, err);
3bade2a9
PC
483 return;
484 }
485 sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
486 sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
487 gic_spi[uart_intr[i]]);
488 }
6fdf3282 489
5325cc34 490 object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS,
6fdf3282 491 &error_abort);
118bfd76 492 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), &err)) {
6fdf3282
AF
493 error_propagate(errp, err);
494 return;
495 }
496
497 sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
498 sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
33108e9f
SPB
499
500 for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
63fef628 501 char *bus_name;
b630d3d4
PMD
502 SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]);
503 Object *sdhci = OBJECT(&s->sdhci[i]);
504
505 /* Compatible with:
506 * - SD Host Controller Specification Version 3.00
507 * - SDIO Specification Version 3.0
508 * - eMMC Specification Version 4.51
509 */
5325cc34 510 object_property_set_uint(sdhci, "sd-spec-version", 3, &err);
660b4e70
PM
511 if (err) {
512 error_propagate(errp, err);
513 return;
514 }
5325cc34 515 object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES, &err);
660b4e70
PM
516 if (err) {
517 error_propagate(errp, err);
518 return;
519 }
5325cc34 520 object_property_set_uint(sdhci, "uhs", UHS_I, &err);
660b4e70
PM
521 if (err) {
522 error_propagate(errp, err);
523 return;
524 }
118bfd76 525 if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), &err)) {
33108e9f
SPB
526 error_propagate(errp, err);
527 return;
528 }
b630d3d4
PMD
529 sysbus_mmio_map(sbd, 0, sdhci_addr[i]);
530 sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]);
531
eb4f566b 532 /* Alias controller SD bus to the SoC itself */
63fef628 533 bus_name = g_strdup_printf("sd-bus%d", i);
d2623129 534 object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus");
eb4f566b 535 g_free(bus_name);
33108e9f 536 }
02d07eb4
AF
537
538 for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
539 gchar *bus_name;
540
118bfd76 541 if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), &err)) {
660b4e70
PM
542 error_propagate(errp, err);
543 return;
544 }
02d07eb4
AF
545
546 sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
547 sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
548 gic_spi[spi_intr[i]]);
549
550 /* Alias controller SPI bus to the SoC itself */
551 bus_name = g_strdup_printf("spi%d", i);
552 object_property_add_alias(OBJECT(s), bus_name,
d2623129 553 OBJECT(&s->spi[i]), "spi0");
b93dbcdd
FK
554 g_free(bus_name);
555 }
556
118bfd76 557 if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), &err)) {
660b4e70
PM
558 error_propagate(errp, err);
559 return;
560 }
babc1f30
FI
561 sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR);
562 sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR);
563 sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]);
564
565 for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) {
566 gchar *bus_name;
567 gchar *target_bus;
568
569 /* Alias controller SPI bus to the SoC itself */
570 bus_name = g_strdup_printf("qspi%d", i);
571 target_bus = g_strdup_printf("spi%d", i);
572 object_property_add_alias(OBJECT(s), bus_name,
d2623129 573 OBJECT(&s->qspi), target_bus);
babc1f30
FI
574 g_free(bus_name);
575 g_free(target_bus);
576 }
577
118bfd76 578 if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), &err)) {
b93dbcdd
FK
579 error_propagate(errp, err);
580 return;
581 }
582 sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR);
583 sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]);
584
118bfd76 585 if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), &err)) {
b93dbcdd
FK
586 error_propagate(errp, err);
587 return;
02d07eb4 588 }
5325cc34 589 object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma),
b93dbcdd
FK
590 &error_abort);
591 sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR);
592 sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]);
0ab7bbc7 593
118bfd76 594 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), &err)) {
0ab7bbc7
AF
595 error_propagate(errp, err);
596 return;
597 }
598 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR);
599 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]);
08b2f15e 600
118bfd76 601 if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &err)) {
08b2f15e
AF
602 error_propagate(errp, err);
603 return;
604 }
605 sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR);
606 sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]);
04965bca
FI
607
608 for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
5325cc34 609 object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128, &err);
660b4e70
PM
610 if (err) {
611 error_propagate(errp, err);
612 return;
613 }
118bfd76 614 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), &err)) {
04965bca
FI
615 error_propagate(errp, err);
616 return;
617 }
618
619 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]);
620 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0,
621 gic_spi[gdma_ch_intr[i]]);
622 }
623
624 for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
118bfd76 625 if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), &err)) {
04965bca
FI
626 error_propagate(errp, err);
627 return;
628 }
629
630 sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]);
631 sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0,
632 gic_spi[adma_ch_intr[i]]);
633 }
f0a902f7
PC
634}
635
6396a193
PC
636static Property xlnx_zynqmp_props[] = {
637 DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
37d42473 638 DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false),
1946809e 639 DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false),
6ed92b14 640 DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false),
c3acfa01
FZ
641 DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION,
642 MemoryRegion *),
6396a193
PC
643 DEFINE_PROP_END_OF_LIST()
644};
645
f0a902f7
PC
646static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
647{
648 DeviceClass *dc = DEVICE_CLASS(oc);
649
4f67d30b 650 device_class_set_props(dc, xlnx_zynqmp_props);
f0a902f7 651 dc->realize = xlnx_zynqmp_realize;
d8589144
TH
652 /* Reason: Uses serial_hds in realize function, thus can't be used twice */
653 dc->user_creatable = false;
f0a902f7
PC
654}
655
656static const TypeInfo xlnx_zynqmp_type_info = {
657 .name = TYPE_XLNX_ZYNQMP,
658 .parent = TYPE_DEVICE,
659 .instance_size = sizeof(XlnxZynqMPState),
660 .instance_init = xlnx_zynqmp_init,
661 .class_init = xlnx_zynqmp_class_init,
662};
663
664static void xlnx_zynqmp_register_types(void)
665{
666 type_register_static(&xlnx_zynqmp_type_info);
667}
668
669type_init(xlnx_zynqmp_register_types)