]>
Commit | Line | Data |
---|---|---|
df2d8b3e IY |
1 | /* |
2 | * Q35 chipset based pc system emulator | |
3 | * | |
4 | * Copyright (c) 2003-2004 Fabrice Bellard | |
5 | * Copyright (c) 2009, 2010 | |
6 | * Isaku Yamahata <yamahata at valinux co jp> | |
7 | * VA Linux Systems Japan K.K. | |
8 | * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> | |
9 | * | |
10 | * This is based on pc.c, but heavily modified. | |
11 | * | |
12 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
13 | * of this software and associated documentation files (the "Software"), to deal | |
14 | * in the Software without restriction, including without limitation the rights | |
15 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
16 | * copies of the Software, and to permit persons to whom the Software is | |
17 | * furnished to do so, subject to the following conditions: | |
18 | * | |
19 | * The above copyright notice and this permission notice shall be included in | |
20 | * all copies or substantial portions of the Software. | |
21 | * | |
22 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
23 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
24 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
25 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
26 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
27 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
28 | * THE SOFTWARE. | |
29 | */ | |
e688df6b | 30 | |
b6a0aa05 | 31 | #include "qemu/osdep.h" |
d471bf3e | 32 | #include "qemu/units.h" |
04920fc0 | 33 | #include "hw/loader.h" |
9c17d615 | 34 | #include "sysemu/arch_init.h" |
93198b6c | 35 | #include "hw/i2c/smbus_eeprom.h" |
bcdb9064 | 36 | #include "hw/rtc/mc146818rtc.h" |
0d09e41a | 37 | #include "hw/xen/xen.h" |
9c17d615 | 38 | #include "sysemu/kvm.h" |
83c9f4ca | 39 | #include "hw/kvm/clock.h" |
0d09e41a | 40 | #include "hw/pci-host/q35.h" |
a27bd6c7 | 41 | #include "hw/qdev-properties.h" |
022c62cb | 42 | #include "exec/address-spaces.h" |
549e984e | 43 | #include "hw/i386/x86.h" |
b094f2e0 | 44 | #include "hw/i386/pc.h" |
0d09e41a | 45 | #include "hw/i386/ich9.h" |
ef18310d EH |
46 | #include "hw/i386/amd_iommu.h" |
47 | #include "hw/i386/intel_iommu.h" | |
94692dcd | 48 | #include "hw/display/ramfb.h" |
a2eb5c0c | 49 | #include "hw/firmware/smbios.h" |
df2d8b3e IY |
50 | #include "hw/ide/pci.h" |
51 | #include "hw/ide/ahci.h" | |
52 | #include "hw/usb.h" | |
e688df6b | 53 | #include "qapi/error.h" |
c87b1520 | 54 | #include "qemu/error-report.h" |
3bfe5716 | 55 | #include "sysemu/numa.h" |
df2d8b3e IY |
56 | |
57 | /* ICH9 AHCI has 6 ports */ | |
58 | #define MAX_SATA_PORTS 6 | |
59 | ||
efce3175 PB |
60 | struct ehci_companions { |
61 | const char *name; | |
62 | int func; | |
63 | int port; | |
64 | }; | |
65 | ||
66 | static const struct ehci_companions ich9_1d[] = { | |
67 | { .name = "ich9-usb-uhci1", .func = 0, .port = 0 }, | |
68 | { .name = "ich9-usb-uhci2", .func = 1, .port = 2 }, | |
69 | { .name = "ich9-usb-uhci3", .func = 2, .port = 4 }, | |
70 | }; | |
71 | ||
72 | static const struct ehci_companions ich9_1a[] = { | |
73 | { .name = "ich9-usb-uhci4", .func = 0, .port = 0 }, | |
74 | { .name = "ich9-usb-uhci5", .func = 1, .port = 2 }, | |
75 | { .name = "ich9-usb-uhci6", .func = 2, .port = 4 }, | |
76 | }; | |
77 | ||
78 | static int ehci_create_ich9_with_companions(PCIBus *bus, int slot) | |
79 | { | |
80 | const struct ehci_companions *comp; | |
81 | PCIDevice *ehci, *uhci; | |
82 | BusState *usbbus; | |
83 | const char *name; | |
84 | int i; | |
85 | ||
86 | switch (slot) { | |
87 | case 0x1d: | |
88 | name = "ich9-usb-ehci1"; | |
89 | comp = ich9_1d; | |
90 | break; | |
91 | case 0x1a: | |
92 | name = "ich9-usb-ehci2"; | |
93 | comp = ich9_1a; | |
94 | break; | |
95 | default: | |
96 | return -1; | |
97 | } | |
98 | ||
99 | ehci = pci_create_multifunction(bus, PCI_DEVFN(slot, 7), true, name); | |
100 | qdev_init_nofail(&ehci->qdev); | |
101 | usbbus = QLIST_FIRST(&ehci->qdev.child_bus); | |
102 | ||
103 | for (i = 0; i < 3; i++) { | |
104 | uhci = pci_create_multifunction(bus, PCI_DEVFN(slot, comp[i].func), | |
105 | true, comp[i].name); | |
106 | qdev_prop_set_string(&uhci->qdev, "masterbus", usbbus->name); | |
107 | qdev_prop_set_uint32(&uhci->qdev, "firstport", comp[i].port); | |
108 | qdev_init_nofail(&uhci->qdev); | |
109 | } | |
110 | return 0; | |
111 | } | |
112 | ||
df2d8b3e | 113 | /* PC hardware initialisation */ |
3ef96221 | 114 | static void pc_q35_init(MachineState *machine) |
df2d8b3e | 115 | { |
ec68007a | 116 | PCMachineState *pcms = PC_MACHINE(machine); |
7102fa70 | 117 | PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms); |
f0bb276b | 118 | X86MachineState *x86ms = X86_MACHINE(machine); |
df2d8b3e | 119 | Q35PCIHost *q35_host; |
ce88812f | 120 | PCIHostState *phb; |
df2d8b3e IY |
121 | PCIBus *host_bus; |
122 | PCIDevice *lpc; | |
f999c0de | 123 | DeviceState *lpc_dev; |
df2d8b3e IY |
124 | BusState *idebus[MAX_SATA_PORTS]; |
125 | ISADevice *rtc_state; | |
5fe79386 | 126 | MemoryRegion *system_io = get_system_io(); |
df2d8b3e IY |
127 | MemoryRegion *pci_memory; |
128 | MemoryRegion *rom_memory; | |
129 | MemoryRegion *ram_memory; | |
130 | GSIState *gsi_state; | |
131 | ISABus *isa_bus; | |
df2d8b3e IY |
132 | int i; |
133 | ICH9LPCState *ich9_lpc; | |
134 | PCIDevice *ahci; | |
c87b1520 | 135 | ram_addr_t lowmem; |
d93162e1 | 136 | DriveInfo *hd[MAX_SATA_PORTS]; |
6cd2234c | 137 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
f0513d2c | 138 | |
4e17997d MT |
139 | /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory |
140 | * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping | |
141 | * also known as MMCFG). | |
142 | * If it doesn't, we need to split it in chunks below and above 4G. | |
143 | * In any case, try to make sure that guest addresses aligned at | |
144 | * 1G boundaries get mapped to host addresses aligned at 1G boundaries. | |
4e17997d | 145 | */ |
3ef96221 | 146 | if (machine->ram_size >= 0xb0000000) { |
533e8bbb | 147 | lowmem = 0x80000000; |
c87b1520 DS |
148 | } else { |
149 | lowmem = 0xb0000000; | |
150 | } | |
151 | ||
a9dd38db | 152 | /* Handle the machine opt max-ram-below-4g. It is basically doing |
c87b1520 DS |
153 | * min(qemu limit, user limit). |
154 | */ | |
f0bb276b PB |
155 | if (!x86ms->max_ram_below_4g) { |
156 | x86ms->max_ram_below_4g = 4 * GiB; | |
5ec7d098 | 157 | } |
f0bb276b PB |
158 | if (lowmem > x86ms->max_ram_below_4g) { |
159 | lowmem = x86ms->max_ram_below_4g; | |
c87b1520 | 160 | if (machine->ram_size - lowmem > lowmem && |
d471bf3e | 161 | lowmem & (1 * GiB - 1)) { |
9e5d2c52 AF |
162 | warn_report("There is possibly poor performance as the ram size " |
163 | " (0x%" PRIx64 ") is more then twice the size of" | |
164 | " max-ram-below-4g (%"PRIu64") and" | |
165 | " max-ram-below-4g is not a multiple of 1G.", | |
f0bb276b | 166 | (uint64_t)machine->ram_size, x86ms->max_ram_below_4g); |
c87b1520 DS |
167 | } |
168 | } | |
169 | ||
170 | if (machine->ram_size >= lowmem) { | |
f0bb276b PB |
171 | x86ms->above_4g_mem_size = machine->ram_size - lowmem; |
172 | x86ms->below_4g_mem_size = lowmem; | |
df2d8b3e | 173 | } else { |
f0bb276b PB |
174 | x86ms->above_4g_mem_size = 0; |
175 | x86ms->below_4g_mem_size = machine->ram_size; | |
df2d8b3e IY |
176 | } |
177 | ||
dced4d2f MA |
178 | if (xen_enabled()) { |
179 | xen_hvm_init(pcms, &ram_memory); | |
3c2a9669 DS |
180 | } |
181 | ||
703a548a | 182 | x86_cpus_init(x86ms, pcmc->default_cpu_version); |
3c2a9669 DS |
183 | |
184 | kvmclock_create(); | |
185 | ||
df2d8b3e | 186 | /* pci enabled */ |
7102fa70 | 187 | if (pcmc->pci_enabled) { |
df2d8b3e | 188 | pci_memory = g_new(MemoryRegion, 1); |
286690e3 | 189 | memory_region_init(pci_memory, NULL, "pci", UINT64_MAX); |
df2d8b3e IY |
190 | rom_memory = pci_memory; |
191 | } else { | |
192 | pci_memory = NULL; | |
193 | rom_memory = get_system_memory(); | |
194 | } | |
195 | ||
5db3f0de | 196 | pc_guest_info_init(pcms); |
07fb6176 | 197 | |
7102fa70 | 198 | if (pcmc->smbios_defaults) { |
b29ad07e | 199 | /* These values are guest ABI, do not change */ |
e6667f71 | 200 | smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)", |
7102fa70 EH |
201 | mc->name, pcmc->smbios_legacy_mode, |
202 | pcmc->smbios_uuid_encoded, | |
86299120 | 203 | SMBIOS_ENTRY_POINT_21); |
b29ad07e MA |
204 | } |
205 | ||
df2d8b3e IY |
206 | /* allocate ram and load rom/bios */ |
207 | if (!xen_enabled()) { | |
62b160c0 | 208 | pc_memory_init(pcms, get_system_memory(), |
5934e216 | 209 | rom_memory, &ram_memory); |
df2d8b3e IY |
210 | } |
211 | ||
df2d8b3e IY |
212 | /* create pci host bus */ |
213 | q35_host = Q35_HOST_DEVICE(qdev_create(NULL, TYPE_Q35_HOST_DEVICE)); | |
214 | ||
c52dc697 | 215 | object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host), NULL); |
8d1c7158 EV |
216 | object_property_set_link(OBJECT(q35_host), OBJECT(ram_memory), |
217 | MCH_HOST_PROP_RAM_MEM, NULL); | |
218 | object_property_set_link(OBJECT(q35_host), OBJECT(pci_memory), | |
219 | MCH_HOST_PROP_PCI_MEM, NULL); | |
220 | object_property_set_link(OBJECT(q35_host), OBJECT(get_system_memory()), | |
221 | MCH_HOST_PROP_SYSTEM_MEM, NULL); | |
222 | object_property_set_link(OBJECT(q35_host), OBJECT(system_io), | |
223 | MCH_HOST_PROP_IO_MEM, NULL); | |
f0bb276b | 224 | object_property_set_int(OBJECT(q35_host), x86ms->below_4g_mem_size, |
8d1c7158 | 225 | PCI_HOST_BELOW_4G_MEM_SIZE, NULL); |
f0bb276b | 226 | object_property_set_int(OBJECT(q35_host), x86ms->above_4g_mem_size, |
8d1c7158 | 227 | PCI_HOST_ABOVE_4G_MEM_SIZE, NULL); |
df2d8b3e IY |
228 | /* pci */ |
229 | qdev_init_nofail(DEVICE(q35_host)); | |
ce88812f HT |
230 | phb = PCI_HOST_BRIDGE(q35_host); |
231 | host_bus = phb->bus; | |
df2d8b3e IY |
232 | /* create ISA bus */ |
233 | lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV, | |
234 | ICH9_LPC_FUNC), true, | |
235 | TYPE_ICH9_LPC_DEVICE); | |
781bbd6b IM |
236 | |
237 | object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP, | |
238 | TYPE_HOTPLUG_HANDLER, | |
ec68007a | 239 | (Object **)&pcms->acpi_dev, |
781bbd6b | 240 | object_property_allow_set_link, |
265b578c | 241 | OBJ_PROP_LINK_STRONG, &error_abort); |
781bbd6b IM |
242 | object_property_set_link(OBJECT(machine), OBJECT(lpc), |
243 | PC_MACHINE_ACPI_DEVICE_PROP, &error_abort); | |
244 | ||
b00c6f18 PMD |
245 | /* irq lines */ |
246 | gsi_state = pc_gsi_create(&x86ms->gsi, pcmc->pci_enabled); | |
247 | ||
df2d8b3e | 248 | ich9_lpc = ICH9_LPC_DEVICE(lpc); |
f999c0de EV |
249 | lpc_dev = DEVICE(lpc); |
250 | for (i = 0; i < GSI_NUM_PINS; i++) { | |
f0bb276b | 251 | qdev_connect_gpio_out_named(lpc_dev, ICH9_GPIO_GSI, i, x86ms->gsi[i]); |
f999c0de | 252 | } |
df2d8b3e IY |
253 | pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc, |
254 | ICH9_LPC_NB_PIRQS); | |
91c3f2f0 | 255 | pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq); |
df2d8b3e IY |
256 | isa_bus = ich9_lpc->isa_bus; |
257 | ||
4501d317 | 258 | pc_i8259_create(isa_bus, gsi_state->i8259_irq); |
8197e24c | 259 | |
7102fa70 | 260 | if (pcmc->pci_enabled) { |
552b48f4 | 261 | ioapic_init_gsi(gsi_state, "q35"); |
df2d8b3e IY |
262 | } |
263 | ||
6f529b75 PB |
264 | if (tcg_enabled()) { |
265 | x86_register_ferr_irq(x86ms->gsi[13]); | |
266 | } | |
df2d8b3e | 267 | |
7fb1cf16 | 268 | assert(pcms->vmport != ON_OFF_AUTO__MAX); |
ec68007a EH |
269 | if (pcms->vmport == ON_OFF_AUTO_AUTO) { |
270 | pcms->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON; | |
d1048bef DS |
271 | } |
272 | ||
df2d8b3e | 273 | /* init basic PC hardware */ |
f0bb276b | 274 | pc_basic_device_init(isa_bus, x86ms->gsi, &rtc_state, !mc->no_floppy, |
f5878b03 | 275 | (pcms->vmport != ON_OFF_AUTO_ON), pcms->pit_enabled, |
feddd2fd | 276 | 0xff0104); |
df2d8b3e IY |
277 | |
278 | /* connect pm stuff to lpc */ | |
ed9e923c | 279 | ich9_lpc_pm_init(lpc, x86_machine_is_smm_enabled(x86ms)); |
df2d8b3e | 280 | |
f5878b03 | 281 | if (pcms->sata_enabled) { |
272f0428 CP |
282 | /* ahci and SATA device, for q35 1 ahci controller is built-in */ |
283 | ahci = pci_create_simple_multifunction(host_bus, | |
284 | PCI_DEVFN(ICH9_SATA1_DEV, | |
285 | ICH9_SATA1_FUNC), | |
286 | true, "ich9-ahci"); | |
287 | idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0"); | |
288 | idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1"); | |
bbe3179a JS |
289 | g_assert(MAX_SATA_PORTS == ahci_get_num_ports(ahci)); |
290 | ide_drive_get(hd, ahci_get_num_ports(ahci)); | |
272f0428 CP |
291 | ahci_ide_create_devs(ahci, hd); |
292 | } else { | |
293 | idebus[0] = idebus[1] = NULL; | |
294 | } | |
df2d8b3e | 295 | |
4bcbe0b6 | 296 | if (machine_usb(machine)) { |
df2d8b3e IY |
297 | /* Should we create 6 UHCI according to ich9 spec? */ |
298 | ehci_create_ich9_with_companions(host_bus, 0x1d); | |
299 | } | |
300 | ||
f5878b03 | 301 | if (pcms->smbus_enabled) { |
be232eb0 | 302 | /* TODO: Populate SPD eeprom data. */ |
ebe15582 CM |
303 | pcms->smbus = ich9_smb_init(host_bus, |
304 | PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC), | |
305 | 0xb100); | |
306 | smbus_eeprom_init(pcms->smbus, 8, NULL, 0); | |
be232eb0 | 307 | } |
df2d8b3e | 308 | |
88076854 | 309 | pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state); |
df2d8b3e IY |
310 | |
311 | /* the rest devices to which pci devfn is automatically assigned */ | |
312 | pc_vga_init(isa_bus, host_bus); | |
4b9c264b | 313 | pc_nic_init(pcmc, isa_bus, host_bus); |
5fe79386 | 314 | |
f6a0d06b EA |
315 | if (machine->nvdimms_state->is_enabled) { |
316 | nvdimm_init_acpi_state(machine->nvdimms_state, system_io, | |
f0bb276b | 317 | x86ms->fw_cfg, OBJECT(pcms)); |
5fe79386 | 318 | } |
df2d8b3e IY |
319 | } |
320 | ||
99fbeafe EH |
321 | #define DEFINE_Q35_MACHINE(suffix, name, compatfn, optionfn) \ |
322 | static void pc_init_##suffix(MachineState *machine) \ | |
323 | { \ | |
324 | void (*compat)(MachineState *m) = (compatfn); \ | |
325 | if (compat) { \ | |
326 | compat(machine); \ | |
327 | } \ | |
328 | pc_q35_init(machine); \ | |
329 | } \ | |
330 | DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn) | |
3458b2b0 | 331 | |
9953f882 | 332 | |
865906f7 | 333 | static void pc_q35_machine_options(MachineClass *m) |
fddd179a | 334 | { |
4b9c264b PB |
335 | PCMachineClass *pcmc = PC_MACHINE_CLASS(m); |
336 | pcmc->default_nic_model = "e1000e"; | |
337 | ||
fddd179a EH |
338 | m->family = "pc_q35"; |
339 | m->desc = "Standard PC (Q35 + ICH9, 2009)"; | |
fddd179a | 340 | m->units_per_default_bus = 1; |
0b7783a7 EH |
341 | m->default_machine_opts = "firmware=bios-256k.bin"; |
342 | m->default_display = "std"; | |
c87759ce | 343 | m->default_kernel_irqchip_split = false; |
0b7783a7 | 344 | m->no_floppy = 1; |
ef18310d EH |
345 | machine_class_allow_dynamic_sysbus_dev(m, TYPE_AMD_IOMMU_DEVICE); |
346 | machine_class_allow_dynamic_sysbus_dev(m, TYPE_INTEL_IOMMU_DEVICE); | |
94692dcd | 347 | machine_class_allow_dynamic_sysbus_dev(m, TYPE_RAMFB_DEVICE); |
00d0f9fd | 348 | m->max_cpus = 288; |
fddd179a EH |
349 | } |
350 | ||
3eb74d20 | 351 | static void pc_q35_5_0_machine_options(MachineClass *m) |
87e896ab | 352 | { |
0788a56b | 353 | PCMachineClass *pcmc = PC_MACHINE_CLASS(m); |
87e896ab EH |
354 | pc_q35_machine_options(m); |
355 | m->alias = "q35"; | |
0788a56b | 356 | pcmc->default_cpu_version = 1; |
5f258577 | 357 | compat_props_add(m->compat_props, hw_compat_4_2, hw_compat_4_2_len); |
a6fd5b0e MA |
358 | } |
359 | ||
3eb74d20 CH |
360 | DEFINE_Q35_MACHINE(v5_0, "pc-q35-5.0", NULL, |
361 | pc_q35_5_0_machine_options); | |
362 | ||
363 | static void pc_q35_4_2_machine_options(MachineClass *m) | |
364 | { | |
365 | pc_q35_5_0_machine_options(m); | |
366 | m->alias = NULL; | |
367 | compat_props_add(m->compat_props, hw_compat_4_2, hw_compat_4_2_len); | |
368 | compat_props_add(m->compat_props, pc_compat_4_2, pc_compat_4_2_len); | |
369 | } | |
370 | ||
9aec2e52 CH |
371 | DEFINE_Q35_MACHINE(v4_2, "pc-q35-4.2", NULL, |
372 | pc_q35_4_2_machine_options); | |
373 | ||
374 | static void pc_q35_4_1_machine_options(MachineClass *m) | |
375 | { | |
376 | pc_q35_4_2_machine_options(m); | |
377 | m->alias = NULL; | |
378 | compat_props_add(m->compat_props, hw_compat_4_1, hw_compat_4_1_len); | |
379 | compat_props_add(m->compat_props, pc_compat_4_1, pc_compat_4_1_len); | |
380 | } | |
381 | ||
9bf2650b CH |
382 | DEFINE_Q35_MACHINE(v4_1, "pc-q35-4.1", NULL, |
383 | pc_q35_4_1_machine_options); | |
384 | ||
c87759ce | 385 | static void pc_q35_4_0_1_machine_options(MachineClass *m) |
9bf2650b | 386 | { |
0788a56b | 387 | PCMachineClass *pcmc = PC_MACHINE_CLASS(m); |
9bf2650b CH |
388 | pc_q35_4_1_machine_options(m); |
389 | m->alias = NULL; | |
0788a56b | 390 | pcmc->default_cpu_version = CPU_VERSION_LEGACY; |
8e8cbed0 GK |
391 | /* |
392 | * This is the default machine for the 4.0-stable branch. It is basically | |
393 | * a 4.0 that doesn't use split irqchip by default. It MUST hence apply the | |
394 | * 4.0 compat props. | |
395 | */ | |
396 | compat_props_add(m->compat_props, hw_compat_4_0, hw_compat_4_0_len); | |
397 | compat_props_add(m->compat_props, pc_compat_4_0, pc_compat_4_0_len); | |
c87759ce AW |
398 | } |
399 | ||
400 | DEFINE_Q35_MACHINE(v4_0_1, "pc-q35-4.0.1", NULL, | |
401 | pc_q35_4_0_1_machine_options); | |
402 | ||
403 | static void pc_q35_4_0_machine_options(MachineClass *m) | |
404 | { | |
405 | pc_q35_4_0_1_machine_options(m); | |
406 | m->default_kernel_irqchip_split = true; | |
407 | m->alias = NULL; | |
8e8cbed0 | 408 | /* Compat props are applied by the 4.0.1 machine */ |
9bf2650b CH |
409 | } |
410 | ||
84e060bf AW |
411 | DEFINE_Q35_MACHINE(v4_0, "pc-q35-4.0", NULL, |
412 | pc_q35_4_0_machine_options); | |
413 | ||
414 | static void pc_q35_3_1_machine_options(MachineClass *m) | |
415 | { | |
fda672b5 SG |
416 | PCMachineClass *pcmc = PC_MACHINE_CLASS(m); |
417 | ||
84e060bf | 418 | pc_q35_4_0_machine_options(m); |
b2fc91db | 419 | m->default_kernel_irqchip_split = false; |
ebe15582 | 420 | pcmc->do_not_add_smb_acpi = true; |
7fccf2a0 | 421 | m->smbus_no_migration_support = true; |
84e060bf | 422 | m->alias = NULL; |
fda672b5 | 423 | pcmc->pvh_enabled = false; |
abd93cc7 MAL |
424 | compat_props_add(m->compat_props, hw_compat_3_1, hw_compat_3_1_len); |
425 | compat_props_add(m->compat_props, pc_compat_3_1, pc_compat_3_1_len); | |
84e060bf AW |
426 | } |
427 | ||
4a93722f MAL |
428 | DEFINE_Q35_MACHINE(v3_1, "pc-q35-3.1", NULL, |
429 | pc_q35_3_1_machine_options); | |
430 | ||
431 | static void pc_q35_3_0_machine_options(MachineClass *m) | |
432 | { | |
433 | pc_q35_3_1_machine_options(m); | |
ddb3235d MAL |
434 | compat_props_add(m->compat_props, hw_compat_3_0, hw_compat_3_0_len); |
435 | compat_props_add(m->compat_props, pc_compat_3_0, pc_compat_3_0_len); | |
4a93722f MAL |
436 | } |
437 | ||
aa78a16d PM |
438 | DEFINE_Q35_MACHINE(v3_0, "pc-q35-3.0", NULL, |
439 | pc_q35_3_0_machine_options); | |
968ee4ad BM |
440 | |
441 | static void pc_q35_2_12_machine_options(MachineClass *m) | |
442 | { | |
aa78a16d | 443 | pc_q35_3_0_machine_options(m); |
0d47310b MAL |
444 | compat_props_add(m->compat_props, hw_compat_2_12, hw_compat_2_12_len); |
445 | compat_props_add(m->compat_props, pc_compat_2_12, pc_compat_2_12_len); | |
968ee4ad BM |
446 | } |
447 | ||
df47ce8a HZ |
448 | DEFINE_Q35_MACHINE(v2_12, "pc-q35-2.12", NULL, |
449 | pc_q35_2_12_machine_options); | |
450 | ||
451 | static void pc_q35_2_11_machine_options(MachineClass *m) | |
452 | { | |
4b9c264b PB |
453 | PCMachineClass *pcmc = PC_MACHINE_CLASS(m); |
454 | ||
df47ce8a | 455 | pc_q35_2_12_machine_options(m); |
4b9c264b | 456 | pcmc->default_nic_model = "e1000"; |
43df70a9 MAL |
457 | compat_props_add(m->compat_props, hw_compat_2_11, hw_compat_2_11_len); |
458 | compat_props_add(m->compat_props, pc_compat_2_11, pc_compat_2_11_len); | |
df47ce8a HZ |
459 | } |
460 | ||
a6fd5b0e MA |
461 | DEFINE_Q35_MACHINE(v2_11, "pc-q35-2.11", NULL, |
462 | pc_q35_2_11_machine_options); | |
463 | ||
464 | static void pc_q35_2_10_machine_options(MachineClass *m) | |
465 | { | |
466 | pc_q35_2_11_machine_options(m); | |
503224f4 MAL |
467 | compat_props_add(m->compat_props, hw_compat_2_10, hw_compat_2_10_len); |
468 | compat_props_add(m->compat_props, pc_compat_2_10, pc_compat_2_10_len); | |
3bfe5716 | 469 | m->numa_auto_assign_ram = numa_legacy_auto_assign_ram; |
7b8be49d | 470 | m->auto_enable_numa_with_memhp = false; |
87e896ab EH |
471 | } |
472 | ||
465238d9 PX |
473 | DEFINE_Q35_MACHINE(v2_10, "pc-q35-2.10", NULL, |
474 | pc_q35_2_10_machine_options); | |
475 | ||
476 | static void pc_q35_2_9_machine_options(MachineClass *m) | |
477 | { | |
478 | pc_q35_2_10_machine_options(m); | |
3e803152 MAL |
479 | compat_props_add(m->compat_props, hw_compat_2_9, hw_compat_2_9_len); |
480 | compat_props_add(m->compat_props, pc_compat_2_9, pc_compat_2_9_len); | |
465238d9 PX |
481 | } |
482 | ||
d580bd4b EH |
483 | DEFINE_Q35_MACHINE(v2_9, "pc-q35-2.9", NULL, |
484 | pc_q35_2_9_machine_options); | |
485 | ||
486 | static void pc_q35_2_8_machine_options(MachineClass *m) | |
487 | { | |
488 | pc_q35_2_9_machine_options(m); | |
edc24ccd MAL |
489 | compat_props_add(m->compat_props, hw_compat_2_8, hw_compat_2_8_len); |
490 | compat_props_add(m->compat_props, pc_compat_2_8, pc_compat_2_8_len); | |
d580bd4b EH |
491 | } |
492 | ||
a4d3c834 LM |
493 | DEFINE_Q35_MACHINE(v2_8, "pc-q35-2.8", NULL, |
494 | pc_q35_2_8_machine_options); | |
495 | ||
496 | static void pc_q35_2_7_machine_options(MachineClass *m) | |
497 | { | |
498 | pc_q35_2_8_machine_options(m); | |
00d0f9fd | 499 | m->max_cpus = 255; |
5a995064 MAL |
500 | compat_props_add(m->compat_props, hw_compat_2_7, hw_compat_2_7_len); |
501 | compat_props_add(m->compat_props, pc_compat_2_7, pc_compat_2_7_len); | |
a4d3c834 LM |
502 | } |
503 | ||
d86c1451 IM |
504 | DEFINE_Q35_MACHINE(v2_7, "pc-q35-2.7", NULL, |
505 | pc_q35_2_7_machine_options); | |
506 | ||
507 | static void pc_q35_2_6_machine_options(MachineClass *m) | |
508 | { | |
679dd1a9 | 509 | PCMachineClass *pcmc = PC_MACHINE_CLASS(m); |
88cbe073 | 510 | |
d86c1451 | 511 | pc_q35_2_7_machine_options(m); |
679dd1a9 | 512 | pcmc->legacy_cpu_hotplug = true; |
98e753a6 | 513 | pcmc->linuxboot_dma_enabled = false; |
ff8f261f MAL |
514 | compat_props_add(m->compat_props, hw_compat_2_6, hw_compat_2_6_len); |
515 | compat_props_add(m->compat_props, pc_compat_2_6, pc_compat_2_6_len); | |
d86c1451 IM |
516 | } |
517 | ||
240240d5 EH |
518 | DEFINE_Q35_MACHINE(v2_6, "pc-q35-2.6", NULL, |
519 | pc_q35_2_6_machine_options); | |
520 | ||
521 | static void pc_q35_2_5_machine_options(MachineClass *m) | |
522 | { | |
2f34ebf2 | 523 | X86MachineClass *x86mc = X86_MACHINE_CLASS(m); |
88cbe073 | 524 | |
240240d5 | 525 | pc_q35_2_6_machine_options(m); |
2f34ebf2 | 526 | x86mc->save_tsc_khz = false; |
bab47d9a | 527 | m->legacy_fw_cfg_order = 1; |
fe759610 MAL |
528 | compat_props_add(m->compat_props, hw_compat_2_5, hw_compat_2_5_len); |
529 | compat_props_add(m->compat_props, pc_compat_2_5, pc_compat_2_5_len); | |
240240d5 EH |
530 | } |
531 | ||
87e896ab EH |
532 | DEFINE_Q35_MACHINE(v2_5, "pc-q35-2.5", NULL, |
533 | pc_q35_2_5_machine_options); | |
534 | ||
865906f7 | 535 | static void pc_q35_2_4_machine_options(MachineClass *m) |
fddd179a | 536 | { |
2f8b5008 | 537 | PCMachineClass *pcmc = PC_MACHINE_CLASS(m); |
88cbe073 | 538 | |
87e896ab | 539 | pc_q35_2_5_machine_options(m); |
de796d93 | 540 | m->hw_version = "2.4.0"; |
2f8b5008 | 541 | pcmc->broken_reserved_end = true; |
2f99b9c2 MAL |
542 | compat_props_add(m->compat_props, hw_compat_2_4, hw_compat_2_4_len); |
543 | compat_props_add(m->compat_props, pc_compat_2_4, pc_compat_2_4_len); | |
fddd179a | 544 | } |
aeca6e8d | 545 | |
99fbeafe EH |
546 | DEFINE_Q35_MACHINE(v2_4, "pc-q35-2.4", NULL, |
547 | pc_q35_2_4_machine_options); |