]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
qom/object: Use common get/set uint helpers
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
9fdf0c29 25 */
a8d25326 26
0d75590d 27#include "qemu/osdep.h"
a8d25326 28#include "qemu-common.h"
da34e65c 29#include "qapi/error.h"
fa98fbfc 30#include "qapi/visitor.h"
9c17d615 31#include "sysemu/sysemu.h"
b58c5c2d 32#include "sysemu/hostmem.h"
e35704ba 33#include "sysemu/numa.h"
23ff81bd 34#include "sysemu/qtest.h"
71e8a915 35#include "sysemu/reset.h"
54d31236 36#include "sysemu/runstate.h"
03dd024f 37#include "qemu/log.h"
71461b0f 38#include "hw/fw-path-provider.h"
9fdf0c29 39#include "elf.h"
1422e32d 40#include "net/net.h"
ad440b4a 41#include "sysemu/device_tree.h"
9c17d615 42#include "sysemu/cpus.h"
b3946626 43#include "sysemu/hw_accel.h"
e97c3636 44#include "kvm_ppc.h"
c4b63b7c 45#include "migration/misc.h"
ca77ee28 46#include "migration/qemu-file-types.h"
84a899de 47#include "migration/global_state.h"
f2a8f0a6 48#include "migration/register.h"
2500fb42 49#include "migration/blocker.h"
4be21d56 50#include "mmu-hash64.h"
b4db5413 51#include "mmu-book3s-v3.h"
7abd43ba 52#include "cpu-models.h"
2e5b09fd 53#include "hw/core/cpu.h"
9fdf0c29
DG
54
55#include "hw/boards.h"
0d09e41a 56#include "hw/ppc/ppc.h"
9fdf0c29
DG
57#include "hw/loader.h"
58
7804c353 59#include "hw/ppc/fdt.h"
0d09e41a
PB
60#include "hw/ppc/spapr.h"
61#include "hw/ppc/spapr_vio.h"
a27bd6c7 62#include "hw/qdev-properties.h"
0d09e41a 63#include "hw/pci-host/spapr.h"
a2cb15b0 64#include "hw/pci/msi.h"
9fdf0c29 65
83c9f4ca 66#include "hw/pci/pci.h"
71461b0f
AK
67#include "hw/scsi/scsi.h"
68#include "hw/virtio/virtio-scsi.h"
c4e13492 69#include "hw/virtio/vhost-scsi-common.h"
f61b4bed 70
022c62cb 71#include "exec/address-spaces.h"
2309832a 72#include "exec/ram_addr.h"
35139a59 73#include "hw/usb.h"
1de7afc9 74#include "qemu/config-file.h"
135a129a 75#include "qemu/error-report.h"
2a6593cb 76#include "trace.h"
34316482 77#include "hw/nmi.h"
6449da45 78#include "hw/intc/intc.h"
890c2b77 79
94a94e4c 80#include "hw/ppc/spapr_cpu_core.h"
2cc0e2e8 81#include "hw/mem/memory-device.h"
0fb6bd07 82#include "hw/ppc/spapr_tpm_proxy.h"
ee3a71e3 83#include "hw/ppc/spapr_nvdimm.h"
68a27b20 84
f041d6af
GK
85#include "monitor/monitor.h"
86
9fdf0c29
DG
87#include <libfdt.h>
88
4d8d5467
BH
89/* SLOF memory layout:
90 *
91 * SLOF raw image loaded at 0, copies its romfs right below the flat
92 * device-tree, then position SLOF itself 31M below that
93 *
94 * So we set FW_OVERHEAD to 40MB which should account for all of that
95 * and more
96 *
97 * We load our kernel at 4M, leaving space for SLOF initial image
98 */
38b02bd8 99#define FDT_MAX_SIZE 0x100000
b7d1f77a 100#define RTAS_MAX_ADDR 0x80000000 /* RTAS must stay below that */
a9f8ad8f
DG
101#define FW_MAX_SIZE 0x400000
102#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
103#define FW_OVERHEAD 0x2800000
104#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 105
4d8d5467 106#define MIN_RMA_SLOF 128UL
9fdf0c29 107
5c7adcf4 108#define PHANDLE_INTC 0x00001111
0c103f8e 109
5d0fb150
GK
110/* These two functions implement the VCPU id numbering: one to compute them
111 * all and one to identify thread 0 of a VCORE. Any change to the first one
112 * is likely to have an impact on the second one, so let's keep them close.
113 */
ce2918cb 114static int spapr_vcpu_id(SpaprMachineState *spapr, int cpu_index)
5d0fb150 115{
fe6b6346
LX
116 MachineState *ms = MACHINE(spapr);
117 unsigned int smp_threads = ms->smp.threads;
118
1a5008fc 119 assert(spapr->vsmt);
5d0fb150
GK
120 return
121 (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads;
122}
ce2918cb 123static bool spapr_is_thread0_in_vcore(SpaprMachineState *spapr,
5d0fb150
GK
124 PowerPCCPU *cpu)
125{
1a5008fc 126 assert(spapr->vsmt);
5d0fb150
GK
127 return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0;
128}
129
46f7afa3
GK
130static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
131{
132 /* Dummy entries correspond to unused ICPState objects in older QEMUs,
133 * and newer QEMUs don't even have them. In both cases, we don't want
134 * to send anything on the wire.
135 */
136 return false;
137}
138
139static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
140 .name = "icp/server",
141 .version_id = 1,
142 .minimum_version_id = 1,
143 .needed = pre_2_10_vmstate_dummy_icp_needed,
144 .fields = (VMStateField[]) {
145 VMSTATE_UNUSED(4), /* uint32_t xirr */
146 VMSTATE_UNUSED(1), /* uint8_t pending_priority */
147 VMSTATE_UNUSED(1), /* uint8_t mfrr */
148 VMSTATE_END_OF_LIST()
149 },
150};
151
152static void pre_2_10_vmstate_register_dummy_icp(int i)
153{
154 vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
155 (void *)(uintptr_t) i);
156}
157
158static void pre_2_10_vmstate_unregister_dummy_icp(int i)
159{
160 vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
161 (void *)(uintptr_t) i);
162}
163
ce2918cb 164int spapr_max_server_number(SpaprMachineState *spapr)
46f7afa3 165{
fe6b6346
LX
166 MachineState *ms = MACHINE(spapr);
167
1a5008fc 168 assert(spapr->vsmt);
fe6b6346 169 return DIV_ROUND_UP(ms->smp.max_cpus * spapr->vsmt, ms->smp.threads);
46f7afa3
GK
170}
171
833d4668
AK
172static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
173 int smt_threads)
174{
175 int i, ret = 0;
176 uint32_t servers_prop[smt_threads];
177 uint32_t gservers_prop[smt_threads * 2];
14bb4486 178 int index = spapr_get_vcpu_id(cpu);
833d4668 179
d6e166c0
DG
180 if (cpu->compat_pvr) {
181 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
6d9412ea
AK
182 if (ret < 0) {
183 return ret;
184 }
185 }
186
833d4668
AK
187 /* Build interrupt servers and gservers properties */
188 for (i = 0; i < smt_threads; i++) {
189 servers_prop[i] = cpu_to_be32(index + i);
190 /* Hack, direct the group queues back to cpu 0 */
191 gservers_prop[i*2] = cpu_to_be32(index + i);
192 gservers_prop[i*2 + 1] = 0;
193 }
194 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
195 servers_prop, sizeof(servers_prop));
196 if (ret < 0) {
197 return ret;
198 }
199 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
200 gservers_prop, sizeof(gservers_prop));
201
202 return ret;
203}
204
99861ecb 205static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
0da6f3fe 206{
14bb4486 207 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
208 uint32_t associativity[] = {cpu_to_be32(0x5),
209 cpu_to_be32(0x0),
210 cpu_to_be32(0x0),
211 cpu_to_be32(0x0),
15f8b142 212 cpu_to_be32(cpu->node_id),
0da6f3fe
BR
213 cpu_to_be32(index)};
214
215 /* Advertise NUMA via ibm,associativity */
99861ecb 216 return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
0da6f3fe 217 sizeof(associativity));
0da6f3fe
BR
218}
219
86d5771a 220/* Populate the "ibm,pa-features" property */
ce2918cb 221static void spapr_populate_pa_features(SpaprMachineState *spapr,
ee76a09f 222 PowerPCCPU *cpu,
daa36379 223 void *fdt, int offset)
86d5771a
SB
224{
225 uint8_t pa_features_206[] = { 6, 0,
226 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
227 uint8_t pa_features_207[] = { 24, 0,
228 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
229 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
230 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
231 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
9fb4541f
SB
232 uint8_t pa_features_300[] = { 66, 0,
233 /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
234 /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
235 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
236 /* 6: DS207 */
237 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
238 /* 16: Vector */
86d5771a 239 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
9fb4541f 240 /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
9bf502fe 241 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
9fb4541f
SB
242 /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
243 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
244 /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
245 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
246 /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
247 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
248 /* 42: PM, 44: PC RA, 46: SC vec'd */
249 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
250 /* 48: SIMD, 50: QP BFP, 52: String */
251 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
252 /* 54: DecFP, 56: DecI, 58: SHA */
253 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
254 /* 60: NM atomic, 62: RNG */
255 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
256 };
7abd43ba 257 uint8_t *pa_features = NULL;
86d5771a
SB
258 size_t pa_size;
259
7abd43ba 260 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
86d5771a
SB
261 pa_features = pa_features_206;
262 pa_size = sizeof(pa_features_206);
7abd43ba
SJS
263 }
264 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
86d5771a
SB
265 pa_features = pa_features_207;
266 pa_size = sizeof(pa_features_207);
7abd43ba
SJS
267 }
268 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
86d5771a
SB
269 pa_features = pa_features_300;
270 pa_size = sizeof(pa_features_300);
7abd43ba
SJS
271 }
272 if (!pa_features) {
86d5771a
SB
273 return;
274 }
275
26cd35b8 276 if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) {
86d5771a
SB
277 /*
278 * Note: we keep CI large pages off by default because a 64K capable
279 * guest provisioned with large pages might otherwise try to map a qemu
280 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
281 * even if that qemu runs on a 4k host.
282 * We dd this bit back here if we are confident this is not an issue
283 */
284 pa_features[3] |= 0x20;
285 }
4e5fe368 286 if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
86d5771a
SB
287 pa_features[24] |= 0x80; /* Transactional memory support */
288 }
daa36379 289 if (spapr->cas_pre_isa3_guest && pa_size > 40) {
e957f6a9
SB
290 /* Workaround for broken kernels that attempt (guest) radix
291 * mode when they can't handle it, if they see the radix bit set
292 * in pa-features. So hide it from them. */
293 pa_features[40 + 2] &= ~0x80; /* Radix MMU */
294 }
86d5771a
SB
295
296 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
297}
298
c86c1aff 299static hwaddr spapr_node0_size(MachineState *machine)
b082d65a 300{
aa570207 301 if (machine->numa_state->num_nodes) {
b082d65a 302 int i;
aa570207 303 for (i = 0; i < machine->numa_state->num_nodes; ++i) {
7e721e7b
TX
304 if (machine->numa_state->nodes[i].node_mem) {
305 return MIN(pow2floor(machine->numa_state->nodes[i].node_mem),
fb164994 306 machine->ram_size);
b082d65a
AK
307 }
308 }
309 }
fb164994 310 return machine->ram_size;
b082d65a
AK
311}
312
a1d59c0f
AK
313static void add_str(GString *s, const gchar *s1)
314{
315 g_string_append_len(s, s1, strlen(s1) + 1);
316}
7f763a5d 317
03d196b7 318static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
26a8c353
AK
319 hwaddr size)
320{
321 uint32_t associativity[] = {
322 cpu_to_be32(0x4), /* length */
323 cpu_to_be32(0x0), cpu_to_be32(0x0),
c3b4f589 324 cpu_to_be32(0x0), cpu_to_be32(nodeid)
26a8c353
AK
325 };
326 char mem_name[32];
327 uint64_t mem_reg_property[2];
328 int off;
329
330 mem_reg_property[0] = cpu_to_be64(start);
331 mem_reg_property[1] = cpu_to_be64(size);
332
3a17e38f 333 sprintf(mem_name, "memory@%" HWADDR_PRIx, start);
26a8c353
AK
334 off = fdt_add_subnode(fdt, 0, mem_name);
335 _FDT(off);
336 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
337 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
338 sizeof(mem_reg_property))));
339 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
340 sizeof(associativity))));
03d196b7 341 return off;
26a8c353
AK
342}
343
ce2918cb 344static int spapr_populate_memory(SpaprMachineState *spapr, void *fdt)
7f763a5d 345{
fb164994 346 MachineState *machine = MACHINE(spapr);
7db8a127 347 hwaddr mem_start, node_size;
aa570207 348 int i, nb_nodes = machine->numa_state->num_nodes;
7e721e7b 349 NodeInfo *nodes = machine->numa_state->nodes;
7f763a5d 350
7db8a127
AK
351 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
352 if (!nodes[i].node_mem) {
353 continue;
354 }
fb164994 355 if (mem_start >= machine->ram_size) {
5fe269b1
PM
356 node_size = 0;
357 } else {
7db8a127 358 node_size = nodes[i].node_mem;
fb164994
DG
359 if (node_size > machine->ram_size - mem_start) {
360 node_size = machine->ram_size - mem_start;
5fe269b1
PM
361 }
362 }
7db8a127 363 if (!mem_start) {
b472b1a7
DHB
364 /* spapr_machine_init() checks for rma_size <= node0_size
365 * already */
e8f986fc 366 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
7db8a127
AK
367 mem_start += spapr->rma_size;
368 node_size -= spapr->rma_size;
369 }
6010818c
AK
370 for ( ; node_size; ) {
371 hwaddr sizetmp = pow2floor(node_size);
372
373 /* mem_start != 0 here */
374 if (ctzl(mem_start) < ctzl(sizetmp)) {
375 sizetmp = 1ULL << ctzl(mem_start);
376 }
377
378 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
379 node_size -= sizetmp;
380 mem_start += sizetmp;
381 }
7f763a5d
DG
382 }
383
384 return 0;
385}
386
0da6f3fe 387static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
ce2918cb 388 SpaprMachineState *spapr)
0da6f3fe 389{
fe6b6346 390 MachineState *ms = MACHINE(spapr);
0da6f3fe
BR
391 PowerPCCPU *cpu = POWERPC_CPU(cs);
392 CPUPPCState *env = &cpu->env;
393 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
14bb4486 394 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
395 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
396 0xffffffff, 0xffffffff};
afd10a0f
BR
397 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
398 : SPAPR_TIMEBASE_FREQ;
0da6f3fe
BR
399 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
400 uint32_t page_sizes_prop[64];
401 size_t page_sizes_prop_size;
fe6b6346
LX
402 unsigned int smp_threads = ms->smp.threads;
403 uint32_t vcpus_per_socket = smp_threads * ms->smp.cores;
0da6f3fe 404 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
abbc1247 405 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
ce2918cb 406 SpaprDrc *drc;
af81cf32 407 int drc_index;
c64abd1f
SB
408 uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
409 int i;
af81cf32 410
fbf55397 411 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
af81cf32 412 if (drc) {
0b55aa91 413 drc_index = spapr_drc_index(drc);
af81cf32
BR
414 _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
415 }
0da6f3fe
BR
416
417 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
418 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
419
420 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
421 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
422 env->dcache_line_size)));
423 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
424 env->dcache_line_size)));
425 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
426 env->icache_line_size)));
427 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
428 env->icache_line_size)));
429
430 if (pcc->l1_dcache_size) {
431 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
432 pcc->l1_dcache_size)));
433 } else {
3dc6f869 434 warn_report("Unknown L1 dcache size for cpu");
0da6f3fe
BR
435 }
436 if (pcc->l1_icache_size) {
437 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
438 pcc->l1_icache_size)));
439 } else {
3dc6f869 440 warn_report("Unknown L1 icache size for cpu");
0da6f3fe
BR
441 }
442
443 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
444 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
67d7d66f
DG
445 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size)));
446 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
0da6f3fe
BR
447 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
448 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
449
450 if (env->spr_cb[SPR_PURR].oea_read) {
83f192d3
SJS
451 _FDT((fdt_setprop_cell(fdt, offset, "ibm,purr", 1)));
452 }
453 if (env->spr_cb[SPR_SPURR].oea_read) {
454 _FDT((fdt_setprop_cell(fdt, offset, "ibm,spurr", 1)));
0da6f3fe
BR
455 }
456
58969eee 457 if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
0da6f3fe
BR
458 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
459 segs, sizeof(segs))));
460 }
461
29386642 462 /* Advertise VSX (vector extensions) if available
0da6f3fe 463 * 1 == VMX / Altivec available
29386642
DG
464 * 2 == VSX available
465 *
466 * Only CPUs for which we create core types in spapr_cpu_core.c
467 * are possible, and all of those have VMX */
4e5fe368 468 if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
29386642
DG
469 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
470 } else {
471 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
0da6f3fe
BR
472 }
473
474 /* Advertise DFP (Decimal Floating Point) if available
475 * 0 / no property == no DFP
476 * 1 == DFP available */
4e5fe368 477 if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
0da6f3fe
BR
478 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
479 }
480
644a2c99
DG
481 page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
482 sizeof(page_sizes_prop));
0da6f3fe
BR
483 if (page_sizes_prop_size) {
484 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
485 page_sizes_prop, page_sizes_prop_size)));
486 }
487
daa36379 488 spapr_populate_pa_features(spapr, cpu, fdt, offset);
90da0d5a 489
0da6f3fe 490 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
22419c2a 491 cs->cpu_index / vcpus_per_socket)));
0da6f3fe
BR
492
493 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
494 pft_size_prop, sizeof(pft_size_prop))));
495
aa570207 496 if (ms->numa_state->num_nodes > 1) {
99861ecb
IM
497 _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
498 }
0da6f3fe 499
12dbeb16 500 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
c64abd1f
SB
501
502 if (pcc->radix_page_info) {
503 for (i = 0; i < pcc->radix_page_info->count; i++) {
504 radix_AP_encodings[i] =
505 cpu_to_be32(pcc->radix_page_info->entries[i]);
506 }
507 _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
508 radix_AP_encodings,
509 pcc->radix_page_info->count *
510 sizeof(radix_AP_encodings[0]))));
511 }
a8dafa52
SJS
512
513 /*
514 * We set this property to let the guest know that it can use the large
515 * decrementer and its width in bits.
516 */
517 if (spapr_get_cap(spapr, SPAPR_CAP_LARGE_DECREMENTER) != SPAPR_CAP_OFF)
518 _FDT((fdt_setprop_u32(fdt, offset, "ibm,dec-bits",
519 pcc->lrg_decr_bits)));
0da6f3fe
BR
520}
521
ce2918cb 522static void spapr_populate_cpus_dt_node(void *fdt, SpaprMachineState *spapr)
0da6f3fe 523{
04d595b3 524 CPUState **rev;
0da6f3fe 525 CPUState *cs;
04d595b3 526 int n_cpus;
0da6f3fe
BR
527 int cpus_offset;
528 char *nodename;
04d595b3 529 int i;
0da6f3fe
BR
530
531 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
532 _FDT(cpus_offset);
533 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
534 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
535
536 /*
537 * We walk the CPUs in reverse order to ensure that CPU DT nodes
538 * created by fdt_add_subnode() end up in the right order in FDT
539 * for the guest kernel the enumerate the CPUs correctly.
04d595b3
EC
540 *
541 * The CPU list cannot be traversed in reverse order, so we need
542 * to do extra work.
0da6f3fe 543 */
04d595b3
EC
544 n_cpus = 0;
545 rev = NULL;
546 CPU_FOREACH(cs) {
547 rev = g_renew(CPUState *, rev, n_cpus + 1);
548 rev[n_cpus++] = cs;
549 }
550
551 for (i = n_cpus - 1; i >= 0; i--) {
552 CPUState *cs = rev[i];
0da6f3fe 553 PowerPCCPU *cpu = POWERPC_CPU(cs);
14bb4486 554 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
555 DeviceClass *dc = DEVICE_GET_CLASS(cs);
556 int offset;
557
5d0fb150 558 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
0da6f3fe
BR
559 continue;
560 }
561
562 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
563 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
564 g_free(nodename);
565 _FDT(offset);
566 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
567 }
568
eceba347 569 g_free(rev);
0da6f3fe
BR
570}
571
0e947a89
TH
572static int spapr_rng_populate_dt(void *fdt)
573{
574 int node;
575 int ret;
576
577 node = qemu_fdt_add_subnode(fdt, "/ibm,platform-facilities");
578 if (node <= 0) {
579 return -1;
580 }
581 ret = fdt_setprop_string(fdt, node, "device_type",
582 "ibm,platform-facilities");
583 ret |= fdt_setprop_cell(fdt, node, "#address-cells", 0x1);
584 ret |= fdt_setprop_cell(fdt, node, "#size-cells", 0x0);
585
586 node = fdt_add_subnode(fdt, node, "ibm,random-v1");
587 if (node <= 0) {
588 return -1;
589 }
590 ret |= fdt_setprop_string(fdt, node, "compatible", "ibm,random");
591
592 return ret ? -1 : 0;
593}
594
f47bd1c8
IM
595static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
596{
597 MemoryDeviceInfoList *info;
598
599 for (info = list; info; info = info->next) {
600 MemoryDeviceInfo *value = info->value;
601
602 if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
603 PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;
604
ccc2cef8 605 if (addr >= pcdimm_info->addr &&
f47bd1c8
IM
606 addr < (pcdimm_info->addr + pcdimm_info->size)) {
607 return pcdimm_info->node;
608 }
609 }
610 }
611
612 return -1;
613}
614
a324d6f1
BR
615struct sPAPRDrconfCellV2 {
616 uint32_t seq_lmbs;
617 uint64_t base_addr;
618 uint32_t drc_index;
619 uint32_t aa_index;
620 uint32_t flags;
621} QEMU_PACKED;
622
623typedef struct DrconfCellQueue {
624 struct sPAPRDrconfCellV2 cell;
625 QSIMPLEQ_ENTRY(DrconfCellQueue) entry;
626} DrconfCellQueue;
627
628static DrconfCellQueue *
629spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr,
630 uint32_t drc_index, uint32_t aa_index,
631 uint32_t flags)
03d196b7 632{
a324d6f1
BR
633 DrconfCellQueue *elem;
634
635 elem = g_malloc0(sizeof(*elem));
636 elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs);
637 elem->cell.base_addr = cpu_to_be64(base_addr);
638 elem->cell.drc_index = cpu_to_be32(drc_index);
639 elem->cell.aa_index = cpu_to_be32(aa_index);
640 elem->cell.flags = cpu_to_be32(flags);
641
642 return elem;
643}
644
645/* ibm,dynamic-memory-v2 */
ce2918cb 646static int spapr_populate_drmem_v2(SpaprMachineState *spapr, void *fdt,
a324d6f1
BR
647 int offset, MemoryDeviceInfoList *dimms)
648{
b0c14ec4 649 MachineState *machine = MACHINE(spapr);
cc941111 650 uint8_t *int_buf, *cur_index;
a324d6f1
BR
651 int ret;
652 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
653 uint64_t addr, cur_addr, size;
b0c14ec4
DH
654 uint32_t nr_boot_lmbs = (machine->device_memory->base / lmb_size);
655 uint64_t mem_end = machine->device_memory->base +
656 memory_region_size(&machine->device_memory->mr);
cc941111 657 uint32_t node, buf_len, nr_entries = 0;
ce2918cb 658 SpaprDrc *drc;
a324d6f1
BR
659 DrconfCellQueue *elem, *next;
660 MemoryDeviceInfoList *info;
661 QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue
662 = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue);
663
664 /* Entry to cover RAM and the gap area */
665 elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1,
666 SPAPR_LMB_FLAGS_RESERVED |
667 SPAPR_LMB_FLAGS_DRC_INVALID);
668 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
669 nr_entries++;
670
b0c14ec4 671 cur_addr = machine->device_memory->base;
a324d6f1
BR
672 for (info = dimms; info; info = info->next) {
673 PCDIMMDeviceInfo *di = info->value->u.dimm.data;
674
675 addr = di->addr;
676 size = di->size;
677 node = di->node;
678
ee3a71e3
SB
679 /*
680 * The NVDIMM area is hotpluggable after the NVDIMM is unplugged. The
681 * area is marked hotpluggable in the next iteration for the bigger
682 * chunk including the NVDIMM occupied area.
683 */
684 if (info->value->type == MEMORY_DEVICE_INFO_KIND_NVDIMM)
685 continue;
686
a324d6f1
BR
687 /* Entry for hot-pluggable area */
688 if (cur_addr < addr) {
689 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
690 g_assert(drc);
691 elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size,
692 cur_addr, spapr_drc_index(drc), -1, 0);
693 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
694 nr_entries++;
695 }
696
697 /* Entry for DIMM */
698 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size);
699 g_assert(drc);
700 elem = spapr_get_drconf_cell(size / lmb_size, addr,
701 spapr_drc_index(drc), node,
702 SPAPR_LMB_FLAGS_ASSIGNED);
703 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
704 nr_entries++;
705 cur_addr = addr + size;
706 }
707
708 /* Entry for remaining hotpluggable area */
709 if (cur_addr < mem_end) {
710 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
711 g_assert(drc);
712 elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size,
713 cur_addr, spapr_drc_index(drc), -1, 0);
714 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
715 nr_entries++;
716 }
717
718 buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t);
719 int_buf = cur_index = g_malloc0(buf_len);
720 *(uint32_t *)int_buf = cpu_to_be32(nr_entries);
721 cur_index += sizeof(nr_entries);
722
723 QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) {
724 memcpy(cur_index, &elem->cell, sizeof(elem->cell));
725 cur_index += sizeof(elem->cell);
726 QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry);
727 g_free(elem);
728 }
729
730 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len);
731 g_free(int_buf);
732 if (ret < 0) {
733 return -1;
734 }
735 return 0;
736}
737
738/* ibm,dynamic-memory */
ce2918cb 739static int spapr_populate_drmem_v1(SpaprMachineState *spapr, void *fdt,
a324d6f1
BR
740 int offset, MemoryDeviceInfoList *dimms)
741{
b0c14ec4 742 MachineState *machine = MACHINE(spapr);
a324d6f1 743 int i, ret;
03d196b7 744 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
0c9269a5 745 uint32_t device_lmb_start = machine->device_memory->base / lmb_size;
b0c14ec4
DH
746 uint32_t nr_lmbs = (machine->device_memory->base +
747 memory_region_size(&machine->device_memory->mr)) /
d0e5a8f2 748 lmb_size;
03d196b7 749 uint32_t *int_buf, *cur_index, buf_len;
16c25aef 750
ef001f06
TH
751 /*
752 * Allocate enough buffer size to fit in ibm,dynamic-memory
ef001f06 753 */
a324d6f1 754 buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t);
03d196b7 755 cur_index = int_buf = g_malloc0(buf_len);
03d196b7
BR
756 int_buf[0] = cpu_to_be32(nr_lmbs);
757 cur_index++;
758 for (i = 0; i < nr_lmbs; i++) {
d0e5a8f2 759 uint64_t addr = i * lmb_size;
03d196b7
BR
760 uint32_t *dynamic_memory = cur_index;
761
0c9269a5 762 if (i >= device_lmb_start) {
ce2918cb 763 SpaprDrc *drc;
d0e5a8f2 764
fbf55397 765 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
d0e5a8f2 766 g_assert(drc);
d0e5a8f2
BR
767
768 dynamic_memory[0] = cpu_to_be32(addr >> 32);
769 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
0b55aa91 770 dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
d0e5a8f2 771 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
f47bd1c8 772 dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
d0e5a8f2
BR
773 if (memory_region_present(get_system_memory(), addr)) {
774 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
775 } else {
776 dynamic_memory[5] = cpu_to_be32(0);
777 }
03d196b7 778 } else {
d0e5a8f2
BR
779 /*
780 * LMB information for RMA, boot time RAM and gap b/n RAM and
0c9269a5 781 * device memory region -- all these are marked as reserved
d0e5a8f2
BR
782 * and as having no valid DRC.
783 */
784 dynamic_memory[0] = cpu_to_be32(addr >> 32);
785 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
786 dynamic_memory[2] = cpu_to_be32(0);
787 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
788 dynamic_memory[4] = cpu_to_be32(-1);
789 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
790 SPAPR_LMB_FLAGS_DRC_INVALID);
03d196b7
BR
791 }
792
793 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
794 }
795 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
a324d6f1 796 g_free(int_buf);
03d196b7 797 if (ret < 0) {
a324d6f1
BR
798 return -1;
799 }
800 return 0;
801}
802
803/*
804 * Adds ibm,dynamic-reconfiguration-memory node.
805 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
806 * of this device tree node.
807 */
ce2918cb 808static int spapr_populate_drconf_memory(SpaprMachineState *spapr, void *fdt)
a324d6f1
BR
809{
810 MachineState *machine = MACHINE(spapr);
aa570207 811 int nb_numa_nodes = machine->numa_state->num_nodes;
a324d6f1
BR
812 int ret, i, offset;
813 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
814 uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
815 uint32_t *int_buf, *cur_index, buf_len;
816 int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
817 MemoryDeviceInfoList *dimms = NULL;
818
819 /*
0c9269a5 820 * Don't create the node if there is no device memory
a324d6f1
BR
821 */
822 if (machine->ram_size == machine->maxram_size) {
823 return 0;
824 }
825
826 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
827
828 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
829 sizeof(prop_lmb_size));
830 if (ret < 0) {
831 return ret;
832 }
833
834 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
835 if (ret < 0) {
836 return ret;
837 }
838
839 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
840 if (ret < 0) {
841 return ret;
842 }
843
844 /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */
2cc0e2e8 845 dimms = qmp_memory_device_list();
a324d6f1
BR
846 if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) {
847 ret = spapr_populate_drmem_v2(spapr, fdt, offset, dimms);
848 } else {
849 ret = spapr_populate_drmem_v1(spapr, fdt, offset, dimms);
850 }
851 qapi_free_MemoryDeviceInfoList(dimms);
852
853 if (ret < 0) {
854 return ret;
03d196b7
BR
855 }
856
857 /* ibm,associativity-lookup-arrays */
a324d6f1
BR
858 buf_len = (nr_nodes * 4 + 2) * sizeof(uint32_t);
859 cur_index = int_buf = g_malloc0(buf_len);
6663864e 860 int_buf[0] = cpu_to_be32(nr_nodes);
03d196b7
BR
861 int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
862 cur_index += 2;
6663864e 863 for (i = 0; i < nr_nodes; i++) {
03d196b7
BR
864 uint32_t associativity[] = {
865 cpu_to_be32(0x0),
866 cpu_to_be32(0x0),
867 cpu_to_be32(0x0),
868 cpu_to_be32(i)
869 };
870 memcpy(cur_index, associativity, sizeof(associativity));
871 cur_index += 4;
872 }
873 ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
874 (cur_index - int_buf) * sizeof(uint32_t));
03d196b7 875 g_free(int_buf);
a324d6f1 876
03d196b7
BR
877 return ret;
878}
879
ce2918cb
DG
880static int spapr_dt_cas_updates(SpaprMachineState *spapr, void *fdt,
881 SpaprOptionVector *ov5_updates)
6787d27b 882{
ce2918cb 883 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
417ece33 884 int ret = 0, offset;
6787d27b
MR
885
886 /* Generate ibm,dynamic-reconfiguration-memory node if required */
887 if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
888 g_assert(smc->dr_lmb_enabled);
889 ret = spapr_populate_drconf_memory(spapr, fdt);
417ece33 890 if (ret) {
9b6c1da5 891 return ret;
417ece33 892 }
6787d27b
MR
893 }
894
417ece33
MR
895 offset = fdt_path_offset(fdt, "/chosen");
896 if (offset < 0) {
897 offset = fdt_add_subnode(fdt, 0, "chosen");
898 if (offset < 0) {
899 return offset;
900 }
901 }
9b6c1da5
DHB
902 return spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
903 "ibm,architecture-vec-5");
6787d27b
MR
904}
905
ce2918cb 906static void spapr_dt_rtas(SpaprMachineState *spapr, void *fdt)
3f5dabce 907{
fe6b6346 908 MachineState *ms = MACHINE(spapr);
3f5dabce
DG
909 int rtas;
910 GString *hypertas = g_string_sized_new(256);
911 GString *qemu_hypertas = g_string_sized_new(256);
912 uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
0c9269a5 913 uint64_t max_device_addr = MACHINE(spapr)->device_memory->base +
b0c14ec4 914 memory_region_size(&MACHINE(spapr)->device_memory->mr);
3f5dabce 915 uint32_t lrdr_capacity[] = {
0c9269a5
DH
916 cpu_to_be32(max_device_addr >> 32),
917 cpu_to_be32(max_device_addr & 0xffffffff),
3f5dabce 918 0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
fe6b6346 919 cpu_to_be32(ms->smp.max_cpus / ms->smp.threads),
3f5dabce 920 };
ec132efa 921 uint32_t maxdomain = cpu_to_be32(spapr->gpu_numa_id > 1 ? 1 : 0);
da9f80fb
SP
922 uint32_t maxdomains[] = {
923 cpu_to_be32(4),
ec132efa
AK
924 maxdomain,
925 maxdomain,
926 maxdomain,
927 cpu_to_be32(spapr->gpu_numa_id),
da9f80fb 928 };
3f5dabce
DG
929
930 _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
931
932 /* hypertas */
933 add_str(hypertas, "hcall-pft");
934 add_str(hypertas, "hcall-term");
935 add_str(hypertas, "hcall-dabr");
936 add_str(hypertas, "hcall-interrupt");
937 add_str(hypertas, "hcall-tce");
938 add_str(hypertas, "hcall-vio");
939 add_str(hypertas, "hcall-splpar");
10741314 940 add_str(hypertas, "hcall-join");
3f5dabce
DG
941 add_str(hypertas, "hcall-bulk");
942 add_str(hypertas, "hcall-set-mode");
943 add_str(hypertas, "hcall-sprg0");
944 add_str(hypertas, "hcall-copy");
945 add_str(hypertas, "hcall-debug");
c24ba3d0 946 add_str(hypertas, "hcall-vphn");
3f5dabce
DG
947 add_str(qemu_hypertas, "hcall-memop1");
948
949 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
950 add_str(hypertas, "hcall-multi-tce");
951 }
30f4b05b
DG
952
953 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
954 add_str(hypertas, "hcall-hpt-resize");
955 }
956
3f5dabce
DG
957 _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
958 hypertas->str, hypertas->len));
959 g_string_free(hypertas, TRUE);
960 _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
961 qemu_hypertas->str, qemu_hypertas->len));
962 g_string_free(qemu_hypertas, TRUE);
963
964 _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
965 refpoints, sizeof(refpoints)));
966
da9f80fb
SP
967 _FDT(fdt_setprop(fdt, rtas, "ibm,max-associativity-domains",
968 maxdomains, sizeof(maxdomains)));
969
3f5dabce
DG
970 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
971 RTAS_ERROR_LOG_MAX));
972 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
973 RTAS_EVENT_SCAN_RATE));
974
4f441474
DG
975 g_assert(msi_nonbroken);
976 _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
3f5dabce
DG
977
978 /*
979 * According to PAPR, rtas ibm,os-term does not guarantee a return
980 * back to the guest cpu.
981 *
982 * While an additional ibm,extended-os-term property indicates
983 * that rtas call return will always occur. Set this property.
984 */
985 _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
986
987 _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
988 lrdr_capacity, sizeof(lrdr_capacity)));
989
990 spapr_dt_rtas_tokens(fdt, rtas);
991}
992
db592b5b
CLG
993/*
994 * Prepare ibm,arch-vec-5-platform-support, which indicates the MMU
995 * and the XIVE features that the guest may request and thus the valid
996 * values for bytes 23..26 of option vector 5:
997 */
ce2918cb 998static void spapr_dt_ov5_platform_support(SpaprMachineState *spapr, void *fdt,
db592b5b 999 int chosen)
9fb4541f 1000{
545d6e2b
SJS
1001 PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
1002
f2b14e3a 1003 char val[2 * 4] = {
ca62823b 1004 23, 0x00, /* XICS / XIVE mode */
9fb4541f
SB
1005 24, 0x00, /* Hash/Radix, filled in below. */
1006 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
1007 26, 0x40, /* Radix options: GTSE == yes. */
1008 };
1009
ca62823b
DG
1010 if (spapr->irq->xics && spapr->irq->xive) {
1011 val[1] = SPAPR_OV5_XIVE_BOTH;
1012 } else if (spapr->irq->xive) {
1013 val[1] = SPAPR_OV5_XIVE_EXPLOIT;
1014 } else {
1015 assert(spapr->irq->xics);
1016 val[1] = SPAPR_OV5_XIVE_LEGACY;
1017 }
1018
7abd43ba
SJS
1019 if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1020 first_ppc_cpu->compat_pvr)) {
db592b5b
CLG
1021 /*
1022 * If we're in a pre POWER9 compat mode then the guest should
1023 * do hash and use the legacy interrupt mode
1024 */
ca62823b 1025 val[1] = SPAPR_OV5_XIVE_LEGACY; /* XICS */
7abd43ba
SJS
1026 val[3] = 0x00; /* Hash */
1027 } else if (kvm_enabled()) {
9fb4541f 1028 if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
f2b14e3a 1029 val[3] = 0x80; /* OV5_MMU_BOTH */
9fb4541f 1030 } else if (kvmppc_has_cap_mmu_radix()) {
f2b14e3a 1031 val[3] = 0x40; /* OV5_MMU_RADIX_300 */
9fb4541f 1032 } else {
f2b14e3a 1033 val[3] = 0x00; /* Hash */
9fb4541f
SB
1034 }
1035 } else {
7abd43ba
SJS
1036 /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
1037 val[3] = 0xC0;
9fb4541f
SB
1038 }
1039 _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
1040 val, sizeof(val)));
1041}
1042
ce2918cb 1043static void spapr_dt_chosen(SpaprMachineState *spapr, void *fdt)
7c866c6a
DG
1044{
1045 MachineState *machine = MACHINE(spapr);
6c3829a2 1046 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
7c866c6a
DG
1047 int chosen;
1048 const char *boot_device = machine->boot_order;
1049 char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
1050 size_t cb = 0;
907aac2f 1051 char *bootlist = get_boot_devices_list(&cb);
7c866c6a
DG
1052
1053 _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
1054
5ced7895
AK
1055 if (machine->kernel_cmdline && machine->kernel_cmdline[0]) {
1056 _FDT(fdt_setprop_string(fdt, chosen, "bootargs",
1057 machine->kernel_cmdline));
1058 }
1059 if (spapr->initrd_size) {
1060 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
1061 spapr->initrd_base));
1062 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
1063 spapr->initrd_base + spapr->initrd_size));
1064 }
7c866c6a
DG
1065
1066 if (spapr->kernel_size) {
87262806 1067 uint64_t kprop[2] = { cpu_to_be64(spapr->kernel_addr),
7c866c6a
DG
1068 cpu_to_be64(spapr->kernel_size) };
1069
1070 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
1071 &kprop, sizeof(kprop)));
1072 if (spapr->kernel_le) {
1073 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
1074 }
1075 }
1076 if (boot_menu) {
1077 _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
1078 }
1079 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1080 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1081 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1082
1083 if (cb && bootlist) {
1084 int i;
1085
1086 for (i = 0; i < cb; i++) {
1087 if (bootlist[i] == '\n') {
1088 bootlist[i] = ' ';
1089 }
1090 }
1091 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1092 }
1093
1094 if (boot_device && strlen(boot_device)) {
1095 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1096 }
1097
1098 if (!spapr->has_graphics && stdout_path) {
90ee4e01
ND
1099 /*
1100 * "linux,stdout-path" and "stdout" properties are deprecated by linux
1101 * kernel. New platforms should only use the "stdout-path" property. Set
1102 * the new property and continue using older property to remain
1103 * compatible with the existing firmware.
1104 */
7c866c6a 1105 _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
90ee4e01 1106 _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path));
7c866c6a
DG
1107 }
1108
6c3829a2
AK
1109 /* We can deal with BAR reallocation just fine, advertise it to the guest */
1110 if (smc->linux_pci_probe) {
1111 _FDT(fdt_setprop_cell(fdt, chosen, "linux,pci-probe-only", 0));
1112 }
1113
db592b5b 1114 spapr_dt_ov5_platform_support(spapr, fdt, chosen);
9fb4541f 1115
7c866c6a
DG
1116 g_free(stdout_path);
1117 g_free(bootlist);
1118}
1119
ce2918cb 1120static void spapr_dt_hypervisor(SpaprMachineState *spapr, void *fdt)
fca5f2dc
DG
1121{
1122 /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1123 * KVM to work under pHyp with some guest co-operation */
1124 int hypervisor;
1125 uint8_t hypercall[16];
1126
1127 _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1128 /* indicate KVM hypercall interface */
1129 _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1130 if (kvmppc_has_cap_fixup_hcalls()) {
1131 /*
1132 * Older KVM versions with older guest kernels were broken
1133 * with the magic page, don't allow the guest to map it.
1134 */
1135 if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1136 sizeof(hypercall))) {
1137 _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1138 hypercall, sizeof(hypercall)));
1139 }
1140 }
1141}
1142
0c21e073 1143void *spapr_build_fdt(SpaprMachineState *spapr, bool reset, size_t space)
a3467baa 1144{
c86c1aff 1145 MachineState *machine = MACHINE(spapr);
3c0c47e3 1146 MachineClass *mc = MACHINE_GET_CLASS(machine);
ce2918cb 1147 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
7c866c6a 1148 int ret;
a3467baa 1149 void *fdt;
ce2918cb 1150 SpaprPhbState *phb;
398a0bd5 1151 char *buf;
a3467baa 1152
97b32a6a
DG
1153 fdt = g_malloc0(space);
1154 _FDT((fdt_create_empty_tree(fdt, space)));
a3467baa 1155
398a0bd5
DG
1156 /* Root node */
1157 _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1158 _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1159 _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1160
0a794529 1161 /* Guest UUID & Name*/
398a0bd5 1162 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
398a0bd5
DG
1163 _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1164 if (qemu_uuid_set) {
1165 _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1166 }
1167 g_free(buf);
1168
1169 if (qemu_get_vm_name()) {
1170 _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1171 qemu_get_vm_name()));
1172 }
1173
0a794529
DG
1174 /* Host Model & Serial Number */
1175 if (spapr->host_model) {
1176 _FDT(fdt_setprop_string(fdt, 0, "host-model", spapr->host_model));
1177 } else if (smc->broken_host_serial_model && kvmppc_get_host_model(&buf)) {
1178 _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1179 g_free(buf);
1180 }
1181
1182 if (spapr->host_serial) {
1183 _FDT(fdt_setprop_string(fdt, 0, "host-serial", spapr->host_serial));
1184 } else if (smc->broken_host_serial_model && kvmppc_get_host_serial(&buf)) {
1185 _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1186 g_free(buf);
1187 }
1188
398a0bd5
DG
1189 _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1190 _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
4040ab72 1191
fc7e0765 1192 /* /interrupt controller */
05289273 1193 spapr_irq_dt(spapr, spapr_max_server_number(spapr), fdt, PHANDLE_INTC);
fc7e0765 1194
e8f986fc
BR
1195 ret = spapr_populate_memory(spapr, fdt);
1196 if (ret < 0) {
ce9863b7 1197 error_report("couldn't setup memory nodes in fdt");
e8f986fc 1198 exit(1);
7f763a5d
DG
1199 }
1200
bf5a6696
DG
1201 /* /vdevice */
1202 spapr_dt_vdevice(spapr->vio_bus, fdt);
4040ab72 1203
4d9392be
TH
1204 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1205 ret = spapr_rng_populate_dt(fdt);
1206 if (ret < 0) {
ce9863b7 1207 error_report("could not set up rng device in the fdt");
4d9392be
TH
1208 exit(1);
1209 }
1210 }
1211
3384f95c 1212 QLIST_FOREACH(phb, &spapr->phbs, list) {
8cbe71ec 1213 ret = spapr_dt_phb(spapr, phb, PHANDLE_INTC, fdt, NULL);
da34fed7
TH
1214 if (ret < 0) {
1215 error_report("couldn't setup PCI devices in fdt");
1216 exit(1);
1217 }
3384f95c
DG
1218 }
1219
0da6f3fe
BR
1220 /* cpus */
1221 spapr_populate_cpus_dt_node(fdt, spapr);
6e806cc3 1222
c20d332a 1223 if (smc->dr_lmb_enabled) {
9e7d38e8 1224 _FDT(spapr_dt_drc(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
c20d332a
BR
1225 }
1226
c5514d0e 1227 if (mc->has_hotpluggable_cpus) {
af81cf32 1228 int offset = fdt_path_offset(fdt, "/cpus");
9e7d38e8 1229 ret = spapr_dt_drc(fdt, offset, NULL, SPAPR_DR_CONNECTOR_TYPE_CPU);
af81cf32
BR
1230 if (ret < 0) {
1231 error_report("Couldn't set up CPU DR device tree properties");
1232 exit(1);
1233 }
1234 }
1235
ffb1e275 1236 /* /event-sources */
ffbb1705 1237 spapr_dt_events(spapr, fdt);
ffb1e275 1238
3f5dabce
DG
1239 /* /rtas */
1240 spapr_dt_rtas(spapr, fdt);
1241
7c866c6a 1242 /* /chosen */
a49f62b9
AK
1243 if (reset) {
1244 spapr_dt_chosen(spapr, fdt);
1245 }
cf6e5223 1246
fca5f2dc
DG
1247 /* /hypervisor */
1248 if (kvm_enabled()) {
1249 spapr_dt_hypervisor(spapr, fdt);
1250 }
1251
cf6e5223 1252 /* Build memory reserve map */
a49f62b9
AK
1253 if (reset) {
1254 if (spapr->kernel_size) {
87262806
AK
1255 _FDT((fdt_add_mem_rsv(fdt, spapr->kernel_addr,
1256 spapr->kernel_size)));
a49f62b9
AK
1257 }
1258 if (spapr->initrd_size) {
1259 _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base,
1260 spapr->initrd_size)));
1261 }
cf6e5223
DG
1262 }
1263
6787d27b
MR
1264 /* ibm,client-architecture-support updates */
1265 ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
1266 if (ret < 0) {
1267 error_report("couldn't setup CAS properties fdt");
1268 exit(1);
1269 }
1270
3998ccd0 1271 if (smc->dr_phb_enabled) {
9e7d38e8 1272 ret = spapr_dt_drc(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_PHB);
3998ccd0
NF
1273 if (ret < 0) {
1274 error_report("Couldn't set up PHB DR device tree properties");
1275 exit(1);
1276 }
1277 }
1278
ee3a71e3
SB
1279 /* NVDIMM devices */
1280 if (mc->nvdimm_supported) {
1281 spapr_dt_persistent_memory(fdt);
1282 }
1283
997b6cfc 1284 return fdt;
9fdf0c29
DG
1285}
1286
1287static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1288{
87262806
AK
1289 SpaprMachineState *spapr = opaque;
1290
1291 return (addr & 0x0fffffff) + spapr->kernel_addr;
9fdf0c29
DG
1292}
1293
1d1be34d
DG
1294static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1295 PowerPCCPU *cpu)
9fdf0c29 1296{
1b14670a
AF
1297 CPUPPCState *env = &cpu->env;
1298
8d04fb55
JK
1299 /* The TCG path should also be holding the BQL at this point */
1300 g_assert(qemu_mutex_iothread_locked());
1301
efcb9383
DG
1302 if (msr_pr) {
1303 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1304 env->gpr[3] = H_PRIVILEGE;
1305 } else {
aa100fa4 1306 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 1307 }
9fdf0c29
DG
1308}
1309
00fd075e
BH
1310struct LPCRSyncState {
1311 target_ulong value;
1312 target_ulong mask;
1313};
1314
1315static void do_lpcr_sync(CPUState *cs, run_on_cpu_data arg)
1316{
1317 struct LPCRSyncState *s = arg.host_ptr;
1318 PowerPCCPU *cpu = POWERPC_CPU(cs);
1319 CPUPPCState *env = &cpu->env;
1320 target_ulong lpcr;
1321
1322 cpu_synchronize_state(cs);
1323 lpcr = env->spr[SPR_LPCR];
1324 lpcr &= ~s->mask;
1325 lpcr |= s->value;
1326 ppc_store_lpcr(cpu, lpcr);
1327}
1328
1329void spapr_set_all_lpcrs(target_ulong value, target_ulong mask)
1330{
1331 CPUState *cs;
1332 struct LPCRSyncState s = {
1333 .value = value,
1334 .mask = mask
1335 };
1336 CPU_FOREACH(cs) {
1337 run_on_cpu(cs, do_lpcr_sync, RUN_ON_CPU_HOST_PTR(&s));
1338 }
1339}
1340
79825f4d 1341static void spapr_get_pate(PPCVirtualHypervisor *vhyp, ppc_v3_pate_t *entry)
9861bb3e 1342{
ce2918cb 1343 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
9861bb3e 1344
79825f4d
BH
1345 /* Copy PATE1:GR into PATE0:HR */
1346 entry->dw0 = spapr->patb_entry & PATE0_HR;
1347 entry->dw1 = spapr->patb_entry;
9861bb3e
SJS
1348}
1349
e6b8fd24
SMJ
1350#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1351#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1352#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1353#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1354#define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1355
715c5407
DG
1356/*
1357 * Get the fd to access the kernel htab, re-opening it if necessary
1358 */
ce2918cb 1359static int get_htab_fd(SpaprMachineState *spapr)
715c5407 1360{
14b0d748
GK
1361 Error *local_err = NULL;
1362
715c5407
DG
1363 if (spapr->htab_fd >= 0) {
1364 return spapr->htab_fd;
1365 }
1366
14b0d748 1367 spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
715c5407 1368 if (spapr->htab_fd < 0) {
14b0d748 1369 error_report_err(local_err);
715c5407
DG
1370 }
1371
1372 return spapr->htab_fd;
1373}
1374
ce2918cb 1375void close_htab_fd(SpaprMachineState *spapr)
715c5407
DG
1376{
1377 if (spapr->htab_fd >= 0) {
1378 close(spapr->htab_fd);
1379 }
1380 spapr->htab_fd = -1;
1381}
1382
e57ca75c
DG
1383static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1384{
ce2918cb 1385 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
e57ca75c
DG
1386
1387 return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1388}
1389
1ec26c75
GK
1390static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1391{
ce2918cb 1392 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1ec26c75
GK
1393
1394 assert(kvm_enabled());
1395
1396 if (!spapr->htab) {
1397 return 0;
1398 }
1399
1400 return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1401}
1402
e57ca75c
DG
1403static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1404 hwaddr ptex, int n)
1405{
ce2918cb 1406 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
e57ca75c
DG
1407 hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1408
1409 if (!spapr->htab) {
1410 /*
1411 * HTAB is controlled by KVM. Fetch into temporary buffer
1412 */
1413 ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1414 kvmppc_read_hptes(hptes, ptex, n);
1415 return hptes;
1416 }
1417
1418 /*
1419 * HTAB is controlled by QEMU. Just point to the internally
1420 * accessible PTEG.
1421 */
1422 return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1423}
1424
1425static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1426 const ppc_hash_pte64_t *hptes,
1427 hwaddr ptex, int n)
1428{
ce2918cb 1429 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
e57ca75c
DG
1430
1431 if (!spapr->htab) {
1432 g_free((void *)hptes);
1433 }
1434
1435 /* Nothing to do for qemu managed HPT */
1436}
1437
a2dd4e83
BH
1438void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex,
1439 uint64_t pte0, uint64_t pte1)
e57ca75c 1440{
a2dd4e83 1441 SpaprMachineState *spapr = SPAPR_MACHINE(cpu->vhyp);
e57ca75c
DG
1442 hwaddr offset = ptex * HASH_PTE_SIZE_64;
1443
1444 if (!spapr->htab) {
1445 kvmppc_write_hpte(ptex, pte0, pte1);
1446 } else {
3054b0ca
BH
1447 if (pte0 & HPTE64_V_VALID) {
1448 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1449 /*
1450 * When setting valid, we write PTE1 first. This ensures
1451 * proper synchronization with the reading code in
1452 * ppc_hash64_pteg_search()
1453 */
1454 smp_wmb();
1455 stq_p(spapr->htab + offset, pte0);
1456 } else {
1457 stq_p(spapr->htab + offset, pte0);
1458 /*
1459 * When clearing it we set PTE0 first. This ensures proper
1460 * synchronization with the reading code in
1461 * ppc_hash64_pteg_search()
1462 */
1463 smp_wmb();
1464 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1465 }
e57ca75c
DG
1466 }
1467}
1468
a2dd4e83
BH
1469static void spapr_hpte_set_c(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1470 uint64_t pte1)
1471{
1472 hwaddr offset = ptex * HASH_PTE_SIZE_64 + 15;
1473 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1474
1475 if (!spapr->htab) {
1476 /* There should always be a hash table when this is called */
1477 error_report("spapr_hpte_set_c called with no hash table !");
1478 return;
1479 }
1480
1481 /* The HW performs a non-atomic byte update */
1482 stb_p(spapr->htab + offset, (pte1 & 0xff) | 0x80);
1483}
1484
1485static void spapr_hpte_set_r(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1486 uint64_t pte1)
1487{
1488 hwaddr offset = ptex * HASH_PTE_SIZE_64 + 14;
1489 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1490
1491 if (!spapr->htab) {
1492 /* There should always be a hash table when this is called */
1493 error_report("spapr_hpte_set_r called with no hash table !");
1494 return;
1495 }
1496
1497 /* The HW performs a non-atomic byte update */
1498 stb_p(spapr->htab + offset, ((pte1 >> 8) & 0xff) | 0x01);
1499}
1500
0b0b8310 1501int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
8dfe8e7f
DG
1502{
1503 int shift;
1504
1505 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1506 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1507 * that's much more than is needed for Linux guests */
1508 shift = ctz64(pow2ceil(ramsize)) - 7;
1509 shift = MAX(shift, 18); /* Minimum architected size */
1510 shift = MIN(shift, 46); /* Maximum architected size */
1511 return shift;
1512}
1513
ce2918cb 1514void spapr_free_hpt(SpaprMachineState *spapr)
06ec79e8
BR
1515{
1516 g_free(spapr->htab);
1517 spapr->htab = NULL;
1518 spapr->htab_shift = 0;
1519 close_htab_fd(spapr);
1520}
1521
ce2918cb 1522void spapr_reallocate_hpt(SpaprMachineState *spapr, int shift,
2772cf6b 1523 Error **errp)
7f763a5d 1524{
c5f54f3e
DG
1525 long rc;
1526
1527 /* Clean up any HPT info from a previous boot */
06ec79e8 1528 spapr_free_hpt(spapr);
c5f54f3e
DG
1529
1530 rc = kvmppc_reset_htab(shift);
1531 if (rc < 0) {
1532 /* kernel-side HPT needed, but couldn't allocate one */
1533 error_setg_errno(errp, errno,
1534 "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1535 shift);
1536 /* This is almost certainly fatal, but if the caller really
1537 * wants to carry on with shift == 0, it's welcome to try */
1538 } else if (rc > 0) {
1539 /* kernel-side HPT allocated */
1540 if (rc != shift) {
1541 error_setg(errp,
1542 "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1543 shift, rc);
7735feda
BR
1544 }
1545
7f763a5d 1546 spapr->htab_shift = shift;
c18ad9a5 1547 spapr->htab = NULL;
b817772a 1548 } else {
c5f54f3e
DG
1549 /* kernel-side HPT not needed, allocate in userspace instead */
1550 size_t size = 1ULL << shift;
1551 int i;
b817772a 1552
c5f54f3e
DG
1553 spapr->htab = qemu_memalign(size, size);
1554 if (!spapr->htab) {
1555 error_setg_errno(errp, errno,
1556 "Could not allocate HPT of order %d", shift);
1557 return;
7735feda
BR
1558 }
1559
c5f54f3e
DG
1560 memset(spapr->htab, 0, size);
1561 spapr->htab_shift = shift;
e6b8fd24 1562
c5f54f3e
DG
1563 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1564 DIRTY_HPTE(HPTE(spapr->htab, i));
e6b8fd24 1565 }
7f763a5d 1566 }
ee4d9ecc 1567 /* We're setting up a hash table, so that means we're not radix */
176dccee 1568 spapr->patb_entry = 0;
00fd075e 1569 spapr_set_all_lpcrs(0, LPCR_HR | LPCR_UPRT);
9fdf0c29
DG
1570}
1571
ce2918cb 1572void spapr_setup_hpt_and_vrma(SpaprMachineState *spapr)
b4db5413 1573{
2772cf6b
DG
1574 int hpt_shift;
1575
1576 if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
1577 || (spapr->cas_reboot
1578 && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
1579 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1580 } else {
768a20f3
DG
1581 uint64_t current_ram_size;
1582
1583 current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1584 hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
2772cf6b
DG
1585 }
1586 spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1587
b4db5413 1588 if (spapr->vrma_adjust) {
c86c1aff 1589 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
b4db5413
SJS
1590 spapr->htab_shift);
1591 }
b4db5413
SJS
1592}
1593
82512483
GK
1594static int spapr_reset_drcs(Object *child, void *opaque)
1595{
ce2918cb
DG
1596 SpaprDrc *drc =
1597 (SpaprDrc *) object_dynamic_cast(child,
82512483
GK
1598 TYPE_SPAPR_DR_CONNECTOR);
1599
1600 if (drc) {
1601 spapr_drc_reset(drc);
1602 }
1603
1604 return 0;
1605}
1606
a0628599 1607static void spapr_machine_reset(MachineState *machine)
a3467baa 1608{
ce2918cb 1609 SpaprMachineState *spapr = SPAPR_MACHINE(machine);
182735ef 1610 PowerPCCPU *first_ppc_cpu;
744a928c 1611 hwaddr fdt_addr;
997b6cfc
DG
1612 void *fdt;
1613 int rc;
259186a7 1614
905db916 1615 kvmppc_svm_off(&error_fatal);
9f6edd06 1616 spapr_caps_apply(spapr);
33face6b 1617
1481fe5f
LV
1618 first_ppc_cpu = POWERPC_CPU(first_cpu);
1619 if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
ad99d04c
DG
1620 ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
1621 spapr->max_compat_pvr)) {
79825f4d
BH
1622 /*
1623 * If using KVM with radix mode available, VCPUs can be started
b4db5413 1624 * without a HPT because KVM will start them in radix mode.
79825f4d
BH
1625 * Set the GR bit in PATE so that we know there is no HPT.
1626 */
1627 spapr->patb_entry = PATE1_GR;
00fd075e 1628 spapr_set_all_lpcrs(LPCR_HR | LPCR_UPRT, LPCR_HR | LPCR_UPRT);
b4db5413 1629 } else {
b4db5413 1630 spapr_setup_hpt_and_vrma(spapr);
c5f54f3e 1631 }
a3467baa 1632
25c9780d
DG
1633 qemu_devices_reset();
1634
79825f4d
BH
1635 /*
1636 * If this reset wasn't generated by CAS, we should reset our
1637 * negotiated options and start from scratch
1638 */
9012a53f
GK
1639 if (!spapr->cas_reboot) {
1640 spapr_ovec_cleanup(spapr->ov5_cas);
1641 spapr->ov5_cas = spapr_ovec_new();
1642
ce03a193 1643 ppc_set_compat_all(spapr->max_compat_pvr, &error_fatal);
9012a53f
GK
1644 }
1645
b2e22477
CLG
1646 /*
1647 * This is fixing some of the default configuration of the XIVE
1648 * devices. To be called after the reset of the machine devices.
1649 */
1650 spapr_irq_reset(spapr, &error_fatal);
1651
23ff81bd
GK
1652 /*
1653 * There is no CAS under qtest. Simulate one to please the code that
1654 * depends on spapr->ov5_cas. This is especially needed to test device
1655 * unplug, so we do that before resetting the DRCs.
1656 */
1657 if (qtest_enabled()) {
1658 spapr_ovec_cleanup(spapr->ov5_cas);
1659 spapr->ov5_cas = spapr_ovec_clone(spapr->ov5);
1660 }
1661
82512483
GK
1662 /* DRC reset may cause a device to be unplugged. This will cause troubles
1663 * if this device is used by another device (eg, a running vhost backend
1664 * will crash QEMU if the DIMM holding the vring goes away). To avoid such
1665 * situations, we reset DRCs after all devices have been reset.
1666 */
1667 object_child_foreach_recursive(object_get_root(), spapr_reset_drcs, NULL);
1668
56258174 1669 spapr_clear_pending_events(spapr);
a3467baa 1670
b7d1f77a
BH
1671 /*
1672 * We place the device tree and RTAS just below either the top of the RMA,
df269271 1673 * or just below 2GB, whichever is lower, so that it can be
b7d1f77a
BH
1674 * processed with 32-bit real mode code if necessary
1675 */
744a928c 1676 fdt_addr = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FDT_MAX_SIZE;
b7d1f77a 1677
97b32a6a 1678 fdt = spapr_build_fdt(spapr, true, FDT_MAX_SIZE);
a3467baa 1679
997b6cfc
DG
1680 rc = fdt_pack(fdt);
1681
1682 /* Should only fail if we've built a corrupted tree */
1683 assert(rc == 0);
1684
997b6cfc
DG
1685 /* Load the fdt */
1686 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
cae172ab 1687 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
fea35ca4
AK
1688 g_free(spapr->fdt_blob);
1689 spapr->fdt_size = fdt_totalsize(fdt);
1690 spapr->fdt_initial_size = spapr->fdt_size;
1691 spapr->fdt_blob = fdt;
997b6cfc 1692
a3467baa 1693 /* Set up the entry state */
84369f63 1694 spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT, fdt_addr);
182735ef 1695 first_ppc_cpu->env.gpr[5] = 0;
a3467baa 1696
6787d27b 1697 spapr->cas_reboot = false;
9ac703ac
AP
1698
1699 spapr->mc_status = -1;
1700 spapr->guest_machine_check_addr = -1;
1701
1702 /* Signal all vCPUs waiting on this condition */
1703 qemu_cond_broadcast(&spapr->mc_delivery_cond);
2500fb42
AP
1704
1705 migrate_del_blocker(spapr->fwnmi_migration_blocker);
a3467baa
DG
1706}
1707
ce2918cb 1708static void spapr_create_nvram(SpaprMachineState *spapr)
639e8102 1709{
2ff3de68 1710 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 1711 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 1712
3978b863 1713 if (dinfo) {
6231a6da
MA
1714 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1715 &error_fatal);
639e8102
DG
1716 }
1717
1718 qdev_init_nofail(dev);
1719
ce2918cb 1720 spapr->nvram = (struct SpaprNvram *)dev;
639e8102
DG
1721}
1722
ce2918cb 1723static void spapr_rtc_create(SpaprMachineState *spapr)
28df36a1 1724{
f6d4dca8
TH
1725 object_initialize_child(OBJECT(spapr), "rtc",
1726 &spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC,
1727 &error_fatal, NULL);
147ff807
CLG
1728 object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
1729 &error_fatal);
1730 object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1731 "date", &error_fatal);
28df36a1
DG
1732}
1733
8c57b867 1734/* Returns whether we want to use VGA or not */
14c6a894 1735static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
f28359d8 1736{
8c57b867 1737 switch (vga_interface_type) {
8c57b867 1738 case VGA_NONE:
7effdaa3
MW
1739 return false;
1740 case VGA_DEVICE:
1741 return true;
1ddcae82 1742 case VGA_STD:
b798c190 1743 case VGA_VIRTIO:
6e66d0c6 1744 case VGA_CIRRUS:
1ddcae82 1745 return pci_vga_init(pci_bus) != NULL;
8c57b867 1746 default:
14c6a894
DG
1747 error_setg(errp,
1748 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1749 return false;
f28359d8 1750 }
f28359d8
LZ
1751}
1752
4e5fe368
SJS
1753static int spapr_pre_load(void *opaque)
1754{
1755 int rc;
1756
1757 rc = spapr_caps_pre_load(opaque);
1758 if (rc) {
1759 return rc;
1760 }
1761
1762 return 0;
1763}
1764
880ae7de
DG
1765static int spapr_post_load(void *opaque, int version_id)
1766{
ce2918cb 1767 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
880ae7de
DG
1768 int err = 0;
1769
be85537d
DG
1770 err = spapr_caps_post_migration(spapr);
1771 if (err) {
1772 return err;
1773 }
1774
e502202c
CLG
1775 /*
1776 * In earlier versions, there was no separate qdev for the PAPR
880ae7de
DG
1777 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1778 * So when migrating from those versions, poke the incoming offset
e502202c
CLG
1779 * value into the RTC device
1780 */
880ae7de 1781 if (version_id < 3) {
147ff807 1782 err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
e502202c
CLG
1783 if (err) {
1784 return err;
1785 }
880ae7de
DG
1786 }
1787
0c86b2df 1788 if (kvm_enabled() && spapr->patb_entry) {
d39c90f5 1789 PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
79825f4d 1790 bool radix = !!(spapr->patb_entry & PATE1_GR);
d39c90f5 1791 bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
00fd075e
BH
1792
1793 /*
1794 * Update LPCR:HR and UPRT as they may not be set properly in
1795 * the stream
1796 */
1797 spapr_set_all_lpcrs(radix ? (LPCR_HR | LPCR_UPRT) : 0,
1798 LPCR_HR | LPCR_UPRT);
d39c90f5
BR
1799
1800 err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1801 if (err) {
1802 error_report("Process table config unsupported by the host");
1803 return -EINVAL;
1804 }
1805 }
1806
1c53b06c
CLG
1807 err = spapr_irq_post_load(spapr, version_id);
1808 if (err) {
1809 return err;
1810 }
1811
880ae7de
DG
1812 return err;
1813}
1814
4e5fe368
SJS
1815static int spapr_pre_save(void *opaque)
1816{
1817 int rc;
1818
1819 rc = spapr_caps_pre_save(opaque);
1820 if (rc) {
1821 return rc;
1822 }
1823
1824 return 0;
1825}
1826
880ae7de
DG
1827static bool version_before_3(void *opaque, int version_id)
1828{
1829 return version_id < 3;
1830}
1831
fd38804b
DHB
1832static bool spapr_pending_events_needed(void *opaque)
1833{
ce2918cb 1834 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
fd38804b
DHB
1835 return !QTAILQ_EMPTY(&spapr->pending_events);
1836}
1837
1838static const VMStateDescription vmstate_spapr_event_entry = {
1839 .name = "spapr_event_log_entry",
1840 .version_id = 1,
1841 .minimum_version_id = 1,
1842 .fields = (VMStateField[]) {
ce2918cb
DG
1843 VMSTATE_UINT32(summary, SpaprEventLogEntry),
1844 VMSTATE_UINT32(extended_length, SpaprEventLogEntry),
1845 VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, SpaprEventLogEntry, 0,
5341258e 1846 NULL, extended_length),
fd38804b
DHB
1847 VMSTATE_END_OF_LIST()
1848 },
1849};
1850
1851static const VMStateDescription vmstate_spapr_pending_events = {
1852 .name = "spapr_pending_events",
1853 .version_id = 1,
1854 .minimum_version_id = 1,
1855 .needed = spapr_pending_events_needed,
1856 .fields = (VMStateField[]) {
ce2918cb
DG
1857 VMSTATE_QTAILQ_V(pending_events, SpaprMachineState, 1,
1858 vmstate_spapr_event_entry, SpaprEventLogEntry, next),
fd38804b
DHB
1859 VMSTATE_END_OF_LIST()
1860 },
1861};
1862
62ef3760
MR
1863static bool spapr_ov5_cas_needed(void *opaque)
1864{
ce2918cb
DG
1865 SpaprMachineState *spapr = opaque;
1866 SpaprOptionVector *ov5_mask = spapr_ovec_new();
62ef3760
MR
1867 bool cas_needed;
1868
ce2918cb 1869 /* Prior to the introduction of SpaprOptionVector, we had two option
62ef3760
MR
1870 * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1871 * Both of these options encode machine topology into the device-tree
1872 * in such a way that the now-booted OS should still be able to interact
1873 * appropriately with QEMU regardless of what options were actually
1874 * negotiatied on the source side.
1875 *
1876 * As such, we can avoid migrating the CAS-negotiated options if these
1877 * are the only options available on the current machine/platform.
1878 * Since these are the only options available for pseries-2.7 and
1879 * earlier, this allows us to maintain old->new/new->old migration
1880 * compatibility.
1881 *
1882 * For QEMU 2.8+, there are additional CAS-negotiatable options available
1883 * via default pseries-2.8 machines and explicit command-line parameters.
1884 * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1885 * of the actual CAS-negotiated values to continue working properly. For
1886 * example, availability of memory unplug depends on knowing whether
1887 * OV5_HP_EVT was negotiated via CAS.
1888 *
1889 * Thus, for any cases where the set of available CAS-negotiatable
1890 * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
aef19c04
GK
1891 * include the CAS-negotiated options in the migration stream, unless
1892 * if they affect boot time behaviour only.
62ef3760
MR
1893 */
1894 spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
1895 spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
aef19c04 1896 spapr_ovec_set(ov5_mask, OV5_DRMEM_V2);
62ef3760 1897
d1d32d62
DG
1898 /* We need extra information if we have any bits outside the mask
1899 * defined above */
1900 cas_needed = !spapr_ovec_subset(spapr->ov5, ov5_mask);
62ef3760
MR
1901
1902 spapr_ovec_cleanup(ov5_mask);
62ef3760
MR
1903
1904 return cas_needed;
1905}
1906
1907static const VMStateDescription vmstate_spapr_ov5_cas = {
1908 .name = "spapr_option_vector_ov5_cas",
1909 .version_id = 1,
1910 .minimum_version_id = 1,
1911 .needed = spapr_ov5_cas_needed,
1912 .fields = (VMStateField[]) {
ce2918cb
DG
1913 VMSTATE_STRUCT_POINTER_V(ov5_cas, SpaprMachineState, 1,
1914 vmstate_spapr_ovec, SpaprOptionVector),
62ef3760
MR
1915 VMSTATE_END_OF_LIST()
1916 },
1917};
1918
9861bb3e
SJS
1919static bool spapr_patb_entry_needed(void *opaque)
1920{
ce2918cb 1921 SpaprMachineState *spapr = opaque;
9861bb3e
SJS
1922
1923 return !!spapr->patb_entry;
1924}
1925
1926static const VMStateDescription vmstate_spapr_patb_entry = {
1927 .name = "spapr_patb_entry",
1928 .version_id = 1,
1929 .minimum_version_id = 1,
1930 .needed = spapr_patb_entry_needed,
1931 .fields = (VMStateField[]) {
ce2918cb 1932 VMSTATE_UINT64(patb_entry, SpaprMachineState),
9861bb3e
SJS
1933 VMSTATE_END_OF_LIST()
1934 },
1935};
1936
82cffa2e
CLG
1937static bool spapr_irq_map_needed(void *opaque)
1938{
ce2918cb 1939 SpaprMachineState *spapr = opaque;
82cffa2e
CLG
1940
1941 return spapr->irq_map && !bitmap_empty(spapr->irq_map, spapr->irq_map_nr);
1942}
1943
1944static const VMStateDescription vmstate_spapr_irq_map = {
1945 .name = "spapr_irq_map",
1946 .version_id = 1,
1947 .minimum_version_id = 1,
1948 .needed = spapr_irq_map_needed,
1949 .fields = (VMStateField[]) {
ce2918cb 1950 VMSTATE_BITMAP(irq_map, SpaprMachineState, 0, irq_map_nr),
82cffa2e
CLG
1951 VMSTATE_END_OF_LIST()
1952 },
1953};
1954
fea35ca4
AK
1955static bool spapr_dtb_needed(void *opaque)
1956{
ce2918cb 1957 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(opaque);
fea35ca4
AK
1958
1959 return smc->update_dt_enabled;
1960}
1961
1962static int spapr_dtb_pre_load(void *opaque)
1963{
ce2918cb 1964 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
fea35ca4
AK
1965
1966 g_free(spapr->fdt_blob);
1967 spapr->fdt_blob = NULL;
1968 spapr->fdt_size = 0;
1969
1970 return 0;
1971}
1972
1973static const VMStateDescription vmstate_spapr_dtb = {
1974 .name = "spapr_dtb",
1975 .version_id = 1,
1976 .minimum_version_id = 1,
1977 .needed = spapr_dtb_needed,
1978 .pre_load = spapr_dtb_pre_load,
1979 .fields = (VMStateField[]) {
ce2918cb
DG
1980 VMSTATE_UINT32(fdt_initial_size, SpaprMachineState),
1981 VMSTATE_UINT32(fdt_size, SpaprMachineState),
1982 VMSTATE_VBUFFER_ALLOC_UINT32(fdt_blob, SpaprMachineState, 0, NULL,
fea35ca4
AK
1983 fdt_size),
1984 VMSTATE_END_OF_LIST()
1985 },
1986};
1987
2500fb42
AP
1988static bool spapr_fwnmi_needed(void *opaque)
1989{
1990 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
1991
1992 return spapr->guest_machine_check_addr != -1;
1993}
1994
1995static int spapr_fwnmi_pre_save(void *opaque)
1996{
1997 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
1998
1999 /*
2000 * Check if machine check handling is in progress and print a
2001 * warning message.
2002 */
2003 if (spapr->mc_status != -1) {
2004 warn_report("A machine check is being handled during migration. The"
2005 "handler may run and log hardware error on the destination");
2006 }
2007
2008 return 0;
2009}
2010
2011static const VMStateDescription vmstate_spapr_machine_check = {
2012 .name = "spapr_machine_check",
2013 .version_id = 1,
2014 .minimum_version_id = 1,
2015 .needed = spapr_fwnmi_needed,
2016 .pre_save = spapr_fwnmi_pre_save,
2017 .fields = (VMStateField[]) {
2018 VMSTATE_UINT64(guest_machine_check_addr, SpaprMachineState),
2019 VMSTATE_INT32(mc_status, SpaprMachineState),
2020 VMSTATE_END_OF_LIST()
2021 },
2022};
2023
4be21d56
DG
2024static const VMStateDescription vmstate_spapr = {
2025 .name = "spapr",
880ae7de 2026 .version_id = 3,
4be21d56 2027 .minimum_version_id = 1,
4e5fe368 2028 .pre_load = spapr_pre_load,
880ae7de 2029 .post_load = spapr_post_load,
4e5fe368 2030 .pre_save = spapr_pre_save,
3aff6c2f 2031 .fields = (VMStateField[]) {
880ae7de
DG
2032 /* used to be @next_irq */
2033 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
4be21d56
DG
2034
2035 /* RTC offset */
ce2918cb 2036 VMSTATE_UINT64_TEST(rtc_offset, SpaprMachineState, version_before_3),
880ae7de 2037
ce2918cb 2038 VMSTATE_PPC_TIMEBASE_V(tb, SpaprMachineState, 2),
4be21d56
DG
2039 VMSTATE_END_OF_LIST()
2040 },
62ef3760
MR
2041 .subsections = (const VMStateDescription*[]) {
2042 &vmstate_spapr_ov5_cas,
9861bb3e 2043 &vmstate_spapr_patb_entry,
fd38804b 2044 &vmstate_spapr_pending_events,
4e5fe368
SJS
2045 &vmstate_spapr_cap_htm,
2046 &vmstate_spapr_cap_vsx,
2047 &vmstate_spapr_cap_dfp,
8f38eaf8 2048 &vmstate_spapr_cap_cfpc,
09114fd8 2049 &vmstate_spapr_cap_sbbc,
4be8d4e7 2050 &vmstate_spapr_cap_ibs,
64d4a534 2051 &vmstate_spapr_cap_hpt_maxpagesize,
82cffa2e 2052 &vmstate_spapr_irq_map,
b9a477b7 2053 &vmstate_spapr_cap_nested_kvm_hv,
fea35ca4 2054 &vmstate_spapr_dtb,
c982f5cf 2055 &vmstate_spapr_cap_large_decr,
8ff43ee4 2056 &vmstate_spapr_cap_ccf_assist,
9d953ce4 2057 &vmstate_spapr_cap_fwnmi,
2500fb42 2058 &vmstate_spapr_machine_check,
62ef3760
MR
2059 NULL
2060 }
4be21d56
DG
2061};
2062
4be21d56
DG
2063static int htab_save_setup(QEMUFile *f, void *opaque)
2064{
ce2918cb 2065 SpaprMachineState *spapr = opaque;
4be21d56 2066
4be21d56 2067 /* "Iteration" header */
3a384297
BR
2068 if (!spapr->htab_shift) {
2069 qemu_put_be32(f, -1);
2070 } else {
2071 qemu_put_be32(f, spapr->htab_shift);
2072 }
4be21d56 2073
e68cb8b4
AK
2074 if (spapr->htab) {
2075 spapr->htab_save_index = 0;
2076 spapr->htab_first_pass = true;
2077 } else {
3a384297
BR
2078 if (spapr->htab_shift) {
2079 assert(kvm_enabled());
2080 }
e68cb8b4
AK
2081 }
2082
2083
4be21d56
DG
2084 return 0;
2085}
2086
ce2918cb 2087static void htab_save_chunk(QEMUFile *f, SpaprMachineState *spapr,
332f7721
GK
2088 int chunkstart, int n_valid, int n_invalid)
2089{
2090 qemu_put_be32(f, chunkstart);
2091 qemu_put_be16(f, n_valid);
2092 qemu_put_be16(f, n_invalid);
2093 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
2094 HASH_PTE_SIZE_64 * n_valid);
2095}
2096
2097static void htab_save_end_marker(QEMUFile *f)
2098{
2099 qemu_put_be32(f, 0);
2100 qemu_put_be16(f, 0);
2101 qemu_put_be16(f, 0);
2102}
2103
ce2918cb 2104static void htab_save_first_pass(QEMUFile *f, SpaprMachineState *spapr,
4be21d56
DG
2105 int64_t max_ns)
2106{
378bc217 2107 bool has_timeout = max_ns != -1;
4be21d56
DG
2108 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2109 int index = spapr->htab_save_index;
bc72ad67 2110 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
2111
2112 assert(spapr->htab_first_pass);
2113
2114 do {
2115 int chunkstart;
2116
2117 /* Consume invalid HPTEs */
2118 while ((index < htabslots)
2119 && !HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 2120 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 2121 index++;
4be21d56
DG
2122 }
2123
2124 /* Consume valid HPTEs */
2125 chunkstart = index;
338c25b6 2126 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56 2127 && HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 2128 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 2129 index++;
4be21d56
DG
2130 }
2131
2132 if (index > chunkstart) {
2133 int n_valid = index - chunkstart;
2134
332f7721 2135 htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
4be21d56 2136
378bc217
DG
2137 if (has_timeout &&
2138 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2139 break;
2140 }
2141 }
2142 } while ((index < htabslots) && !qemu_file_rate_limit(f));
2143
2144 if (index >= htabslots) {
2145 assert(index == htabslots);
2146 index = 0;
2147 spapr->htab_first_pass = false;
2148 }
2149 spapr->htab_save_index = index;
2150}
2151
ce2918cb 2152static int htab_save_later_pass(QEMUFile *f, SpaprMachineState *spapr,
e68cb8b4 2153 int64_t max_ns)
4be21d56
DG
2154{
2155 bool final = max_ns < 0;
2156 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2157 int examined = 0, sent = 0;
2158 int index = spapr->htab_save_index;
bc72ad67 2159 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
2160
2161 assert(!spapr->htab_first_pass);
2162
2163 do {
2164 int chunkstart, invalidstart;
2165
2166 /* Consume non-dirty HPTEs */
2167 while ((index < htabslots)
2168 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
2169 index++;
2170 examined++;
2171 }
2172
2173 chunkstart = index;
2174 /* Consume valid dirty HPTEs */
338c25b6 2175 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
2176 && HPTE_DIRTY(HPTE(spapr->htab, index))
2177 && HPTE_VALID(HPTE(spapr->htab, index))) {
2178 CLEAN_HPTE(HPTE(spapr->htab, index));
2179 index++;
2180 examined++;
2181 }
2182
2183 invalidstart = index;
2184 /* Consume invalid dirty HPTEs */
338c25b6 2185 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
4be21d56
DG
2186 && HPTE_DIRTY(HPTE(spapr->htab, index))
2187 && !HPTE_VALID(HPTE(spapr->htab, index))) {
2188 CLEAN_HPTE(HPTE(spapr->htab, index));
2189 index++;
2190 examined++;
2191 }
2192
2193 if (index > chunkstart) {
2194 int n_valid = invalidstart - chunkstart;
2195 int n_invalid = index - invalidstart;
2196
332f7721 2197 htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
4be21d56
DG
2198 sent += index - chunkstart;
2199
bc72ad67 2200 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2201 break;
2202 }
2203 }
2204
2205 if (examined >= htabslots) {
2206 break;
2207 }
2208
2209 if (index >= htabslots) {
2210 assert(index == htabslots);
2211 index = 0;
2212 }
2213 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
2214
2215 if (index >= htabslots) {
2216 assert(index == htabslots);
2217 index = 0;
2218 }
2219
2220 spapr->htab_save_index = index;
2221
e68cb8b4 2222 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
2223}
2224
e68cb8b4
AK
2225#define MAX_ITERATION_NS 5000000 /* 5 ms */
2226#define MAX_KVM_BUF_SIZE 2048
2227
4be21d56
DG
2228static int htab_save_iterate(QEMUFile *f, void *opaque)
2229{
ce2918cb 2230 SpaprMachineState *spapr = opaque;
715c5407 2231 int fd;
e68cb8b4 2232 int rc = 0;
4be21d56
DG
2233
2234 /* Iteration header */
3a384297
BR
2235 if (!spapr->htab_shift) {
2236 qemu_put_be32(f, -1);
e8cd4247 2237 return 1;
3a384297
BR
2238 } else {
2239 qemu_put_be32(f, 0);
2240 }
4be21d56 2241
e68cb8b4
AK
2242 if (!spapr->htab) {
2243 assert(kvm_enabled());
2244
715c5407
DG
2245 fd = get_htab_fd(spapr);
2246 if (fd < 0) {
2247 return fd;
01a57972
SMJ
2248 }
2249
715c5407 2250 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
e68cb8b4
AK
2251 if (rc < 0) {
2252 return rc;
2253 }
2254 } else if (spapr->htab_first_pass) {
4be21d56
DG
2255 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
2256 } else {
e68cb8b4 2257 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
2258 }
2259
332f7721 2260 htab_save_end_marker(f);
4be21d56 2261
e68cb8b4 2262 return rc;
4be21d56
DG
2263}
2264
2265static int htab_save_complete(QEMUFile *f, void *opaque)
2266{
ce2918cb 2267 SpaprMachineState *spapr = opaque;
715c5407 2268 int fd;
4be21d56
DG
2269
2270 /* Iteration header */
3a384297
BR
2271 if (!spapr->htab_shift) {
2272 qemu_put_be32(f, -1);
2273 return 0;
2274 } else {
2275 qemu_put_be32(f, 0);
2276 }
4be21d56 2277
e68cb8b4
AK
2278 if (!spapr->htab) {
2279 int rc;
2280
2281 assert(kvm_enabled());
2282
715c5407
DG
2283 fd = get_htab_fd(spapr);
2284 if (fd < 0) {
2285 return fd;
01a57972
SMJ
2286 }
2287
715c5407 2288 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
e68cb8b4
AK
2289 if (rc < 0) {
2290 return rc;
2291 }
e68cb8b4 2292 } else {
378bc217
DG
2293 if (spapr->htab_first_pass) {
2294 htab_save_first_pass(f, spapr, -1);
2295 }
e68cb8b4
AK
2296 htab_save_later_pass(f, spapr, -1);
2297 }
4be21d56
DG
2298
2299 /* End marker */
332f7721 2300 htab_save_end_marker(f);
4be21d56
DG
2301
2302 return 0;
2303}
2304
2305static int htab_load(QEMUFile *f, void *opaque, int version_id)
2306{
ce2918cb 2307 SpaprMachineState *spapr = opaque;
4be21d56 2308 uint32_t section_hdr;
e68cb8b4 2309 int fd = -1;
14b0d748 2310 Error *local_err = NULL;
4be21d56
DG
2311
2312 if (version_id < 1 || version_id > 1) {
98a5d100 2313 error_report("htab_load() bad version");
4be21d56
DG
2314 return -EINVAL;
2315 }
2316
2317 section_hdr = qemu_get_be32(f);
2318
3a384297
BR
2319 if (section_hdr == -1) {
2320 spapr_free_hpt(spapr);
2321 return 0;
2322 }
2323
4be21d56 2324 if (section_hdr) {
c5f54f3e
DG
2325 /* First section gives the htab size */
2326 spapr_reallocate_hpt(spapr, section_hdr, &local_err);
2327 if (local_err) {
2328 error_report_err(local_err);
4be21d56
DG
2329 return -EINVAL;
2330 }
2331 return 0;
2332 }
2333
e68cb8b4
AK
2334 if (!spapr->htab) {
2335 assert(kvm_enabled());
2336
14b0d748 2337 fd = kvmppc_get_htab_fd(true, 0, &local_err);
e68cb8b4 2338 if (fd < 0) {
14b0d748 2339 error_report_err(local_err);
82be8e73 2340 return fd;
e68cb8b4
AK
2341 }
2342 }
2343
4be21d56
DG
2344 while (true) {
2345 uint32_t index;
2346 uint16_t n_valid, n_invalid;
2347
2348 index = qemu_get_be32(f);
2349 n_valid = qemu_get_be16(f);
2350 n_invalid = qemu_get_be16(f);
2351
2352 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
2353 /* End of Stream */
2354 break;
2355 }
2356
e68cb8b4 2357 if ((index + n_valid + n_invalid) >
4be21d56
DG
2358 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2359 /* Bad index in stream */
98a5d100
DG
2360 error_report(
2361 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2362 index, n_valid, n_invalid, spapr->htab_shift);
4be21d56
DG
2363 return -EINVAL;
2364 }
2365
e68cb8b4
AK
2366 if (spapr->htab) {
2367 if (n_valid) {
2368 qemu_get_buffer(f, HPTE(spapr->htab, index),
2369 HASH_PTE_SIZE_64 * n_valid);
2370 }
2371 if (n_invalid) {
2372 memset(HPTE(spapr->htab, index + n_valid), 0,
2373 HASH_PTE_SIZE_64 * n_invalid);
2374 }
2375 } else {
2376 int rc;
2377
2378 assert(fd >= 0);
2379
2380 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
2381 if (rc < 0) {
2382 return rc;
2383 }
4be21d56
DG
2384 }
2385 }
2386
e68cb8b4
AK
2387 if (!spapr->htab) {
2388 assert(fd >= 0);
2389 close(fd);
2390 }
2391
4be21d56
DG
2392 return 0;
2393}
2394
70f794fc 2395static void htab_save_cleanup(void *opaque)
c573fc03 2396{
ce2918cb 2397 SpaprMachineState *spapr = opaque;
c573fc03
TH
2398
2399 close_htab_fd(spapr);
2400}
2401
4be21d56 2402static SaveVMHandlers savevm_htab_handlers = {
9907e842 2403 .save_setup = htab_save_setup,
4be21d56 2404 .save_live_iterate = htab_save_iterate,
a3e06c3d 2405 .save_live_complete_precopy = htab_save_complete,
70f794fc 2406 .save_cleanup = htab_save_cleanup,
4be21d56
DG
2407 .load_state = htab_load,
2408};
2409
5b2128d2
AG
2410static void spapr_boot_set(void *opaque, const char *boot_device,
2411 Error **errp)
2412{
c86c1aff 2413 MachineState *machine = MACHINE(opaque);
5b2128d2
AG
2414 machine->boot_order = g_strdup(boot_device);
2415}
2416
ce2918cb 2417static void spapr_create_lmb_dr_connectors(SpaprMachineState *spapr)
224245bf
DG
2418{
2419 MachineState *machine = MACHINE(spapr);
2420 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
e8f986fc 2421 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
224245bf
DG
2422 int i;
2423
2424 for (i = 0; i < nr_lmbs; i++) {
224245bf
DG
2425 uint64_t addr;
2426
b0c14ec4 2427 addr = i * lmb_size + machine->device_memory->base;
6caf3ac6
DG
2428 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2429 addr / lmb_size);
224245bf
DG
2430 }
2431}
2432
2433/*
2434 * If RAM size, maxmem size and individual node mem sizes aren't aligned
2435 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2436 * since we can't support such unaligned sizes with DRCONF_MEMORY.
2437 */
7c150d6f 2438static void spapr_validate_node_memory(MachineState *machine, Error **errp)
224245bf
DG
2439{
2440 int i;
2441
7c150d6f
DG
2442 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2443 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
ab3dd749 2444 " is not aligned to %" PRIu64 " MiB",
7c150d6f 2445 machine->ram_size,
d23b6caa 2446 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f
DG
2447 return;
2448 }
2449
2450 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2451 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
ab3dd749 2452 " is not aligned to %" PRIu64 " MiB",
7c150d6f 2453 machine->ram_size,
d23b6caa 2454 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f 2455 return;
224245bf
DG
2456 }
2457
aa570207 2458 for (i = 0; i < machine->numa_state->num_nodes; i++) {
7e721e7b 2459 if (machine->numa_state->nodes[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
7c150d6f
DG
2460 error_setg(errp,
2461 "Node %d memory size 0x%" PRIx64
ab3dd749 2462 " is not aligned to %" PRIu64 " MiB",
7e721e7b 2463 i, machine->numa_state->nodes[i].node_mem,
d23b6caa 2464 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f 2465 return;
224245bf
DG
2466 }
2467 }
2468}
2469
535455fd
IM
2470/* find cpu slot in machine->possible_cpus by core_id */
2471static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2472{
fe6b6346 2473 int index = id / ms->smp.threads;
535455fd
IM
2474
2475 if (index >= ms->possible_cpus->len) {
2476 return NULL;
2477 }
2478 if (idx) {
2479 *idx = index;
2480 }
2481 return &ms->possible_cpus->cpus[index];
2482}
2483
ce2918cb 2484static void spapr_set_vsmt_mode(SpaprMachineState *spapr, Error **errp)
fa98fbfc 2485{
fe6b6346 2486 MachineState *ms = MACHINE(spapr);
29cb4187 2487 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
fa98fbfc
SB
2488 Error *local_err = NULL;
2489 bool vsmt_user = !!spapr->vsmt;
2490 int kvm_smt = kvmppc_smt_threads();
2491 int ret;
fe6b6346 2492 unsigned int smp_threads = ms->smp.threads;
fa98fbfc
SB
2493
2494 if (!kvm_enabled() && (smp_threads > 1)) {
2495 error_setg(&local_err, "TCG cannot support more than 1 thread/core "
2496 "on a pseries machine");
2497 goto out;
2498 }
2499 if (!is_power_of_2(smp_threads)) {
2500 error_setg(&local_err, "Cannot support %d threads/core on a pseries "
2501 "machine because it must be a power of 2", smp_threads);
2502 goto out;
2503 }
2504
2505 /* Detemine the VSMT mode to use: */
2506 if (vsmt_user) {
2507 if (spapr->vsmt < smp_threads) {
2508 error_setg(&local_err, "Cannot support VSMT mode %d"
2509 " because it must be >= threads/core (%d)",
2510 spapr->vsmt, smp_threads);
2511 goto out;
2512 }
2513 /* In this case, spapr->vsmt has been set by the command line */
29cb4187 2514 } else if (!smc->smp_threads_vsmt) {
8904e5a7
DG
2515 /*
2516 * Default VSMT value is tricky, because we need it to be as
2517 * consistent as possible (for migration), but this requires
2518 * changing it for at least some existing cases. We pick 8 as
2519 * the value that we'd get with KVM on POWER8, the
2520 * overwhelmingly common case in production systems.
2521 */
4ad64cbd 2522 spapr->vsmt = MAX(8, smp_threads);
29cb4187
GK
2523 } else {
2524 spapr->vsmt = smp_threads;
fa98fbfc
SB
2525 }
2526
2527 /* KVM: If necessary, set the SMT mode: */
2528 if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2529 ret = kvmppc_set_smt_threads(spapr->vsmt);
2530 if (ret) {
1f20f2e0 2531 /* Looks like KVM isn't able to change VSMT mode */
fa98fbfc
SB
2532 error_setg(&local_err,
2533 "Failed to set KVM's VSMT mode to %d (errno %d)",
2534 spapr->vsmt, ret);
1f20f2e0
DG
2535 /* We can live with that if the default one is big enough
2536 * for the number of threads, and a submultiple of the one
2537 * we want. In this case we'll waste some vcpu ids, but
2538 * behaviour will be correct */
2539 if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
2540 warn_report_err(local_err);
2541 local_err = NULL;
2542 goto out;
2543 } else {
2544 if (!vsmt_user) {
2545 error_append_hint(&local_err,
2546 "On PPC, a VM with %d threads/core"
2547 " on a host with %d threads/core"
2548 " requires the use of VSMT mode %d.\n",
2549 smp_threads, kvm_smt, spapr->vsmt);
2550 }
cdcca22a 2551 kvmppc_error_append_smt_possible_hint(&local_err);
1f20f2e0 2552 goto out;
fa98fbfc 2553 }
fa98fbfc
SB
2554 }
2555 }
2556 /* else TCG: nothing to do currently */
2557out:
2558 error_propagate(errp, local_err);
2559}
2560
ce2918cb 2561static void spapr_init_cpus(SpaprMachineState *spapr)
1a5008fc
GK
2562{
2563 MachineState *machine = MACHINE(spapr);
2564 MachineClass *mc = MACHINE_GET_CLASS(machine);
ce2918cb 2565 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
1a5008fc
GK
2566 const char *type = spapr_get_cpu_core_type(machine->cpu_type);
2567 const CPUArchIdList *possible_cpus;
fe6b6346
LX
2568 unsigned int smp_cpus = machine->smp.cpus;
2569 unsigned int smp_threads = machine->smp.threads;
2570 unsigned int max_cpus = machine->smp.max_cpus;
1a5008fc
GK
2571 int boot_cores_nr = smp_cpus / smp_threads;
2572 int i;
2573
2574 possible_cpus = mc->possible_cpu_arch_ids(machine);
2575 if (mc->has_hotpluggable_cpus) {
2576 if (smp_cpus % smp_threads) {
2577 error_report("smp_cpus (%u) must be multiple of threads (%u)",
2578 smp_cpus, smp_threads);
2579 exit(1);
2580 }
2581 if (max_cpus % smp_threads) {
2582 error_report("max_cpus (%u) must be multiple of threads (%u)",
2583 max_cpus, smp_threads);
2584 exit(1);
2585 }
2586 } else {
2587 if (max_cpus != smp_cpus) {
2588 error_report("This machine version does not support CPU hotplug");
2589 exit(1);
2590 }
2591 boot_cores_nr = possible_cpus->len;
2592 }
2593
1a5008fc
GK
2594 if (smc->pre_2_10_has_unused_icps) {
2595 int i;
2596
1a518e76 2597 for (i = 0; i < spapr_max_server_number(spapr); i++) {
1a5008fc
GK
2598 /* Dummy entries get deregistered when real ICPState objects
2599 * are registered during CPU core hotplug.
2600 */
2601 pre_2_10_vmstate_register_dummy_icp(i);
2602 }
2603 }
2604
2605 for (i = 0; i < possible_cpus->len; i++) {
2606 int core_id = i * smp_threads;
2607
2608 if (mc->has_hotpluggable_cpus) {
2609 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
2610 spapr_vcpu_id(spapr, core_id));
2611 }
2612
2613 if (i < boot_cores_nr) {
2614 Object *core = object_new(type);
2615 int nr_threads = smp_threads;
2616
2617 /* Handle the partially filled core for older machine types */
2618 if ((i + 1) * smp_threads >= smp_cpus) {
2619 nr_threads = smp_cpus - i * smp_threads;
2620 }
2621
2622 object_property_set_int(core, nr_threads, "nr-threads",
2623 &error_fatal);
2624 object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
2625 &error_fatal);
2626 object_property_set_bool(core, true, "realized", &error_fatal);
ecda255e
SB
2627
2628 object_unref(core);
1a5008fc
GK
2629 }
2630 }
2631}
2632
999c9caf
GK
2633static PCIHostState *spapr_create_default_phb(void)
2634{
2635 DeviceState *dev;
2636
2637 dev = qdev_create(NULL, TYPE_SPAPR_PCI_HOST_BRIDGE);
2638 qdev_prop_set_uint32(dev, "index", 0);
2639 qdev_init_nofail(dev);
2640
2641 return PCI_HOST_BRIDGE(dev);
2642}
2643
9fdf0c29 2644/* pSeries LPAR / sPAPR hardware init */
bcb5ce08 2645static void spapr_machine_init(MachineState *machine)
9fdf0c29 2646{
ce2918cb
DG
2647 SpaprMachineState *spapr = SPAPR_MACHINE(machine);
2648 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
ee3a71e3 2649 MachineClass *mc = MACHINE_GET_CLASS(machine);
3ef96221 2650 const char *kernel_filename = machine->kernel_filename;
3ef96221 2651 const char *initrd_filename = machine->initrd_filename;
8c9f64df 2652 PCIHostState *phb;
9fdf0c29 2653 int i;
890c2b77 2654 MemoryRegion *sysmem = get_system_memory();
c86c1aff 2655 hwaddr node0_size = spapr_node0_size(machine);
b7d1f77a 2656 long load_limit, fw_size;
39ac8455 2657 char *filename;
30f4b05b 2658 Error *resize_hpt_err = NULL;
9fdf0c29 2659
226419d6 2660 msi_nonbroken = true;
0ee2c058 2661
d43b45e2 2662 QLIST_INIT(&spapr->phbs);
0cffce56 2663 QTAILQ_INIT(&spapr->pending_dimm_unplugs);
d43b45e2 2664
9f6edd06
DG
2665 /* Determine capabilities to run with */
2666 spapr_caps_init(spapr);
2667
30f4b05b
DG
2668 kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2669 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2670 /*
2671 * If the user explicitly requested a mode we should either
2672 * supply it, or fail completely (which we do below). But if
2673 * it's not set explicitly, we reset our mode to something
2674 * that works
2675 */
2676 if (resize_hpt_err) {
2677 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2678 error_free(resize_hpt_err);
2679 resize_hpt_err = NULL;
2680 } else {
2681 spapr->resize_hpt = smc->resize_hpt_default;
2682 }
2683 }
2684
2685 assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2686
2687 if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2688 /*
2689 * User requested HPT resize, but this host can't supply it. Bail out
2690 */
2691 error_report_err(resize_hpt_err);
2692 exit(1);
2693 }
2694
090052aa 2695 spapr->rma_size = node0_size;
354ac20a 2696
090052aa
DG
2697 /* With KVM, we don't actually know whether KVM supports an
2698 * unbounded RMA (PR KVM) or is limited by the hash table size
2699 * (HV KVM using VRMA), so we always assume the latter
2700 *
2701 * In that case, we also limit the initial allocations for RTAS
2702 * etc... to 256M since we have no way to know what the VRMA size
2703 * is going to be as it depends on the size of the hash table
2704 * which isn't determined yet.
2705 */
2706 if (kvm_enabled()) {
2707 spapr->vrma_adjust = 1;
2708 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
354ac20a 2709 }
7f763a5d 2710
090052aa
DG
2711 /* Actually we don't support unbounded RMA anymore since we added
2712 * proper emulation of HV mode. The max we can get is 16G which
2713 * also happens to be what we configure for PAPR mode so make sure
2714 * we don't do anything bigger than that
2715 */
2716 spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
354ac20a 2717
c4177479 2718 if (spapr->rma_size > node0_size) {
d54e4d76
DG
2719 error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
2720 spapr->rma_size);
c4177479
AK
2721 exit(1);
2722 }
2723
b7d1f77a
BH
2724 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2725 load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
9fdf0c29 2726
482969d6
CLG
2727 /*
2728 * VSMT must be set in order to be able to compute VCPU ids, ie to
1a518e76 2729 * call spapr_max_server_number() or spapr_vcpu_id().
482969d6
CLG
2730 */
2731 spapr_set_vsmt_mode(spapr, &error_fatal);
2732
7b565160 2733 /* Set up Interrupt Controller before we create the VCPUs */
fab397d8 2734 spapr_irq_init(spapr, &error_fatal);
7b565160 2735
dc1b5eee
GK
2736 /* Set up containers for ibm,client-architecture-support negotiated options
2737 */
facdb8b6
MR
2738 spapr->ov5 = spapr_ovec_new();
2739 spapr->ov5_cas = spapr_ovec_new();
2740
224245bf 2741 if (smc->dr_lmb_enabled) {
facdb8b6 2742 spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
7c150d6f 2743 spapr_validate_node_memory(machine, &error_fatal);
224245bf
DG
2744 }
2745
417ece33
MR
2746 spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
2747
ffbb1705
MR
2748 /* advertise support for dedicated HP event source to guests */
2749 if (spapr->use_hotplug_event_source) {
2750 spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2751 }
2752
2772cf6b
DG
2753 /* advertise support for HPT resizing */
2754 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2755 spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2756 }
2757
a324d6f1
BR
2758 /* advertise support for ibm,dyamic-memory-v2 */
2759 spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2);
2760
db592b5b 2761 /* advertise XIVE on POWER9 machines */
ca62823b 2762 if (spapr->irq->xive) {
273fef83 2763 spapr_ovec_set(spapr->ov5, OV5_XIVE_EXPLOIT);
db592b5b
CLG
2764 }
2765
9fdf0c29 2766 /* init CPUs */
0c86d0fd 2767 spapr_init_cpus(spapr);
9fdf0c29 2768
58c46efa
LV
2769 /*
2770 * check we don't have a memory-less/cpu-less NUMA node
2771 * Firmware relies on the existing memory/cpu topology to provide the
2772 * NUMA topology to the kernel.
2773 * And the linux kernel needs to know the NUMA topology at start
2774 * to be able to hotplug CPUs later.
2775 */
2776 if (machine->numa_state->num_nodes) {
2777 for (i = 0; i < machine->numa_state->num_nodes; ++i) {
2778 /* check for memory-less node */
2779 if (machine->numa_state->nodes[i].node_mem == 0) {
2780 CPUState *cs;
2781 int found = 0;
2782 /* check for cpu-less node */
2783 CPU_FOREACH(cs) {
2784 PowerPCCPU *cpu = POWERPC_CPU(cs);
2785 if (cpu->node_id == i) {
2786 found = 1;
2787 break;
2788 }
2789 }
2790 /* memory-less and cpu-less node */
2791 if (!found) {
2792 error_report(
2793 "Memory-less/cpu-less nodes are not supported (node %d)",
2794 i);
2795 exit(1);
2796 }
2797 }
2798 }
2799
2800 }
2801
db5127b2
DG
2802 /*
2803 * NVLink2-connected GPU RAM needs to be placed on a separate NUMA node.
2804 * We assign a new numa ID per GPU in spapr_pci_collect_nvgpu() which is
2805 * called from vPHB reset handler so we initialize the counter here.
2806 * If no NUMA is configured from the QEMU side, we start from 1 as GPU RAM
2807 * must be equally distant from any other node.
2808 * The final value of spapr->gpu_numa_id is going to be written to
2809 * max-associativity-domains in spapr_build_fdt().
2810 */
2811 spapr->gpu_numa_id = MAX(1, machine->numa_state->num_nodes);
2812
0550b120 2813 if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) &&
ad99d04c
DG
2814 ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
2815 spapr->max_compat_pvr)) {
0550b120
GK
2816 /* KVM and TCG always allow GTSE with radix... */
2817 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2818 }
2819 /* ... but not with hash (currently). */
2820
026bfd89
DG
2821 if (kvm_enabled()) {
2822 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2823 kvmppc_enable_logical_ci_hcalls();
ef9971dd 2824 kvmppc_enable_set_mode_hcall();
5145ad4f
NW
2825
2826 /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2827 kvmppc_enable_clear_ref_mod_hcalls();
68f9f708
SJS
2828
2829 /* Enable H_PAGE_INIT */
2830 kvmppc_enable_h_page_init();
026bfd89
DG
2831 }
2832
ab74e543
IM
2833 /* map RAM */
2834 memory_region_add_subregion(sysmem, 0, machine->ram);
9fdf0c29 2835
b0c14ec4
DH
2836 /* always allocate the device memory information */
2837 machine->device_memory = g_malloc0(sizeof(*machine->device_memory));
2838
4a1c9cf0
BR
2839 /* initialize hotplug memory address space */
2840 if (machine->ram_size < machine->maxram_size) {
0c9269a5 2841 ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
71c9a3dd
BR
2842 /*
2843 * Limit the number of hotpluggable memory slots to half the number
2844 * slots that KVM supports, leaving the other half for PCI and other
2845 * devices. However ensure that number of slots doesn't drop below 32.
2846 */
2847 int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2848 SPAPR_MAX_RAM_SLOTS;
4a1c9cf0 2849
71c9a3dd
BR
2850 if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2851 max_memslots = SPAPR_MAX_RAM_SLOTS;
2852 }
2853 if (machine->ram_slots > max_memslots) {
d54e4d76
DG
2854 error_report("Specified number of memory slots %"
2855 PRIu64" exceeds max supported %d",
71c9a3dd 2856 machine->ram_slots, max_memslots);
d54e4d76 2857 exit(1);
4a1c9cf0
BR
2858 }
2859
b0c14ec4 2860 machine->device_memory->base = ROUND_UP(machine->ram_size,
0c9269a5 2861 SPAPR_DEVICE_MEM_ALIGN);
b0c14ec4 2862 memory_region_init(&machine->device_memory->mr, OBJECT(spapr),
0c9269a5 2863 "device-memory", device_mem_size);
b0c14ec4
DH
2864 memory_region_add_subregion(sysmem, machine->device_memory->base,
2865 &machine->device_memory->mr);
4a1c9cf0
BR
2866 }
2867
224245bf
DG
2868 if (smc->dr_lmb_enabled) {
2869 spapr_create_lmb_dr_connectors(spapr);
2870 }
2871
2500fb42
AP
2872 if (spapr_get_cap(spapr, SPAPR_CAP_FWNMI_MCE) == SPAPR_CAP_ON) {
2873 /* Create the error string for live migration blocker */
2874 error_setg(&spapr->fwnmi_migration_blocker,
2875 "A machine check is being handled during migration. The handler"
2876 "may run and log hardware error on the destination");
2877 }
2878
ee3a71e3
SB
2879 if (mc->nvdimm_supported) {
2880 spapr_create_nvdimm_dr_connectors(spapr);
2881 }
2882
ffbb1705 2883 /* Set up RTAS event infrastructure */
74d042e5
DG
2884 spapr_events_init(spapr);
2885
12f42174 2886 /* Set up the RTC RTAS interfaces */
28df36a1 2887 spapr_rtc_create(spapr);
12f42174 2888
b5cec4c5 2889 /* Set up VIO bus */
4040ab72
DG
2890 spapr->vio_bus = spapr_vio_bus_init();
2891
b8846a4d 2892 for (i = 0; i < serial_max_hds(); i++) {
9bca0edb
PM
2893 if (serial_hd(i)) {
2894 spapr_vty_create(spapr->vio_bus, serial_hd(i));
4040ab72
DG
2895 }
2896 }
9fdf0c29 2897
639e8102
DG
2898 /* We always have at least the nvram device on VIO */
2899 spapr_create_nvram(spapr);
2900
962b6c36
MR
2901 /*
2902 * Setup hotplug / dynamic-reconfiguration connectors. top-level
2903 * connectors (described in root DT node's "ibm,drc-types" property)
2904 * are pre-initialized here. additional child connectors (such as
2905 * connectors for a PHBs PCI slots) are added as needed during their
2906 * parent's realization.
2907 */
2908 if (smc->dr_phb_enabled) {
2909 for (i = 0; i < SPAPR_MAX_PHBS; i++) {
2910 spapr_dr_connector_new(OBJECT(machine), TYPE_SPAPR_DRC_PHB, i);
2911 }
2912 }
2913
3384f95c 2914 /* Set up PCI */
fa28f71b
AK
2915 spapr_pci_rtas_init();
2916
999c9caf 2917 phb = spapr_create_default_phb();
3384f95c 2918
277f9acf 2919 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
2920 NICInfo *nd = &nd_table[i];
2921
2922 if (!nd->model) {
3c3a4e7a 2923 nd->model = g_strdup("spapr-vlan");
8d90ad90
DG
2924 }
2925
3c3a4e7a
TH
2926 if (g_str_equal(nd->model, "spapr-vlan") ||
2927 g_str_equal(nd->model, "ibmveth")) {
d601fac4 2928 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 2929 } else {
29b358f9 2930 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
2931 }
2932 }
2933
6e270446 2934 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 2935 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
2936 }
2937
f28359d8 2938 /* Graphics */
14c6a894 2939 if (spapr_vga_init(phb->bus, &error_fatal)) {
3fc5acde 2940 spapr->has_graphics = true;
c6e76503 2941 machine->usb |= defaults_enabled() && !machine->usb_disabled;
f28359d8
LZ
2942 }
2943
4ee9ced9 2944 if (machine->usb) {
57040d45
TH
2945 if (smc->use_ohci_by_default) {
2946 pci_create_simple(phb->bus, -1, "pci-ohci");
2947 } else {
2948 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
2949 }
c86580b8 2950
35139a59 2951 if (spapr->has_graphics) {
c86580b8
MA
2952 USBBus *usb_bus = usb_bus_find(-1);
2953
2954 usb_create_simple(usb_bus, "usb-kbd");
2955 usb_create_simple(usb_bus, "usb-mouse");
35139a59
DG
2956 }
2957 }
2958
ab3dd749 2959 if (spapr->rma_size < (MIN_RMA_SLOF * MiB)) {
d54e4d76
DG
2960 error_report(
2961 "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
2962 MIN_RMA_SLOF);
4d8d5467
BH
2963 exit(1);
2964 }
2965
9fdf0c29
DG
2966 if (kernel_filename) {
2967 uint64_t lowaddr = 0;
2968
4366e1db 2969 spapr->kernel_size = load_elf(kernel_filename, NULL,
87262806 2970 translate_kernel_address, spapr,
6cdda0ff 2971 NULL, &lowaddr, NULL, NULL, 1,
a19f7fb0
DG
2972 PPC_ELF_MACHINE, 0, 0);
2973 if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
4366e1db 2974 spapr->kernel_size = load_elf(kernel_filename, NULL,
87262806 2975 translate_kernel_address, spapr, NULL,
6cdda0ff 2976 &lowaddr, NULL, NULL, 0,
87262806
AK
2977 PPC_ELF_MACHINE,
2978 0, 0);
a19f7fb0 2979 spapr->kernel_le = spapr->kernel_size > 0;
16457e7f 2980 }
a19f7fb0
DG
2981 if (spapr->kernel_size < 0) {
2982 error_report("error loading %s: %s", kernel_filename,
2983 load_elf_strerror(spapr->kernel_size));
9fdf0c29
DG
2984 exit(1);
2985 }
2986
2987 /* load initrd */
2988 if (initrd_filename) {
4d8d5467
BH
2989 /* Try to locate the initrd in the gap between the kernel
2990 * and the firmware. Add a bit of space just in case
2991 */
87262806 2992 spapr->initrd_base = (spapr->kernel_addr + spapr->kernel_size
a19f7fb0
DG
2993 + 0x1ffff) & ~0xffff;
2994 spapr->initrd_size = load_image_targphys(initrd_filename,
2995 spapr->initrd_base,
2996 load_limit
2997 - spapr->initrd_base);
2998 if (spapr->initrd_size < 0) {
d54e4d76
DG
2999 error_report("could not load initial ram disk '%s'",
3000 initrd_filename);
9fdf0c29
DG
3001 exit(1);
3002 }
9fdf0c29 3003 }
4d8d5467 3004 }
a3467baa 3005
8e7ea787
AF
3006 if (bios_name == NULL) {
3007 bios_name = FW_FILE_NAME;
3008 }
3009 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4c56440d 3010 if (!filename) {
68fea5a0 3011 error_report("Could not find LPAR firmware '%s'", bios_name);
4c56440d
SW
3012 exit(1);
3013 }
4d8d5467 3014 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
68fea5a0
TH
3015 if (fw_size <= 0) {
3016 error_report("Could not load LPAR firmware '%s'", filename);
4d8d5467
BH
3017 exit(1);
3018 }
3019 g_free(filename);
4d8d5467 3020
28e02042
DG
3021 /* FIXME: Should register things through the MachineState's qdev
3022 * interface, this is a legacy from the sPAPREnvironment structure
3023 * which predated MachineState but had a similar function */
4be21d56 3024 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
1df2c9a2 3025 register_savevm_live("spapr/htab", VMSTATE_INSTANCE_ID_ANY, 1,
4be21d56
DG
3026 &savevm_htab_handlers, spapr);
3027
bb2bdd81
GK
3028 qbus_set_hotplug_handler(sysbus_get_default(), OBJECT(machine),
3029 &error_fatal);
3030
5b2128d2 3031 qemu_register_boot_set(spapr_boot_set, spapr);
42043e4f 3032
93eac7b8
NP
3033 /*
3034 * Nothing needs to be done to resume a suspended guest because
3035 * suspending does not change the machine state, so no need for
3036 * a ->wakeup method.
3037 */
3038 qemu_register_wakeup_support();
3039
42043e4f 3040 if (kvm_enabled()) {
3dc410ae 3041 /* to stop and start vmclock */
42043e4f
LV
3042 qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
3043 &spapr->tb);
3dc410ae
AK
3044
3045 kvmppc_spapr_enable_inkernel_multitce();
42043e4f 3046 }
9ac703ac
AP
3047
3048 qemu_cond_init(&spapr->mc_delivery_cond);
9fdf0c29
DG
3049}
3050
dc0ca80e 3051static int spapr_kvm_type(MachineState *machine, const char *vm_type)
135a129a
AK
3052{
3053 if (!vm_type) {
3054 return 0;
3055 }
3056
3057 if (!strcmp(vm_type, "HV")) {
3058 return 1;
3059 }
3060
3061 if (!strcmp(vm_type, "PR")) {
3062 return 2;
3063 }
3064
3065 error_report("Unknown kvm-type specified '%s'", vm_type);
3066 exit(1);
3067}
3068
71461b0f 3069/*
627b84f4 3070 * Implementation of an interface to adjust firmware path
71461b0f
AK
3071 * for the bootindex property handling.
3072 */
3073static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
3074 DeviceState *dev)
3075{
3076#define CAST(type, obj, name) \
3077 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
3078 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
ce2918cb 3079 SpaprPhbState *phb = CAST(SpaprPhbState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
c4e13492 3080 VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
71461b0f
AK
3081
3082 if (d) {
3083 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
3084 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
3085 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
3086
3087 if (spapr) {
3088 /*
3089 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
1ac24c91
TH
3090 * In the top 16 bits of the 64-bit LUN, we use SRP luns of the form
3091 * 0x8000 | (target << 8) | (bus << 5) | lun
3092 * (see the "Logical unit addressing format" table in SAM5)
71461b0f 3093 */
1ac24c91 3094 unsigned id = 0x8000 | (d->id << 8) | (d->channel << 5) | d->lun;
71461b0f
AK
3095 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3096 (uint64_t)id << 48);
3097 } else if (virtio) {
3098 /*
3099 * We use SRP luns of the form 01000000 | (target << 8) | lun
3100 * in the top 32 bits of the 64-bit LUN
3101 * Note: the quote above is from SLOF and it is wrong,
3102 * the actual binding is:
3103 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
3104 */
3105 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
bac658d1
TH
3106 if (d->lun >= 256) {
3107 /* Use the LUN "flat space addressing method" */
3108 id |= 0x4000;
3109 }
71461b0f
AK
3110 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3111 (uint64_t)id << 32);
3112 } else if (usb) {
3113 /*
3114 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
3115 * in the top 32 bits of the 64-bit LUN
3116 */
3117 unsigned usb_port = atoi(usb->port->path);
3118 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
3119 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3120 (uint64_t)id << 32);
3121 }
3122 }
3123
b99260eb
TH
3124 /*
3125 * SLOF probes the USB devices, and if it recognizes that the device is a
3126 * storage device, it changes its name to "storage" instead of "usb-host",
3127 * and additionally adds a child node for the SCSI LUN, so the correct
3128 * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
3129 */
3130 if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
3131 USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
3132 if (usb_host_dev_is_scsi_storage(usbdev)) {
3133 return g_strdup_printf("storage@%s/disk", usbdev->port->path);
3134 }
3135 }
3136
71461b0f
AK
3137 if (phb) {
3138 /* Replace "pci" with "pci@800000020000000" */
3139 return g_strdup_printf("pci@%"PRIX64, phb->buid);
3140 }
3141
c4e13492
FF
3142 if (vsc) {
3143 /* Same logic as virtio above */
3144 unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
3145 return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
3146 }
3147
4871dd4c
TH
3148 if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
3149 /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
3150 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
3151 return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
3152 }
3153
71461b0f
AK
3154 return NULL;
3155}
3156
23825581
EH
3157static char *spapr_get_kvm_type(Object *obj, Error **errp)
3158{
ce2918cb 3159 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
23825581 3160
28e02042 3161 return g_strdup(spapr->kvm_type);
23825581
EH
3162}
3163
3164static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
3165{
ce2918cb 3166 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
23825581 3167
28e02042
DG
3168 g_free(spapr->kvm_type);
3169 spapr->kvm_type = g_strdup(value);
23825581
EH
3170}
3171
f6229214
MR
3172static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
3173{
ce2918cb 3174 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
f6229214
MR
3175
3176 return spapr->use_hotplug_event_source;
3177}
3178
3179static void spapr_set_modern_hotplug_events(Object *obj, bool value,
3180 Error **errp)
3181{
ce2918cb 3182 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
f6229214
MR
3183
3184 spapr->use_hotplug_event_source = value;
3185}
3186
fcad0d21
AK
3187static bool spapr_get_msix_emulation(Object *obj, Error **errp)
3188{
3189 return true;
3190}
3191
30f4b05b
DG
3192static char *spapr_get_resize_hpt(Object *obj, Error **errp)
3193{
ce2918cb 3194 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
30f4b05b
DG
3195
3196 switch (spapr->resize_hpt) {
3197 case SPAPR_RESIZE_HPT_DEFAULT:
3198 return g_strdup("default");
3199 case SPAPR_RESIZE_HPT_DISABLED:
3200 return g_strdup("disabled");
3201 case SPAPR_RESIZE_HPT_ENABLED:
3202 return g_strdup("enabled");
3203 case SPAPR_RESIZE_HPT_REQUIRED:
3204 return g_strdup("required");
3205 }
3206 g_assert_not_reached();
3207}
3208
3209static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
3210{
ce2918cb 3211 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
30f4b05b
DG
3212
3213 if (strcmp(value, "default") == 0) {
3214 spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
3215 } else if (strcmp(value, "disabled") == 0) {
3216 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
3217 } else if (strcmp(value, "enabled") == 0) {
3218 spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
3219 } else if (strcmp(value, "required") == 0) {
3220 spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
3221 } else {
3222 error_setg(errp, "Bad value for \"resize-hpt\" property");
3223 }
3224}
3225
3ba3d0bc
CLG
3226static char *spapr_get_ic_mode(Object *obj, Error **errp)
3227{
ce2918cb 3228 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3ba3d0bc
CLG
3229
3230 if (spapr->irq == &spapr_irq_xics_legacy) {
3231 return g_strdup("legacy");
3232 } else if (spapr->irq == &spapr_irq_xics) {
3233 return g_strdup("xics");
3234 } else if (spapr->irq == &spapr_irq_xive) {
3235 return g_strdup("xive");
13db0cd9
CLG
3236 } else if (spapr->irq == &spapr_irq_dual) {
3237 return g_strdup("dual");
3ba3d0bc
CLG
3238 }
3239 g_assert_not_reached();
3240}
3241
3242static void spapr_set_ic_mode(Object *obj, const char *value, Error **errp)
3243{
ce2918cb 3244 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3ba3d0bc 3245
21df5e4f
GK
3246 if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
3247 error_setg(errp, "This machine only uses the legacy XICS backend, don't pass ic-mode");
3248 return;
3249 }
3250
3ba3d0bc
CLG
3251 /* The legacy IRQ backend can not be set */
3252 if (strcmp(value, "xics") == 0) {
3253 spapr->irq = &spapr_irq_xics;
3254 } else if (strcmp(value, "xive") == 0) {
3255 spapr->irq = &spapr_irq_xive;
13db0cd9
CLG
3256 } else if (strcmp(value, "dual") == 0) {
3257 spapr->irq = &spapr_irq_dual;
3ba3d0bc
CLG
3258 } else {
3259 error_setg(errp, "Bad value for \"ic-mode\" property");
3260 }
3261}
3262
27461d69
PP
3263static char *spapr_get_host_model(Object *obj, Error **errp)
3264{
ce2918cb 3265 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
27461d69
PP
3266
3267 return g_strdup(spapr->host_model);
3268}
3269
3270static void spapr_set_host_model(Object *obj, const char *value, Error **errp)
3271{
ce2918cb 3272 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
27461d69
PP
3273
3274 g_free(spapr->host_model);
3275 spapr->host_model = g_strdup(value);
3276}
3277
3278static char *spapr_get_host_serial(Object *obj, Error **errp)
3279{
ce2918cb 3280 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
27461d69
PP
3281
3282 return g_strdup(spapr->host_serial);
3283}
3284
3285static void spapr_set_host_serial(Object *obj, const char *value, Error **errp)
3286{
ce2918cb 3287 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
27461d69
PP
3288
3289 g_free(spapr->host_serial);
3290 spapr->host_serial = g_strdup(value);
3291}
3292
bcb5ce08 3293static void spapr_instance_init(Object *obj)
23825581 3294{
ce2918cb
DG
3295 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3296 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
715c5407
DG
3297
3298 spapr->htab_fd = -1;
f6229214 3299 spapr->use_hotplug_event_source = true;
23825581
EH
3300 object_property_add_str(obj, "kvm-type",
3301 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
49d2e648
MA
3302 object_property_set_description(obj, "kvm-type",
3303 "Specifies the KVM virtualization mode (HV, PR)",
3304 NULL);
f6229214
MR
3305 object_property_add_bool(obj, "modern-hotplug-events",
3306 spapr_get_modern_hotplug_events,
3307 spapr_set_modern_hotplug_events,
3308 NULL);
3309 object_property_set_description(obj, "modern-hotplug-events",
3310 "Use dedicated hotplug event mechanism in"
3311 " place of standard EPOW events when possible"
3312 " (required for memory hot-unplug support)",
3313 NULL);
7843c0d6
DG
3314 ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
3315 "Maximum permitted CPU compatibility mode",
3316 &error_fatal);
30f4b05b
DG
3317
3318 object_property_add_str(obj, "resize-hpt",
3319 spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
3320 object_property_set_description(obj, "resize-hpt",
3321 "Resizing of the Hash Page Table (enabled, disabled, required)",
3322 NULL);
64a7b8de
FF
3323 object_property_add_uint32_ptr(obj, "vsmt",
3324 &spapr->vsmt, OBJ_PROP_FLAG_READWRITE,
3325 &error_abort);
fa98fbfc
SB
3326 object_property_set_description(obj, "vsmt",
3327 "Virtual SMT: KVM behaves as if this were"
3328 " the host's SMT mode", &error_abort);
64a7b8de 3329
fcad0d21
AK
3330 object_property_add_bool(obj, "vfio-no-msix-emulation",
3331 spapr_get_msix_emulation, NULL, NULL);
3ba3d0bc 3332
64a7b8de
FF
3333 object_property_add_uint64_ptr(obj, "kernel-addr",
3334 &spapr->kernel_addr, OBJ_PROP_FLAG_READWRITE,
3335 &error_abort);
87262806
AK
3336 object_property_set_description(obj, "kernel-addr",
3337 stringify(KERNEL_LOAD_ADDR)
3338 " for -kernel is the default",
3339 NULL);
3340 spapr->kernel_addr = KERNEL_LOAD_ADDR;
3ba3d0bc
CLG
3341 /* The machine class defines the default interrupt controller mode */
3342 spapr->irq = smc->irq;
3343 object_property_add_str(obj, "ic-mode", spapr_get_ic_mode,
3344 spapr_set_ic_mode, NULL);
3345 object_property_set_description(obj, "ic-mode",
13db0cd9 3346 "Specifies the interrupt controller mode (xics, xive, dual)",
3ba3d0bc 3347 NULL);
27461d69
PP
3348
3349 object_property_add_str(obj, "host-model",
3350 spapr_get_host_model, spapr_set_host_model,
3351 &error_abort);
3352 object_property_set_description(obj, "host-model",
0a794529 3353 "Host model to advertise in guest device tree", &error_abort);
27461d69
PP
3354 object_property_add_str(obj, "host-serial",
3355 spapr_get_host_serial, spapr_set_host_serial,
3356 &error_abort);
3357 object_property_set_description(obj, "host-serial",
0a794529 3358 "Host serial number to advertise in guest device tree", &error_abort);
23825581
EH
3359}
3360
87bbdd9c
DG
3361static void spapr_machine_finalizefn(Object *obj)
3362{
ce2918cb 3363 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
87bbdd9c
DG
3364
3365 g_free(spapr->kvm_type);
3366}
3367
1c7ad77e 3368void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
34316482 3369{
34316482
AK
3370 cpu_synchronize_state(cs);
3371 ppc_cpu_do_system_reset(cs);
3372}
3373
3374static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
3375{
3376 CPUState *cs;
3377
3378 CPU_FOREACH(cs) {
1c7ad77e 3379 async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
34316482
AK
3380 }
3381}
3382
ce2918cb 3383int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
62d38c9b
GK
3384 void *fdt, int *fdt_start_offset, Error **errp)
3385{
3386 uint64_t addr;
3387 uint32_t node;
3388
3389 addr = spapr_drc_index(drc) * SPAPR_MEMORY_BLOCK_SIZE;
3390 node = object_property_get_uint(OBJECT(drc->dev), PC_DIMM_NODE_PROP,
3391 &error_abort);
3392 *fdt_start_offset = spapr_populate_memory_node(fdt, node, addr,
3393 SPAPR_MEMORY_BLOCK_SIZE);
3394 return 0;
3395}
3396
79b78a6b 3397static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
62d38c9b 3398 bool dedicated_hp_event_source, Error **errp)
c20d332a 3399{
ce2918cb 3400 SpaprDrc *drc;
c20d332a 3401 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
62d38c9b 3402 int i;
79b78a6b 3403 uint64_t addr = addr_start;
94fd9cba 3404 bool hotplugged = spapr_drc_hotplugged(dev);
160bb678 3405 Error *local_err = NULL;
c20d332a 3406
c20d332a 3407 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3408 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3409 addr / SPAPR_MEMORY_BLOCK_SIZE);
c20d332a
BR
3410 g_assert(drc);
3411
09d876ce 3412 spapr_drc_attach(drc, dev, &local_err);
160bb678
GK
3413 if (local_err) {
3414 while (addr > addr_start) {
3415 addr -= SPAPR_MEMORY_BLOCK_SIZE;
3416 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3417 addr / SPAPR_MEMORY_BLOCK_SIZE);
a8dc47fd 3418 spapr_drc_detach(drc);
160bb678 3419 }
160bb678
GK
3420 error_propagate(errp, local_err);
3421 return;
3422 }
94fd9cba
LV
3423 if (!hotplugged) {
3424 spapr_drc_reset(drc);
3425 }
c20d332a
BR
3426 addr += SPAPR_MEMORY_BLOCK_SIZE;
3427 }
5dd5238c
JD
3428 /* send hotplug notification to the
3429 * guest only in case of hotplugged memory
3430 */
94fd9cba 3431 if (hotplugged) {
79b78a6b 3432 if (dedicated_hp_event_source) {
fbf55397
DG
3433 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3434 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
79b78a6b
MR
3435 spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3436 nr_lmbs,
0b55aa91 3437 spapr_drc_index(drc));
79b78a6b
MR
3438 } else {
3439 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
3440 nr_lmbs);
3441 }
5dd5238c 3442 }
c20d332a
BR
3443}
3444
3445static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
81985f3b 3446 Error **errp)
c20d332a
BR
3447{
3448 Error *local_err = NULL;
ce2918cb 3449 SpaprMachineState *ms = SPAPR_MACHINE(hotplug_dev);
c20d332a 3450 PCDIMMDevice *dimm = PC_DIMM(dev);
ee3a71e3
SB
3451 uint64_t size, addr, slot;
3452 bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
04790978 3453
946d6154 3454 size = memory_device_get_region_size(MEMORY_DEVICE(dev), &error_abort);
df587133 3455
fd3416f5 3456 pc_dimm_plug(dimm, MACHINE(ms), &local_err);
c20d332a
BR
3457 if (local_err) {
3458 goto out;
3459 }
3460
ee3a71e3
SB
3461 if (!is_nvdimm) {
3462 addr = object_property_get_uint(OBJECT(dimm),
3463 PC_DIMM_ADDR_PROP, &local_err);
3464 if (local_err) {
3465 goto out_unplug;
3466 }
3467 spapr_add_lmbs(dev, addr, size,
3468 spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
3469 &local_err);
3470 } else {
3471 slot = object_property_get_uint(OBJECT(dimm),
3472 PC_DIMM_SLOT_PROP, &local_err);
3473 if (local_err) {
3474 goto out_unplug;
3475 }
3476 spapr_add_nvdimm(dev, slot, &local_err);
c20d332a
BR
3477 }
3478
160bb678
GK
3479 if (local_err) {
3480 goto out_unplug;
3481 }
3482
3483 return;
c20d332a 3484
160bb678 3485out_unplug:
fd3416f5 3486 pc_dimm_unplug(dimm, MACHINE(ms));
c20d332a
BR
3487out:
3488 error_propagate(errp, local_err);
3489}
3490
c871bc70
LV
3491static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3492 Error **errp)
3493{
ce2918cb
DG
3494 const SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(hotplug_dev);
3495 SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
ee3a71e3
SB
3496 const MachineClass *mc = MACHINE_CLASS(smc);
3497 bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
c871bc70 3498 PCDIMMDevice *dimm = PC_DIMM(dev);
8f1ffe5b 3499 Error *local_err = NULL;
04790978 3500 uint64_t size;
123eec65
DG
3501 Object *memdev;
3502 hwaddr pagesize;
c871bc70 3503
4e8a01bd
DH
3504 if (!smc->dr_lmb_enabled) {
3505 error_setg(errp, "Memory hotplug not supported for this machine");
3506 return;
3507 }
3508
ee3a71e3
SB
3509 if (is_nvdimm && !mc->nvdimm_supported) {
3510 error_setg(errp, "NVDIMM hotplug not supported for this machine");
3511 return;
3512 }
3513
946d6154
DH
3514 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &local_err);
3515 if (local_err) {
3516 error_propagate(errp, local_err);
04790978
TH
3517 return;
3518 }
04790978 3519
ee3a71e3 3520 if (!is_nvdimm && size % SPAPR_MEMORY_BLOCK_SIZE) {
c871bc70 3521 error_setg(errp, "Hotplugged memory size must be a multiple of "
ee3a71e3 3522 "%" PRIu64 " MB", SPAPR_MEMORY_BLOCK_SIZE / MiB);
c871bc70 3523 return;
ee3a71e3
SB
3524 } else if (is_nvdimm) {
3525 spapr_nvdimm_validate_opts(NVDIMM(dev), size, &local_err);
3526 if (local_err) {
3527 error_propagate(errp, local_err);
3528 return;
3529 }
c871bc70
LV
3530 }
3531
123eec65
DG
3532 memdev = object_property_get_link(OBJECT(dimm), PC_DIMM_MEMDEV_PROP,
3533 &error_abort);
3534 pagesize = host_memory_backend_pagesize(MEMORY_BACKEND(memdev));
8f1ffe5b
DH
3535 spapr_check_pagesize(spapr, pagesize, &local_err);
3536 if (local_err) {
3537 error_propagate(errp, local_err);
3538 return;
3539 }
3540
fd3416f5 3541 pc_dimm_pre_plug(dimm, MACHINE(hotplug_dev), NULL, errp);
c871bc70
LV
3542}
3543
ce2918cb 3544struct SpaprDimmState {
0cffce56 3545 PCDIMMDevice *dimm;
cf632463 3546 uint32_t nr_lmbs;
ce2918cb 3547 QTAILQ_ENTRY(SpaprDimmState) next;
0cffce56
DG
3548};
3549
ce2918cb 3550static SpaprDimmState *spapr_pending_dimm_unplugs_find(SpaprMachineState *s,
0cffce56
DG
3551 PCDIMMDevice *dimm)
3552{
ce2918cb 3553 SpaprDimmState *dimm_state = NULL;
0cffce56
DG
3554
3555 QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
3556 if (dimm_state->dimm == dimm) {
3557 break;
3558 }
3559 }
3560 return dimm_state;
3561}
3562
ce2918cb 3563static SpaprDimmState *spapr_pending_dimm_unplugs_add(SpaprMachineState *spapr,
8d5981c4
BR
3564 uint32_t nr_lmbs,
3565 PCDIMMDevice *dimm)
0cffce56 3566{
ce2918cb 3567 SpaprDimmState *ds = NULL;
8d5981c4
BR
3568
3569 /*
3570 * If this request is for a DIMM whose removal had failed earlier
3571 * (due to guest's refusal to remove the LMBs), we would have this
3572 * dimm already in the pending_dimm_unplugs list. In that
3573 * case don't add again.
3574 */
3575 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3576 if (!ds) {
ce2918cb 3577 ds = g_malloc0(sizeof(SpaprDimmState));
8d5981c4
BR
3578 ds->nr_lmbs = nr_lmbs;
3579 ds->dimm = dimm;
3580 QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
3581 }
3582 return ds;
0cffce56
DG
3583}
3584
ce2918cb
DG
3585static void spapr_pending_dimm_unplugs_remove(SpaprMachineState *spapr,
3586 SpaprDimmState *dimm_state)
0cffce56
DG
3587{
3588 QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3589 g_free(dimm_state);
3590}
cf632463 3591
ce2918cb 3592static SpaprDimmState *spapr_recover_pending_dimm_state(SpaprMachineState *ms,
16ee9980
DHB
3593 PCDIMMDevice *dimm)
3594{
ce2918cb 3595 SpaprDrc *drc;
946d6154
DH
3596 uint64_t size = memory_device_get_region_size(MEMORY_DEVICE(dimm),
3597 &error_abort);
16ee9980
DHB
3598 uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3599 uint32_t avail_lmbs = 0;
3600 uint64_t addr_start, addr;
3601 int i;
16ee9980
DHB
3602
3603 addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3604 &error_abort);
3605
3606 addr = addr_start;
3607 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3608 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3609 addr / SPAPR_MEMORY_BLOCK_SIZE);
16ee9980 3610 g_assert(drc);
454b580a 3611 if (drc->dev) {
16ee9980
DHB
3612 avail_lmbs++;
3613 }
3614 addr += SPAPR_MEMORY_BLOCK_SIZE;
3615 }
3616
8d5981c4 3617 return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
16ee9980
DHB
3618}
3619
31834723
DHB
3620/* Callback to be called during DRC release. */
3621void spapr_lmb_release(DeviceState *dev)
cf632463 3622{
3ec71474 3623 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
ce2918cb
DG
3624 SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_ctrl);
3625 SpaprDimmState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
cf632463 3626
16ee9980
DHB
3627 /* This information will get lost if a migration occurs
3628 * during the unplug process. In this case recover it. */
3629 if (ds == NULL) {
3630 ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
8d5981c4 3631 g_assert(ds);
454b580a
DG
3632 /* The DRC being examined by the caller at least must be counted */
3633 g_assert(ds->nr_lmbs);
3634 }
3635
3636 if (--ds->nr_lmbs) {
cf632463
BR
3637 return;
3638 }
3639
cf632463
BR
3640 /*
3641 * Now that all the LMBs have been removed by the guest, call the
3ec71474 3642 * unplug handler chain. This can never fail.
cf632463 3643 */
3ec71474 3644 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
07578b0a 3645 object_unparent(OBJECT(dev));
3ec71474
DH
3646}
3647
3648static void spapr_memory_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3649{
ce2918cb
DG
3650 SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3651 SpaprDimmState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
3ec71474 3652
fd3416f5 3653 pc_dimm_unplug(PC_DIMM(dev), MACHINE(hotplug_dev));
07578b0a 3654 object_property_set_bool(OBJECT(dev), false, "realized", NULL);
2a129767 3655 spapr_pending_dimm_unplugs_remove(spapr, ds);
cf632463
BR
3656}
3657
3658static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3659 DeviceState *dev, Error **errp)
3660{
ce2918cb 3661 SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
cf632463
BR
3662 Error *local_err = NULL;
3663 PCDIMMDevice *dimm = PC_DIMM(dev);
04790978
TH
3664 uint32_t nr_lmbs;
3665 uint64_t size, addr_start, addr;
0cffce56 3666 int i;
ce2918cb 3667 SpaprDrc *drc;
04790978 3668
ee3a71e3
SB
3669 if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
3670 error_setg(&local_err,
3671 "nvdimm device hot unplug is not supported yet.");
3672 goto out;
3673 }
3674
946d6154 3675 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort);
04790978
TH
3676 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3677
9ed442b8 3678 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
0cffce56 3679 &local_err);
cf632463
BR
3680 if (local_err) {
3681 goto out;
3682 }
3683
2a129767
DHB
3684 /*
3685 * An existing pending dimm state for this DIMM means that there is an
3686 * unplug operation in progress, waiting for the spapr_lmb_release
3687 * callback to complete the job (BQL can't cover that far). In this case,
3688 * bail out to avoid detaching DRCs that were already released.
3689 */
3690 if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3691 error_setg(&local_err,
3692 "Memory unplug already in progress for device %s",
3693 dev->id);
3694 goto out;
3695 }
3696
8d5981c4 3697 spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
0cffce56
DG
3698
3699 addr = addr_start;
3700 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3701 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3702 addr / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56
DG
3703 g_assert(drc);
3704
a8dc47fd 3705 spapr_drc_detach(drc);
0cffce56
DG
3706 addr += SPAPR_MEMORY_BLOCK_SIZE;
3707 }
3708
fbf55397
DG
3709 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3710 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56 3711 spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
0b55aa91 3712 nr_lmbs, spapr_drc_index(drc));
cf632463
BR
3713out:
3714 error_propagate(errp, local_err);
3715}
3716
765d1bdd
DG
3717/* Callback to be called during DRC release. */
3718void spapr_core_release(DeviceState *dev)
ff9006dd 3719{
a4261be1
DH
3720 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3721
3722 /* Call the unplug handler chain. This can never fail. */
3723 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
07578b0a 3724 object_unparent(OBJECT(dev));
a4261be1
DH
3725}
3726
3727static void spapr_core_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3728{
3729 MachineState *ms = MACHINE(hotplug_dev);
ce2918cb 3730 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
ff9006dd 3731 CPUCore *cc = CPU_CORE(dev);
535455fd 3732 CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
ff9006dd 3733
46f7afa3 3734 if (smc->pre_2_10_has_unused_icps) {
ce2918cb 3735 SpaprCpuCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
46f7afa3
GK
3736 int i;
3737
3738 for (i = 0; i < cc->nr_threads; i++) {
94ad93bd 3739 CPUState *cs = CPU(sc->threads[i]);
46f7afa3
GK
3740
3741 pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3742 }
3743 }
3744
07572c06 3745 assert(core_slot);
535455fd 3746 core_slot->cpu = NULL;
07578b0a 3747 object_property_set_bool(OBJECT(dev), false, "realized", NULL);
ff9006dd
IM
3748}
3749
115debf2
IM
3750static
3751void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3752 Error **errp)
ff9006dd 3753{
ce2918cb 3754 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
535455fd 3755 int index;
ce2918cb 3756 SpaprDrc *drc;
535455fd 3757 CPUCore *cc = CPU_CORE(dev);
ff9006dd 3758
535455fd
IM
3759 if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3760 error_setg(errp, "Unable to find CPU core with core-id: %d",
3761 cc->core_id);
3762 return;
3763 }
ff9006dd
IM
3764 if (index == 0) {
3765 error_setg(errp, "Boot CPU core may not be unplugged");
3766 return;
3767 }
3768
5d0fb150
GK
3769 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3770 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd
IM
3771 g_assert(drc);
3772
47c8c915
GK
3773 if (!spapr_drc_unplug_requested(drc)) {
3774 spapr_drc_detach(drc);
3775 spapr_hotplug_req_remove_by_index(drc);
3776 }
ff9006dd
IM
3777}
3778
ce2918cb 3779int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
345b12b9
GK
3780 void *fdt, int *fdt_start_offset, Error **errp)
3781{
ce2918cb 3782 SpaprCpuCore *core = SPAPR_CPU_CORE(drc->dev);
345b12b9
GK
3783 CPUState *cs = CPU(core->threads[0]);
3784 PowerPCCPU *cpu = POWERPC_CPU(cs);
3785 DeviceClass *dc = DEVICE_GET_CLASS(cs);
3786 int id = spapr_get_vcpu_id(cpu);
3787 char *nodename;
3788 int offset;
3789
3790 nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3791 offset = fdt_add_subnode(fdt, 0, nodename);
3792 g_free(nodename);
3793
3794 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
3795
3796 *fdt_start_offset = offset;
3797 return 0;
3798}
3799
ff9006dd
IM
3800static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3801 Error **errp)
3802{
ce2918cb 3803 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
ff9006dd 3804 MachineClass *mc = MACHINE_GET_CLASS(spapr);
ce2918cb
DG
3805 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3806 SpaprCpuCore *core = SPAPR_CPU_CORE(OBJECT(dev));
ff9006dd 3807 CPUCore *cc = CPU_CORE(dev);
345b12b9 3808 CPUState *cs;
ce2918cb 3809 SpaprDrc *drc;
ff9006dd 3810 Error *local_err = NULL;
535455fd
IM
3811 CPUArchId *core_slot;
3812 int index;
94fd9cba 3813 bool hotplugged = spapr_drc_hotplugged(dev);
b1e81567 3814 int i;
ff9006dd 3815
535455fd
IM
3816 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3817 if (!core_slot) {
3818 error_setg(errp, "Unable to find CPU core with core-id: %d",
3819 cc->core_id);
3820 return;
3821 }
5d0fb150
GK
3822 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3823 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd 3824
c5514d0e 3825 g_assert(drc || !mc->has_hotpluggable_cpus);
ff9006dd 3826
ff9006dd 3827 if (drc) {
09d876ce 3828 spapr_drc_attach(drc, dev, &local_err);
ff9006dd 3829 if (local_err) {
ff9006dd
IM
3830 error_propagate(errp, local_err);
3831 return;
3832 }
ff9006dd 3833
94fd9cba
LV
3834 if (hotplugged) {
3835 /*
3836 * Send hotplug notification interrupt to the guest only
3837 * in case of hotplugged CPUs.
3838 */
3839 spapr_hotplug_req_add_by_index(drc);
3840 } else {
3841 spapr_drc_reset(drc);
3842 }
ff9006dd 3843 }
94fd9cba 3844
535455fd 3845 core_slot->cpu = OBJECT(dev);
46f7afa3
GK
3846
3847 if (smc->pre_2_10_has_unused_icps) {
46f7afa3 3848 for (i = 0; i < cc->nr_threads; i++) {
bc877283 3849 cs = CPU(core->threads[i]);
46f7afa3
GK
3850 pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
3851 }
3852 }
b1e81567
GK
3853
3854 /*
3855 * Set compatibility mode to match the boot CPU, which was either set
3856 * by the machine reset code or by CAS.
3857 */
3858 if (hotplugged) {
3859 for (i = 0; i < cc->nr_threads; i++) {
3860 ppc_set_compat(core->threads[i], POWERPC_CPU(first_cpu)->compat_pvr,
3861 &local_err);
3862 if (local_err) {
3863 error_propagate(errp, local_err);
3864 return;
3865 }
3866 }
3867 }
ff9006dd
IM
3868}
3869
3870static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3871 Error **errp)
3872{
3873 MachineState *machine = MACHINE(OBJECT(hotplug_dev));
3874 MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
ff9006dd
IM
3875 Error *local_err = NULL;
3876 CPUCore *cc = CPU_CORE(dev);
2e9c10eb 3877 const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
ff9006dd 3878 const char *type = object_get_typename(OBJECT(dev));
535455fd
IM
3879 CPUArchId *core_slot;
3880 int index;
fe6b6346 3881 unsigned int smp_threads = machine->smp.threads;
ff9006dd 3882
c5514d0e 3883 if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
ff9006dd
IM
3884 error_setg(&local_err, "CPU hotplug not supported for this machine");
3885 goto out;
3886 }
3887
3888 if (strcmp(base_core_type, type)) {
3889 error_setg(&local_err, "CPU core type should be %s", base_core_type);
3890 goto out;
3891 }
3892
3893 if (cc->core_id % smp_threads) {
3894 error_setg(&local_err, "invalid core id %d", cc->core_id);
3895 goto out;
3896 }
3897
459264ef
DG
3898 /*
3899 * In general we should have homogeneous threads-per-core, but old
3900 * (pre hotplug support) machine types allow the last core to have
3901 * reduced threads as a compatibility hack for when we allowed
3902 * total vcpus not a multiple of threads-per-core.
3903 */
3904 if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
df8658de 3905 error_setg(&local_err, "invalid nr-threads %d, must be %d",
8149e299 3906 cc->nr_threads, smp_threads);
df8658de 3907 goto out;
8149e299
DG
3908 }
3909
535455fd
IM
3910 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3911 if (!core_slot) {
ff9006dd
IM
3912 error_setg(&local_err, "core id %d out of range", cc->core_id);
3913 goto out;
3914 }
3915
535455fd 3916 if (core_slot->cpu) {
ff9006dd
IM
3917 error_setg(&local_err, "core %d already populated", cc->core_id);
3918 goto out;
3919 }
3920
a0ceb640 3921 numa_cpu_pre_plug(core_slot, dev, &local_err);
0b8497f0 3922
ff9006dd 3923out:
ff9006dd
IM
3924 error_propagate(errp, local_err);
3925}
3926
ce2918cb 3927int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
bb2bdd81
GK
3928 void *fdt, int *fdt_start_offset, Error **errp)
3929{
ce2918cb 3930 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(drc->dev);
bb2bdd81
GK
3931 int intc_phandle;
3932
3933 intc_phandle = spapr_irq_get_phandle(spapr, spapr->fdt_blob, errp);
3934 if (intc_phandle <= 0) {
3935 return -1;
3936 }
3937
8cbe71ec 3938 if (spapr_dt_phb(spapr, sphb, intc_phandle, fdt, fdt_start_offset)) {
bb2bdd81
GK
3939 error_setg(errp, "unable to create FDT node for PHB %d", sphb->index);
3940 return -1;
3941 }
3942
3943 /* generally SLOF creates these, for hotplug it's up to QEMU */
3944 _FDT(fdt_setprop_string(fdt, *fdt_start_offset, "name", "pci"));
3945
3946 return 0;
3947}
3948
3949static void spapr_phb_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3950 Error **errp)
3951{
ce2918cb
DG
3952 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3953 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
3954 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
bb2bdd81
GK
3955 const unsigned windows_supported = spapr_phb_windows_supported(sphb);
3956
3957 if (dev->hotplugged && !smc->dr_phb_enabled) {
3958 error_setg(errp, "PHB hotplug not supported for this machine");
3959 return;
3960 }
3961
3962 if (sphb->index == (uint32_t)-1) {
3963 error_setg(errp, "\"index\" for PAPR PHB is mandatory");
3964 return;
3965 }
3966
3967 /*
3968 * This will check that sphb->index doesn't exceed the maximum number of
3969 * PHBs for the current machine type.
3970 */
3971 smc->phb_placement(spapr, sphb->index,
3972 &sphb->buid, &sphb->io_win_addr,
3973 &sphb->mem_win_addr, &sphb->mem64_win_addr,
ec132efa
AK
3974 windows_supported, sphb->dma_liobn,
3975 &sphb->nv2_gpa_win_addr, &sphb->nv2_atsd_win_addr,
3976 errp);
bb2bdd81
GK
3977}
3978
3979static void spapr_phb_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3980 Error **errp)
3981{
ce2918cb
DG
3982 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3983 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
3984 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
3985 SpaprDrc *drc;
bb2bdd81
GK
3986 bool hotplugged = spapr_drc_hotplugged(dev);
3987 Error *local_err = NULL;
3988
3989 if (!smc->dr_phb_enabled) {
3990 return;
3991 }
3992
3993 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index);
3994 /* hotplug hooks should check it's enabled before getting this far */
3995 assert(drc);
3996
3997 spapr_drc_attach(drc, DEVICE(dev), &local_err);
3998 if (local_err) {
3999 error_propagate(errp, local_err);
4000 return;
4001 }
4002
4003 if (hotplugged) {
4004 spapr_hotplug_req_add_by_index(drc);
4005 } else {
4006 spapr_drc_reset(drc);
4007 }
4008}
4009
4010void spapr_phb_release(DeviceState *dev)
4011{
4012 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
4013
4014 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
07578b0a 4015 object_unparent(OBJECT(dev));
bb2bdd81
GK
4016}
4017
4018static void spapr_phb_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
4019{
07578b0a 4020 object_property_set_bool(OBJECT(dev), false, "realized", NULL);
bb2bdd81
GK
4021}
4022
4023static void spapr_phb_unplug_request(HotplugHandler *hotplug_dev,
4024 DeviceState *dev, Error **errp)
4025{
ce2918cb
DG
4026 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
4027 SpaprDrc *drc;
bb2bdd81
GK
4028
4029 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index);
4030 assert(drc);
4031
4032 if (!spapr_drc_unplug_requested(drc)) {
4033 spapr_drc_detach(drc);
4034 spapr_hotplug_req_remove_by_index(drc);
4035 }
4036}
4037
0fb6bd07
MR
4038static void spapr_tpm_proxy_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
4039 Error **errp)
4040{
4041 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4042 SpaprTpmProxy *tpm_proxy = SPAPR_TPM_PROXY(dev);
4043
4044 if (spapr->tpm_proxy != NULL) {
4045 error_setg(errp, "Only one TPM proxy can be specified for this machine");
4046 return;
4047 }
4048
4049 spapr->tpm_proxy = tpm_proxy;
4050}
4051
4052static void spapr_tpm_proxy_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
4053{
4054 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4055
4056 object_property_set_bool(OBJECT(dev), false, "realized", NULL);
4057 object_unparent(OBJECT(dev));
4058 spapr->tpm_proxy = NULL;
4059}
4060
c20d332a
BR
4061static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
4062 DeviceState *dev, Error **errp)
4063{
c20d332a 4064 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
81985f3b 4065 spapr_memory_plug(hotplug_dev, dev, errp);
af81cf32
BR
4066 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4067 spapr_core_plug(hotplug_dev, dev, errp);
bb2bdd81
GK
4068 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4069 spapr_phb_plug(hotplug_dev, dev, errp);
0fb6bd07
MR
4070 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4071 spapr_tpm_proxy_plug(hotplug_dev, dev, errp);
c20d332a
BR
4072 }
4073}
4074
88432f44
DH
4075static void spapr_machine_device_unplug(HotplugHandler *hotplug_dev,
4076 DeviceState *dev, Error **errp)
4077{
3ec71474
DH
4078 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4079 spapr_memory_unplug(hotplug_dev, dev);
a4261be1
DH
4080 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4081 spapr_core_unplug(hotplug_dev, dev);
bb2bdd81
GK
4082 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4083 spapr_phb_unplug(hotplug_dev, dev);
0fb6bd07
MR
4084 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4085 spapr_tpm_proxy_unplug(hotplug_dev, dev);
3ec71474 4086 }
88432f44
DH
4087}
4088
cf632463
BR
4089static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
4090 DeviceState *dev, Error **errp)
4091{
ce2918cb 4092 SpaprMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
c86c1aff 4093 MachineClass *mc = MACHINE_GET_CLASS(sms);
ce2918cb 4094 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
cf632463
BR
4095
4096 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4097 if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
4098 spapr_memory_unplug_request(hotplug_dev, dev, errp);
4099 } else {
4100 /* NOTE: this means there is a window after guest reset, prior to
4101 * CAS negotiation, where unplug requests will fail due to the
4102 * capability not being detected yet. This is a bit different than
4103 * the case with PCI unplug, where the events will be queued and
4104 * eventually handled by the guest after boot
4105 */
4106 error_setg(errp, "Memory hot unplug not supported for this guest");
4107 }
6f4b5c3e 4108 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c5514d0e 4109 if (!mc->has_hotpluggable_cpus) {
6f4b5c3e
BR
4110 error_setg(errp, "CPU hot unplug not supported on this machine");
4111 return;
4112 }
115debf2 4113 spapr_core_unplug_request(hotplug_dev, dev, errp);
bb2bdd81
GK
4114 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4115 if (!smc->dr_phb_enabled) {
4116 error_setg(errp, "PHB hot unplug not supported on this machine");
4117 return;
4118 }
4119 spapr_phb_unplug_request(hotplug_dev, dev, errp);
0fb6bd07
MR
4120 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4121 spapr_tpm_proxy_unplug(hotplug_dev, dev);
c20d332a
BR
4122 }
4123}
4124
94a94e4c
BR
4125static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
4126 DeviceState *dev, Error **errp)
4127{
c871bc70
LV
4128 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4129 spapr_memory_pre_plug(hotplug_dev, dev, errp);
4130 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
94a94e4c 4131 spapr_core_pre_plug(hotplug_dev, dev, errp);
bb2bdd81
GK
4132 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4133 spapr_phb_pre_plug(hotplug_dev, dev, errp);
94a94e4c
BR
4134 }
4135}
4136
7ebaf795
BR
4137static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
4138 DeviceState *dev)
c20d332a 4139{
94a94e4c 4140 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
bb2bdd81 4141 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE) ||
0fb6bd07
MR
4142 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE) ||
4143 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
c20d332a
BR
4144 return HOTPLUG_HANDLER(machine);
4145 }
cb600087
DG
4146 if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
4147 PCIDevice *pcidev = PCI_DEVICE(dev);
4148 PCIBus *root = pci_device_root_bus(pcidev);
4149 SpaprPhbState *phb =
4150 (SpaprPhbState *)object_dynamic_cast(OBJECT(BUS(root)->parent),
4151 TYPE_SPAPR_PCI_HOST_BRIDGE);
4152
4153 if (phb) {
4154 return HOTPLUG_HANDLER(phb);
4155 }
4156 }
c20d332a
BR
4157 return NULL;
4158}
4159
ea089eeb
IM
4160static CpuInstanceProperties
4161spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
20bb648d 4162{
ea089eeb
IM
4163 CPUArchId *core_slot;
4164 MachineClass *mc = MACHINE_GET_CLASS(machine);
4165
4166 /* make sure possible_cpu are intialized */
4167 mc->possible_cpu_arch_ids(machine);
4168 /* get CPU core slot containing thread that matches cpu_index */
4169 core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
4170 assert(core_slot);
4171 return core_slot->props;
20bb648d
DG
4172}
4173
79e07936
IM
4174static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
4175{
aa570207 4176 return idx / ms->smp.cores % ms->numa_state->num_nodes;
79e07936
IM
4177}
4178
535455fd
IM
4179static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
4180{
4181 int i;
fe6b6346
LX
4182 unsigned int smp_threads = machine->smp.threads;
4183 unsigned int smp_cpus = machine->smp.cpus;
d342eb76 4184 const char *core_type;
fe6b6346 4185 int spapr_max_cores = machine->smp.max_cpus / smp_threads;
535455fd
IM
4186 MachineClass *mc = MACHINE_GET_CLASS(machine);
4187
c5514d0e 4188 if (!mc->has_hotpluggable_cpus) {
535455fd
IM
4189 spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
4190 }
4191 if (machine->possible_cpus) {
4192 assert(machine->possible_cpus->len == spapr_max_cores);
4193 return machine->possible_cpus;
4194 }
4195
d342eb76
IM
4196 core_type = spapr_get_cpu_core_type(machine->cpu_type);
4197 if (!core_type) {
4198 error_report("Unable to find sPAPR CPU Core definition");
4199 exit(1);
4200 }
4201
535455fd
IM
4202 machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
4203 sizeof(CPUArchId) * spapr_max_cores);
4204 machine->possible_cpus->len = spapr_max_cores;
4205 for (i = 0; i < machine->possible_cpus->len; i++) {
4206 int core_id = i * smp_threads;
4207
d342eb76 4208 machine->possible_cpus->cpus[i].type = core_type;
f2d672c2 4209 machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
535455fd
IM
4210 machine->possible_cpus->cpus[i].arch_id = core_id;
4211 machine->possible_cpus->cpus[i].props.has_core_id = true;
4212 machine->possible_cpus->cpus[i].props.core_id = core_id;
535455fd
IM
4213 }
4214 return machine->possible_cpus;
4215}
4216
ce2918cb 4217static void spapr_phb_placement(SpaprMachineState *spapr, uint32_t index,
daa23699
DG
4218 uint64_t *buid, hwaddr *pio,
4219 hwaddr *mmio32, hwaddr *mmio64,
ec132efa
AK
4220 unsigned n_dma, uint32_t *liobns,
4221 hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp)
6737d9ad 4222{
357d1e3b
DG
4223 /*
4224 * New-style PHB window placement.
4225 *
4226 * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
4227 * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
4228 * windows.
4229 *
4230 * Some guest kernels can't work with MMIO windows above 1<<46
4231 * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
4232 *
4233 * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
4234 * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the
4235 * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the
4236 * 1TiB 64-bit MMIO windows for each PHB.
4237 */
6737d9ad 4238 const uint64_t base_buid = 0x800000020000000ULL;
6737d9ad
DG
4239 int i;
4240
357d1e3b
DG
4241 /* Sanity check natural alignments */
4242 QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
4243 QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
4244 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
4245 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
4246 /* Sanity check bounds */
25e6a118
MT
4247 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
4248 SPAPR_PCI_MEM32_WIN_SIZE);
4249 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
4250 SPAPR_PCI_MEM64_WIN_SIZE);
4251
4252 if (index >= SPAPR_MAX_PHBS) {
4253 error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
4254 SPAPR_MAX_PHBS - 1);
6737d9ad
DG
4255 return;
4256 }
4257
4258 *buid = base_buid + index;
4259 for (i = 0; i < n_dma; ++i) {
4260 liobns[i] = SPAPR_PCI_LIOBN(index, i);
4261 }
4262
357d1e3b
DG
4263 *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
4264 *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
4265 *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
ec132efa
AK
4266
4267 *nv2gpa = SPAPR_PCI_NV2RAM64_WIN_BASE + index * SPAPR_PCI_NV2RAM64_WIN_SIZE;
4268 *nv2atsd = SPAPR_PCI_NV2ATSD_WIN_BASE + index * SPAPR_PCI_NV2ATSD_WIN_SIZE;
6737d9ad
DG
4269}
4270
7844e12b
CLG
4271static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
4272{
ce2918cb 4273 SpaprMachineState *spapr = SPAPR_MACHINE(dev);
7844e12b
CLG
4274
4275 return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
4276}
4277
4278static void spapr_ics_resend(XICSFabric *dev)
4279{
ce2918cb 4280 SpaprMachineState *spapr = SPAPR_MACHINE(dev);
7844e12b
CLG
4281
4282 ics_resend(spapr->ics);
4283}
4284
81210c20 4285static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
b2fc59aa 4286{
2e886fb3 4287 PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
b2fc59aa 4288
a28b9a5a 4289 return cpu ? spapr_cpu_state(cpu)->icp : NULL;
b2fc59aa
CLG
4290}
4291
6449da45
CLG
4292static void spapr_pic_print_info(InterruptStatsProvider *obj,
4293 Monitor *mon)
4294{
ce2918cb 4295 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
6449da45 4296
328d8eb2 4297 spapr_irq_print_info(spapr, mon);
f041d6af
GK
4298 monitor_printf(mon, "irqchip: %s\n",
4299 kvm_irqchip_in_kernel() ? "in-kernel" : "emulated");
6449da45
CLG
4300}
4301
baa45b17
CLG
4302/*
4303 * This is a XIVE only operation
4304 */
932de7ae
CLG
4305static int spapr_match_nvt(XiveFabric *xfb, uint8_t format,
4306 uint8_t nvt_blk, uint32_t nvt_idx,
4307 bool cam_ignore, uint8_t priority,
4308 uint32_t logic_serv, XiveTCTXMatch *match)
4309{
4310 SpaprMachineState *spapr = SPAPR_MACHINE(xfb);
baa45b17 4311 XivePresenter *xptr = XIVE_PRESENTER(spapr->active_intc);
932de7ae
CLG
4312 XivePresenterClass *xpc = XIVE_PRESENTER_GET_CLASS(xptr);
4313 int count;
4314
932de7ae
CLG
4315 count = xpc->match_nvt(xptr, format, nvt_blk, nvt_idx, cam_ignore,
4316 priority, logic_serv, match);
4317 if (count < 0) {
4318 return count;
4319 }
4320
4321 /*
4322 * When we implement the save and restore of the thread interrupt
4323 * contexts in the enter/exit CPU handlers of the machine and the
4324 * escalations in QEMU, we should be able to handle non dispatched
4325 * vCPUs.
4326 *
4327 * Until this is done, the sPAPR machine should find at least one
4328 * matching context always.
4329 */
4330 if (count == 0) {
4331 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: NVT %x/%x is not dispatched\n",
4332 nvt_blk, nvt_idx);
4333 }
4334
4335 return count;
4336}
4337
14bb4486 4338int spapr_get_vcpu_id(PowerPCCPU *cpu)
2e886fb3 4339{
b1a568c1 4340 return cpu->vcpu_id;
2e886fb3
SB
4341}
4342
648edb64
GK
4343void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp)
4344{
ce2918cb 4345 SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
fe6b6346 4346 MachineState *ms = MACHINE(spapr);
648edb64
GK
4347 int vcpu_id;
4348
5d0fb150 4349 vcpu_id = spapr_vcpu_id(spapr, cpu_index);
648edb64
GK
4350
4351 if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) {
4352 error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id);
4353 error_append_hint(errp, "Adjust the number of cpus to %d "
4354 "or try to raise the number of threads per core\n",
fe6b6346 4355 vcpu_id * ms->smp.threads / spapr->vsmt);
648edb64
GK
4356 return;
4357 }
4358
4359 cpu->vcpu_id = vcpu_id;
4360}
4361
2e886fb3
SB
4362PowerPCCPU *spapr_find_cpu(int vcpu_id)
4363{
4364 CPUState *cs;
4365
4366 CPU_FOREACH(cs) {
4367 PowerPCCPU *cpu = POWERPC_CPU(cs);
4368
14bb4486 4369 if (spapr_get_vcpu_id(cpu) == vcpu_id) {
2e886fb3
SB
4370 return cpu;
4371 }
4372 }
4373
4374 return NULL;
4375}
4376
03ef074c
NP
4377static void spapr_cpu_exec_enter(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu)
4378{
4379 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4380
4381 /* These are only called by TCG, KVM maintains dispatch state */
4382
3a6e6224 4383 spapr_cpu->prod = false;
03ef074c
NP
4384 if (spapr_cpu->vpa_addr) {
4385 CPUState *cs = CPU(cpu);
4386 uint32_t dispatch;
4387
4388 dispatch = ldl_be_phys(cs->as,
4389 spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
4390 dispatch++;
4391 if ((dispatch & 1) != 0) {
4392 qemu_log_mask(LOG_GUEST_ERROR,
4393 "VPA: incorrect dispatch counter value for "
4394 "dispatched partition %u, correcting.\n", dispatch);
4395 dispatch++;
4396 }
4397 stl_be_phys(cs->as,
4398 spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER, dispatch);
4399 }
4400}
4401
4402static void spapr_cpu_exec_exit(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu)
4403{
4404 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4405
4406 if (spapr_cpu->vpa_addr) {
4407 CPUState *cs = CPU(cpu);
4408 uint32_t dispatch;
4409
4410 dispatch = ldl_be_phys(cs->as,
4411 spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
4412 dispatch++;
4413 if ((dispatch & 1) != 1) {
4414 qemu_log_mask(LOG_GUEST_ERROR,
4415 "VPA: incorrect dispatch counter value for "
4416 "preempted partition %u, correcting.\n", dispatch);
4417 dispatch++;
4418 }
4419 stl_be_phys(cs->as,
4420 spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER, dispatch);
4421 }
4422}
4423
29ee3247
AK
4424static void spapr_machine_class_init(ObjectClass *oc, void *data)
4425{
4426 MachineClass *mc = MACHINE_CLASS(oc);
ce2918cb 4427 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
71461b0f 4428 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 4429 NMIClass *nc = NMI_CLASS(oc);
c20d332a 4430 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1d1be34d 4431 PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
7844e12b 4432 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
6449da45 4433 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
932de7ae 4434 XiveFabricClass *xfc = XIVE_FABRIC_CLASS(oc);
958db90c 4435
0eb9054c 4436 mc->desc = "pSeries Logical Partition (PAPR compliant)";
907aac2f 4437 mc->ignore_boot_device_suffixes = true;
fc9f38c3
DG
4438
4439 /*
4440 * We set up the default / latest behaviour here. The class_init
4441 * functions for the specific versioned machine types can override
4442 * these details for backwards compatibility
4443 */
bcb5ce08
DG
4444 mc->init = spapr_machine_init;
4445 mc->reset = spapr_machine_reset;
958db90c 4446 mc->block_default_type = IF_SCSI;
6244bb7e 4447 mc->max_cpus = 1024;
958db90c 4448 mc->no_parallel = 1;
5b2128d2 4449 mc->default_boot_order = "";
d23b6caa 4450 mc->default_ram_size = 512 * MiB;
ab74e543 4451 mc->default_ram_id = "ppc_spapr.ram";
29f9cef3 4452 mc->default_display = "std";
958db90c 4453 mc->kvm_type = spapr_kvm_type;
7da79a16 4454 machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
e4024630 4455 mc->pci_allow_0_address = true;
debbdc00 4456 assert(!mc->get_hotplug_handler);
7ebaf795 4457 mc->get_hotplug_handler = spapr_get_hotplug_handler;
94a94e4c 4458 hc->pre_plug = spapr_machine_device_pre_plug;
c20d332a 4459 hc->plug = spapr_machine_device_plug;
ea089eeb 4460 mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
79e07936 4461 mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
535455fd 4462 mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
cf632463 4463 hc->unplug_request = spapr_machine_device_unplug_request;
88432f44 4464 hc->unplug = spapr_machine_device_unplug;
00b4fbe2 4465
fc9f38c3 4466 smc->dr_lmb_enabled = true;
fea35ca4 4467 smc->update_dt_enabled = true;
34a6b015 4468 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power9_v2.0");
c5514d0e 4469 mc->has_hotpluggable_cpus = true;
ee3a71e3 4470 mc->nvdimm_supported = true;
52b81ab5 4471 smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
71461b0f 4472 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 4473 nc->nmi_monitor_handler = spapr_nmi;
6737d9ad 4474 smc->phb_placement = spapr_phb_placement;
1d1be34d 4475 vhc->hypercall = emulate_spapr_hypercall;
e57ca75c
DG
4476 vhc->hpt_mask = spapr_hpt_mask;
4477 vhc->map_hptes = spapr_map_hptes;
4478 vhc->unmap_hptes = spapr_unmap_hptes;
a2dd4e83
BH
4479 vhc->hpte_set_c = spapr_hpte_set_c;
4480 vhc->hpte_set_r = spapr_hpte_set_r;
79825f4d 4481 vhc->get_pate = spapr_get_pate;
1ec26c75 4482 vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
03ef074c
NP
4483 vhc->cpu_exec_enter = spapr_cpu_exec_enter;
4484 vhc->cpu_exec_exit = spapr_cpu_exec_exit;
7844e12b
CLG
4485 xic->ics_get = spapr_ics_get;
4486 xic->ics_resend = spapr_ics_resend;
b2fc59aa 4487 xic->icp_get = spapr_icp_get;
6449da45 4488 ispc->print_info = spapr_pic_print_info;
55641213
LV
4489 /* Force NUMA node memory size to be a multiple of
4490 * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
4491 * in which LMBs are represented and hot-added
4492 */
4493 mc->numa_mem_align_shift = 28;
cd5ff833 4494 mc->numa_mem_supported = true;
0533ef5f 4495 mc->auto_enable_numa = true;
33face6b 4496
4e5fe368
SJS
4497 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
4498 smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
4499 smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
2782ad4c
SJS
4500 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4501 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4502 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_WORKAROUND;
2309832a 4503 smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 16; /* 64kiB */
b9a477b7 4504 smc->default_caps.caps[SPAPR_CAP_NESTED_KVM_HV] = SPAPR_CAP_OFF;
edaa7995 4505 smc->default_caps.caps[SPAPR_CAP_LARGE_DECREMENTER] = SPAPR_CAP_ON;
37965dfe 4506 smc->default_caps.caps[SPAPR_CAP_CCF_ASSIST] = SPAPR_CAP_ON;
e0aeef7a 4507 smc->default_caps.caps[SPAPR_CAP_FWNMI_MCE] = SPAPR_CAP_ON;
33face6b 4508 spapr_caps_add_properties(smc, &error_abort);
bd94bc06 4509 smc->irq = &spapr_irq_dual;
dae5e39a 4510 smc->dr_phb_enabled = true;
6c3829a2 4511 smc->linux_pci_probe = true;
29cb4187 4512 smc->smp_threads_vsmt = true;
54255c1f 4513 smc->nr_xirqs = SPAPR_NR_XIRQS;
932de7ae 4514 xfc->match_nvt = spapr_match_nvt;
29ee3247
AK
4515}
4516
4517static const TypeInfo spapr_machine_info = {
4518 .name = TYPE_SPAPR_MACHINE,
4519 .parent = TYPE_MACHINE,
4aee7362 4520 .abstract = true,
ce2918cb 4521 .instance_size = sizeof(SpaprMachineState),
bcb5ce08 4522 .instance_init = spapr_instance_init,
87bbdd9c 4523 .instance_finalize = spapr_machine_finalizefn,
ce2918cb 4524 .class_size = sizeof(SpaprMachineClass),
29ee3247 4525 .class_init = spapr_machine_class_init,
71461b0f
AK
4526 .interfaces = (InterfaceInfo[]) {
4527 { TYPE_FW_PATH_PROVIDER },
34316482 4528 { TYPE_NMI },
c20d332a 4529 { TYPE_HOTPLUG_HANDLER },
1d1be34d 4530 { TYPE_PPC_VIRTUAL_HYPERVISOR },
7844e12b 4531 { TYPE_XICS_FABRIC },
6449da45 4532 { TYPE_INTERRUPT_STATS_PROVIDER },
932de7ae 4533 { TYPE_XIVE_FABRIC },
71461b0f
AK
4534 { }
4535 },
29ee3247
AK
4536};
4537
a7849268
MT
4538static void spapr_machine_latest_class_options(MachineClass *mc)
4539{
4540 mc->alias = "pseries";
ea0ac7f6 4541 mc->is_default = true;
a7849268
MT
4542}
4543
fccbc785 4544#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
5013c547
DG
4545 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
4546 void *data) \
4547 { \
4548 MachineClass *mc = MACHINE_CLASS(oc); \
4549 spapr_machine_##suffix##_class_options(mc); \
fccbc785 4550 if (latest) { \
a7849268 4551 spapr_machine_latest_class_options(mc); \
fccbc785 4552 } \
5013c547 4553 } \
5013c547
DG
4554 static const TypeInfo spapr_machine_##suffix##_info = { \
4555 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
4556 .parent = TYPE_SPAPR_MACHINE, \
4557 .class_init = spapr_machine_##suffix##_class_init, \
5013c547
DG
4558 }; \
4559 static void spapr_machine_register_##suffix(void) \
4560 { \
4561 type_register(&spapr_machine_##suffix##_info); \
4562 } \
0e6aac87 4563 type_init(spapr_machine_register_##suffix)
5013c547 4564
3eb74d20
CH
4565/*
4566 * pseries-5.0
4567 */
4568static void spapr_machine_5_0_class_options(MachineClass *mc)
4569{
4570 /* Defaults for the latest behaviour inherited from the base class */
4571}
4572
4573DEFINE_SPAPR_MACHINE(5_0, "5.0", true);
4574
9aec2e52
CH
4575/*
4576 * pseries-4.2
4577 */
4578static void spapr_machine_4_2_class_options(MachineClass *mc)
4579{
37965dfe
DG
4580 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4581
3eb74d20 4582 spapr_machine_5_0_class_options(mc);
5f258577 4583 compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len);
37965dfe 4584 smc->default_caps.caps[SPAPR_CAP_CCF_ASSIST] = SPAPR_CAP_OFF;
e0aeef7a 4585 smc->default_caps.caps[SPAPR_CAP_FWNMI_MCE] = SPAPR_CAP_OFF;
ee3a71e3 4586 mc->nvdimm_supported = false;
9aec2e52
CH
4587}
4588
3eb74d20 4589DEFINE_SPAPR_MACHINE(4_2, "4.2", false);
9aec2e52 4590
9bf2650b
CH
4591/*
4592 * pseries-4.1
4593 */
4594static void spapr_machine_4_1_class_options(MachineClass *mc)
4595{
6c3829a2 4596 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
d15d4ad6
DG
4597 static GlobalProperty compat[] = {
4598 /* Only allow 4kiB and 64kiB IOMMU pagesizes */
4599 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pgsz", "0x11000" },
4600 };
4601
9aec2e52 4602 spapr_machine_4_2_class_options(mc);
6c3829a2 4603 smc->linux_pci_probe = false;
29cb4187 4604 smc->smp_threads_vsmt = false;
9aec2e52 4605 compat_props_add(mc->compat_props, hw_compat_4_1, hw_compat_4_1_len);
d15d4ad6 4606 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
9bf2650b
CH
4607}
4608
9aec2e52 4609DEFINE_SPAPR_MACHINE(4_1, "4.1", false);
9bf2650b 4610
84e060bf
AW
4611/*
4612 * pseries-4.0
4613 */
eb3cba82 4614static void phb_placement_4_0(SpaprMachineState *spapr, uint32_t index,
ec132efa
AK
4615 uint64_t *buid, hwaddr *pio,
4616 hwaddr *mmio32, hwaddr *mmio64,
4617 unsigned n_dma, uint32_t *liobns,
4618 hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp)
4619{
4620 spapr_phb_placement(spapr, index, buid, pio, mmio32, mmio64, n_dma, liobns,
4621 nv2gpa, nv2atsd, errp);
4622 *nv2gpa = 0;
4623 *nv2atsd = 0;
4624}
4625
eb3cba82
DG
4626static void spapr_machine_4_0_class_options(MachineClass *mc)
4627{
4628 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4629
4630 spapr_machine_4_1_class_options(mc);
4631 compat_props_add(mc->compat_props, hw_compat_4_0, hw_compat_4_0_len);
4632 smc->phb_placement = phb_placement_4_0;
bd94bc06 4633 smc->irq = &spapr_irq_xics;
3725ef1a 4634 smc->pre_4_1_migration = true;
eb3cba82
DG
4635}
4636
4637DEFINE_SPAPR_MACHINE(4_0, "4.0", false);
4638
4639/*
4640 * pseries-3.1
4641 */
d45360d9
CLG
4642static void spapr_machine_3_1_class_options(MachineClass *mc)
4643{
ce2918cb 4644 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
fea35ca4 4645
84e060bf 4646 spapr_machine_4_0_class_options(mc);
abd93cc7 4647 compat_props_add(mc->compat_props, hw_compat_3_1, hw_compat_3_1_len);
27461d69 4648
34a6b015 4649 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
fea35ca4 4650 smc->update_dt_enabled = false;
dae5e39a 4651 smc->dr_phb_enabled = false;
0a794529 4652 smc->broken_host_serial_model = true;
2782ad4c
SJS
4653 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
4654 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
4655 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
edaa7995 4656 smc->default_caps.caps[SPAPR_CAP_LARGE_DECREMENTER] = SPAPR_CAP_OFF;
d45360d9
CLG
4657}
4658
84e060bf 4659DEFINE_SPAPR_MACHINE(3_1, "3.1", false);
d45360d9 4660
8a4fd427 4661/*
d8c0c7af 4662 * pseries-3.0
8a4fd427 4663 */
d45360d9 4664
d8c0c7af 4665static void spapr_machine_3_0_class_options(MachineClass *mc)
8a4fd427 4666{
ce2918cb 4667 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
82cffa2e 4668
d45360d9 4669 spapr_machine_3_1_class_options(mc);
ddb3235d 4670 compat_props_add(mc->compat_props, hw_compat_3_0, hw_compat_3_0_len);
82cffa2e
CLG
4671
4672 smc->legacy_irq_allocation = true;
54255c1f 4673 smc->nr_xirqs = 0x400;
ae837402 4674 smc->irq = &spapr_irq_xics_legacy;
8a4fd427
DG
4675}
4676
d45360d9 4677DEFINE_SPAPR_MACHINE(3_0, "3.0", false);
8a4fd427 4678
2b615412
DG
4679/*
4680 * pseries-2.12
4681 */
2b615412
DG
4682static void spapr_machine_2_12_class_options(MachineClass *mc)
4683{
ce2918cb 4684 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4685 static GlobalProperty compat[] = {
6c36bddf
EH
4686 { TYPE_POWERPC_CPU, "pre-3.0-migration", "on" },
4687 { TYPE_SPAPR_CPU_CORE, "pre-3.0-migration", "on" },
88cbe073 4688 };
2309832a 4689
d8c0c7af 4690 spapr_machine_3_0_class_options(mc);
0d47310b 4691 compat_props_add(mc->compat_props, hw_compat_2_12, hw_compat_2_12_len);
88cbe073 4692 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
2309832a 4693
e8937295
GK
4694 /* We depend on kvm_enabled() to choose a default value for the
4695 * hpt-max-page-size capability. Of course we can't do it here
4696 * because this is too early and the HW accelerator isn't initialzed
4697 * yet. Postpone this to machine init (see default_caps_with_cpu()).
4698 */
4699 smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 0;
2b615412
DG
4700}
4701
8a4fd427 4702DEFINE_SPAPR_MACHINE(2_12, "2.12", false);
2b615412 4703
813f3cf6
SJS
4704static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc)
4705{
ce2918cb 4706 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
813f3cf6
SJS
4707
4708 spapr_machine_2_12_class_options(mc);
4709 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4710 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4711 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD;
4712}
4713
4714DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false);
4715
e2676b16
GK
4716/*
4717 * pseries-2.11
4718 */
2b615412 4719
e2676b16
GK
4720static void spapr_machine_2_11_class_options(MachineClass *mc)
4721{
ce2918cb 4722 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
ee76a09f 4723
2b615412 4724 spapr_machine_2_12_class_options(mc);
4e5fe368 4725 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
43df70a9 4726 compat_props_add(mc->compat_props, hw_compat_2_11, hw_compat_2_11_len);
e2676b16
GK
4727}
4728
2b615412 4729DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
e2676b16 4730
3fa14fbe
DG
4731/*
4732 * pseries-2.10
4733 */
e2676b16 4734
3fa14fbe
DG
4735static void spapr_machine_2_10_class_options(MachineClass *mc)
4736{
e2676b16 4737 spapr_machine_2_11_class_options(mc);
503224f4 4738 compat_props_add(mc->compat_props, hw_compat_2_10, hw_compat_2_10_len);
3fa14fbe
DG
4739}
4740
e2676b16 4741DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
3fa14fbe 4742
fa325e6c
DG
4743/*
4744 * pseries-2.9
4745 */
3fa14fbe 4746
fa325e6c
DG
4747static void spapr_machine_2_9_class_options(MachineClass *mc)
4748{
ce2918cb 4749 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4750 static GlobalProperty compat[] = {
6c36bddf 4751 { TYPE_POWERPC_CPU, "pre-2.10-migration", "on" },
88cbe073 4752 };
46f7afa3 4753
3fa14fbe 4754 spapr_machine_2_10_class_options(mc);
3e803152 4755 compat_props_add(mc->compat_props, hw_compat_2_9, hw_compat_2_9_len);
88cbe073 4756 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
3bfe5716 4757 mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
46f7afa3 4758 smc->pre_2_10_has_unused_icps = true;
52b81ab5 4759 smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
fa325e6c
DG
4760}
4761
3fa14fbe 4762DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
fa325e6c 4763
db800b21
DG
4764/*
4765 * pseries-2.8
4766 */
fa325e6c 4767
db800b21
DG
4768static void spapr_machine_2_8_class_options(MachineClass *mc)
4769{
88cbe073 4770 static GlobalProperty compat[] = {
6c36bddf 4771 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pcie-extended-configuration-space", "off" },
88cbe073
MAL
4772 };
4773
fa325e6c 4774 spapr_machine_2_9_class_options(mc);
edc24ccd 4775 compat_props_add(mc->compat_props, hw_compat_2_8, hw_compat_2_8_len);
88cbe073 4776 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
55641213 4777 mc->numa_mem_align_shift = 23;
db800b21
DG
4778}
4779
fa325e6c 4780DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
db800b21 4781
1ea1eefc
BR
4782/*
4783 * pseries-2.7
4784 */
357d1e3b 4785
ce2918cb 4786static void phb_placement_2_7(SpaprMachineState *spapr, uint32_t index,
357d1e3b
DG
4787 uint64_t *buid, hwaddr *pio,
4788 hwaddr *mmio32, hwaddr *mmio64,
ec132efa
AK
4789 unsigned n_dma, uint32_t *liobns,
4790 hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp)
357d1e3b
DG
4791{
4792 /* Legacy PHB placement for pseries-2.7 and earlier machine types */
4793 const uint64_t base_buid = 0x800000020000000ULL;
4794 const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
4795 const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
4796 const hwaddr pio_offset = 0x80000000; /* 2 GiB */
4797 const uint32_t max_index = 255;
4798 const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
4799
4800 uint64_t ram_top = MACHINE(spapr)->ram_size;
4801 hwaddr phb0_base, phb_base;
4802 int i;
4803
0c9269a5 4804 /* Do we have device memory? */
357d1e3b
DG
4805 if (MACHINE(spapr)->maxram_size > ram_top) {
4806 /* Can't just use maxram_size, because there may be an
0c9269a5
DH
4807 * alignment gap between normal and device memory regions
4808 */
b0c14ec4
DH
4809 ram_top = MACHINE(spapr)->device_memory->base +
4810 memory_region_size(&MACHINE(spapr)->device_memory->mr);
357d1e3b
DG
4811 }
4812
4813 phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
4814
4815 if (index > max_index) {
4816 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
4817 max_index);
4818 return;
4819 }
4820
4821 *buid = base_buid + index;
4822 for (i = 0; i < n_dma; ++i) {
4823 liobns[i] = SPAPR_PCI_LIOBN(index, i);
4824 }
4825
4826 phb_base = phb0_base + index * phb_spacing;
4827 *pio = phb_base + pio_offset;
4828 *mmio32 = phb_base + mmio_offset;
4829 /*
4830 * We don't set the 64-bit MMIO window, relying on the PHB's
4831 * fallback behaviour of automatically splitting a large "32-bit"
4832 * window into contiguous 32-bit and 64-bit windows
4833 */
ec132efa
AK
4834
4835 *nv2gpa = 0;
4836 *nv2atsd = 0;
357d1e3b 4837}
db800b21 4838
1ea1eefc
BR
4839static void spapr_machine_2_7_class_options(MachineClass *mc)
4840{
ce2918cb 4841 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4842 static GlobalProperty compat[] = {
6c36bddf
EH
4843 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0xf80000000", },
4844 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem64_win_size", "0", },
4845 { TYPE_POWERPC_CPU, "pre-2.8-migration", "on", },
4846 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pre-2.8-migration", "on", },
88cbe073 4847 };
3daa4a9f 4848
db800b21 4849 spapr_machine_2_8_class_options(mc);
2e9c10eb 4850 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
a140c199 4851 mc->default_machine_opts = "modern-hotplug-events=off";
5a995064 4852 compat_props_add(mc->compat_props, hw_compat_2_7, hw_compat_2_7_len);
88cbe073 4853 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
357d1e3b 4854 smc->phb_placement = phb_placement_2_7;
1ea1eefc
BR
4855}
4856
db800b21 4857DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
1ea1eefc 4858
4b23699c
DG
4859/*
4860 * pseries-2.6
4861 */
1ea1eefc 4862
4b23699c
DG
4863static void spapr_machine_2_6_class_options(MachineClass *mc)
4864{
88cbe073 4865 static GlobalProperty compat[] = {
6c36bddf 4866 { TYPE_SPAPR_PCI_HOST_BRIDGE, "ddw", "off" },
88cbe073
MAL
4867 };
4868
1ea1eefc 4869 spapr_machine_2_7_class_options(mc);
c5514d0e 4870 mc->has_hotpluggable_cpus = false;
ff8f261f 4871 compat_props_add(mc->compat_props, hw_compat_2_6, hw_compat_2_6_len);
88cbe073 4872 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4b23699c
DG
4873}
4874
1ea1eefc 4875DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4b23699c 4876
1c5f29bb
DG
4877/*
4878 * pseries-2.5
4879 */
4b23699c 4880
5013c547
DG
4881static void spapr_machine_2_5_class_options(MachineClass *mc)
4882{
ce2918cb 4883 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4884 static GlobalProperty compat[] = {
6c36bddf 4885 { "spapr-vlan", "use-rx-buffer-pools", "off" },
88cbe073 4886 };
57040d45 4887
4b23699c 4888 spapr_machine_2_6_class_options(mc);
57040d45 4889 smc->use_ohci_by_default = true;
fe759610 4890 compat_props_add(mc->compat_props, hw_compat_2_5, hw_compat_2_5_len);
88cbe073 4891 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
1c5f29bb
DG
4892}
4893
4b23699c 4894DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
1c5f29bb
DG
4895
4896/*
4897 * pseries-2.4
4898 */
80fd50f9 4899
5013c547
DG
4900static void spapr_machine_2_4_class_options(MachineClass *mc)
4901{
ce2918cb 4902 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
fc9f38c3
DG
4903
4904 spapr_machine_2_5_class_options(mc);
fc9f38c3 4905 smc->dr_lmb_enabled = false;
2f99b9c2 4906 compat_props_add(mc->compat_props, hw_compat_2_4, hw_compat_2_4_len);
1c5f29bb
DG
4907}
4908
fccbc785 4909DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
1c5f29bb
DG
4910
4911/*
4912 * pseries-2.3
4913 */
38ff32c6 4914
5013c547 4915static void spapr_machine_2_3_class_options(MachineClass *mc)
6026db45 4916{
88cbe073 4917 static GlobalProperty compat[] = {
6c36bddf 4918 { "spapr-pci-host-bridge", "dynamic-reconfiguration", "off" },
88cbe073 4919 };
fc9f38c3 4920 spapr_machine_2_4_class_options(mc);
8995dd90 4921 compat_props_add(mc->compat_props, hw_compat_2_3, hw_compat_2_3_len);
88cbe073 4922 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
6026db45 4923}
fccbc785 4924DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
6026db45 4925
1c5f29bb
DG
4926/*
4927 * pseries-2.2
4928 */
1c5f29bb 4929
5013c547 4930static void spapr_machine_2_2_class_options(MachineClass *mc)
4aee7362 4931{
88cbe073 4932 static GlobalProperty compat[] = {
6c36bddf 4933 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0x20000000" },
88cbe073
MAL
4934 };
4935
fc9f38c3 4936 spapr_machine_2_3_class_options(mc);
1c30044e 4937 compat_props_add(mc->compat_props, hw_compat_2_2, hw_compat_2_2_len);
88cbe073 4938 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
f6d0656b 4939 mc->default_machine_opts = "modern-hotplug-events=off,suppress-vmdesc=on";
4aee7362 4940}
fccbc785 4941DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4aee7362 4942
1c5f29bb
DG
4943/*
4944 * pseries-2.1
4945 */
3dab0244 4946
5013c547 4947static void spapr_machine_2_1_class_options(MachineClass *mc)
d25228e7 4948{
fc9f38c3 4949 spapr_machine_2_2_class_options(mc);
c4fc5695 4950 compat_props_add(mc->compat_props, hw_compat_2_1, hw_compat_2_1_len);
d25228e7 4951}
fccbc785 4952DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
fb0fc8f6 4953
29ee3247 4954static void spapr_machine_register_types(void)
9fdf0c29 4955{
29ee3247 4956 type_register_static(&spapr_machine_info);
9fdf0c29
DG
4957}
4958
29ee3247 4959type_init(spapr_machine_register_types)