]> git.proxmox.com Git - mirror_qemu.git/blame - include/hw/arm/aspeed_soc.h
hw/arm/aspeed: Check for CPU types in machine_run_board_init()
[mirror_qemu.git] / include / hw / arm / aspeed_soc.h
CommitLineData
43e3346e 1/*
ff90606f 2 * ASPEED SoC family
43e3346e
AJ
3 *
4 * Andrew Jeffery <andrew@aj.id.au>
5 *
6 * Copyright 2016 IBM Corp.
7 *
8 * This code is licensed under the GPL version 2 or later. See
9 * the COPYING file in the top-level directory.
10 */
11
ff90606f
CLG
12#ifndef ASPEED_SOC_H
13#define ASPEED_SOC_H
43e3346e 14
f25c0ae1 15#include "hw/cpu/a15mpcore.h"
356b230e 16#include "hw/arm/armv7m.h"
43e3346e 17#include "hw/intc/aspeed_vic.h"
334973bb 18#include "hw/misc/aspeed_scu.h"
199fd623 19#include "hw/adc/aspeed_adc.h"
c2da8a8b 20#include "hw/misc/aspeed_sdmc.h"
118c82e7 21#include "hw/misc/aspeed_xdma.h"
43e3346e 22#include "hw/timer/aspeed_timer.h"
ea5dcf4e 23#include "hw/rtc/aspeed_rtc.h"
16020011 24#include "hw/i2c/aspeed_i2c.h"
3222165d 25#include "hw/misc/aspeed_i3c.h"
7c1c69bc 26#include "hw/ssi/aspeed_smc.h"
a3888d75 27#include "hw/misc/aspeed_hace.h"
e1acf581 28#include "hw/misc/aspeed_sbc.h"
013befe1 29#include "hw/watchdog/wdt_aspeed.h"
ea337c65 30#include "hw/net/ftgmac100.h"
ec150c7e 31#include "target/arm/cpu.h"
fdcc7c06 32#include "hw/gpio/aspeed_gpio.h"
2bea128c 33#include "hw/sd/aspeed_sdhci.h"
bfdd34f1 34#include "hw/usb/hcd-ehci.h"
db1015e9 35#include "qom/object.h"
2ecf1726 36#include "hw/misc/aspeed_lpc.h"
80beb085 37#include "hw/misc/unimp.h"
55c57023 38#include "hw/misc/aspeed_peci.h"
d2b3eaef 39#include "hw/char/serial.h"
43e3346e 40
dbcabeeb 41#define ASPEED_SPIS_NUM 2
bfdd34f1 42#define ASPEED_EHCIS_NUM 2
6b2b2a70 43#define ASPEED_WDTS_NUM 4
ece09bee 44#define ASPEED_CPUS_NUM 2
d300db02 45#define ASPEED_MACS_NUM 4
d2b3eaef 46#define ASPEED_UARTS_NUM 13
72006c61 47#define ASPEED_JTAG_NUM 2
dbcabeeb 48
db1015e9 49struct AspeedSoCState {
43e3346e
AJ
50 DeviceState parent;
51
4dd9d554 52 MemoryRegion *memory;
95b56e17 53 MemoryRegion *dram_mr;
346160cb 54 MemoryRegion dram_container;
74af4eec 55 MemoryRegion sram;
5aa281d7
CLG
56 MemoryRegion spi_boot_container;
57 MemoryRegion spi_boot;
75fb4577 58 AspeedRtcState rtc;
43e3346e 59 AspeedTimerCtrlState timerctrl;
16020011 60 AspeedI2CState i2c;
3222165d 61 AspeedI3CState i3c;
334973bb 62 AspeedSCUState scu;
a3888d75 63 AspeedHACEState hace;
118c82e7 64 AspeedXDMAState xdma;
199fd623 65 AspeedADCState adc;
0e5803df 66 AspeedSMCState fmc;
dbcabeeb 67 AspeedSMCState spi[ASPEED_SPIS_NUM];
bfdd34f1 68 EHCISysBusState ehci[ASPEED_EHCIS_NUM];
e1acf581 69 AspeedSBCState sbc;
6ba3dc25 70 MemoryRegion secsram;
80beb085 71 UnimplementedDeviceState sbc_unimplemented;
c2da8a8b 72 AspeedSDMCState sdmc;
f986ee1d 73 AspeedWDTState wdt[ASPEED_WDTS_NUM];
67340990 74 FTGMAC100State ftgmac100[ASPEED_MACS_NUM];
289251b0 75 AspeedMiiState mii[ASPEED_MACS_NUM];
fdcc7c06 76 AspeedGPIOState gpio;
f25c0ae1 77 AspeedGPIOState gpio_1_8v;
2bea128c 78 AspeedSDHCIState sdhci;
a29e3e12 79 AspeedSDHCIState emmc;
2ecf1726 80 AspeedLPCState lpc;
55c57023 81 AspeedPECIState peci;
d2b3eaef 82 SerialMM uart[ASPEED_UARTS_NUM];
356b230e 83 Clock *sysclk;
80beb085
PD
84 UnimplementedDeviceState iomem;
85 UnimplementedDeviceState video;
86 UnimplementedDeviceState emmc_boot_controller;
87 UnimplementedDeviceState dpmcu;
72006c61
PMD
88 UnimplementedDeviceState pwm;
89 UnimplementedDeviceState espi;
90 UnimplementedDeviceState udc;
91 UnimplementedDeviceState sgpiom;
92 UnimplementedDeviceState jtag[ASPEED_JTAG_NUM];
db1015e9 93};
43e3346e 94
ff90606f 95#define TYPE_ASPEED_SOC "aspeed-soc"
a489d195 96OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC)
43e3346e 97
1a94fae4
PMD
98struct Aspeed2400SoCState {
99 AspeedSoCState parent;
dd41ce7a
PMD
100
101 ARMCPU cpu[ASPEED_CPUS_NUM];
102 AspeedVICState vic;
1a94fae4
PMD
103};
104
105#define TYPE_ASPEED2400_SOC "aspeed2400-soc"
106OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2400SoCState, ASPEED2400_SOC)
107
4fc5e806
PMD
108struct Aspeed2600SoCState {
109 AspeedSoCState parent;
c17fc025
PMD
110
111 A15MPPrivState a7mpcore;
112 ARMCPU cpu[ASPEED_CPUS_NUM]; /* XXX belong to a7mpcore */
4fc5e806
PMD
113};
114
115#define TYPE_ASPEED2600_SOC "aspeed2600-soc"
116OBJECT_DECLARE_SIMPLE_TYPE(Aspeed2600SoCState, ASPEED2600_SOC)
117
df4ab076
PMD
118struct Aspeed10x0SoCState {
119 AspeedSoCState parent;
a0c21030
PMD
120
121 ARMv7MState armv7m;
df4ab076
PMD
122};
123
124#define TYPE_ASPEED10X0_SOC "aspeed10x0-soc"
125OBJECT_DECLARE_SIMPLE_TYPE(Aspeed10x0SoCState, ASPEED10X0_SOC)
126
db1015e9 127struct AspeedSoCClass {
54ecafb7
CLG
128 DeviceClass parent_class;
129
b033271f 130 const char *name;
dc13909e
PMD
131 /** valid_cpu_types: NULL terminated array of a single CPU type. */
132 const char * const *valid_cpu_types;
b033271f 133 uint32_t silicon_rev;
74af4eec 134 uint64_t sram_size;
6ba3dc25 135 uint64_t secsram_size;
dbcabeeb 136 int spis_num;
bfdd34f1 137 int ehcis_num;
f986ee1d 138 int wdts_num;
d300db02 139 int macs_num;
c5e1bdb9 140 int uarts_num;
b456b113 141 const int *irqmap;
d783d1fe 142 const hwaddr *memmap;
ece09bee 143 uint32_t num_cpus;
699db715 144 qemu_irq (*get_irq)(AspeedSoCState *s, int dev);
db1015e9 145};
b033271f 146
d815649c 147const char *aspeed_soc_cpu_type(AspeedSoCClass *sc);
43e3346e 148
b456b113 149enum {
5aa281d7 150 ASPEED_DEV_SPI_BOOT,
347df6f8
EH
151 ASPEED_DEV_IOMEM,
152 ASPEED_DEV_UART1,
153 ASPEED_DEV_UART2,
154 ASPEED_DEV_UART3,
155 ASPEED_DEV_UART4,
156 ASPEED_DEV_UART5,
ab5e8605
PD
157 ASPEED_DEV_UART6,
158 ASPEED_DEV_UART7,
159 ASPEED_DEV_UART8,
160 ASPEED_DEV_UART9,
161 ASPEED_DEV_UART10,
162 ASPEED_DEV_UART11,
163 ASPEED_DEV_UART12,
164 ASPEED_DEV_UART13,
347df6f8
EH
165 ASPEED_DEV_VUART,
166 ASPEED_DEV_FMC,
167 ASPEED_DEV_SPI1,
168 ASPEED_DEV_SPI2,
169 ASPEED_DEV_EHCI1,
170 ASPEED_DEV_EHCI2,
171 ASPEED_DEV_VIC,
172 ASPEED_DEV_SDMC,
173 ASPEED_DEV_SCU,
174 ASPEED_DEV_ADC,
e1acf581 175 ASPEED_DEV_SBC,
6ba3dc25 176 ASPEED_DEV_SECSRAM,
fe31a2ec 177 ASPEED_DEV_EMMC_BC,
347df6f8
EH
178 ASPEED_DEV_VIDEO,
179 ASPEED_DEV_SRAM,
180 ASPEED_DEV_SDHCI,
181 ASPEED_DEV_GPIO,
182 ASPEED_DEV_GPIO_1_8V,
183 ASPEED_DEV_RTC,
184 ASPEED_DEV_TIMER1,
185 ASPEED_DEV_TIMER2,
186 ASPEED_DEV_TIMER3,
187 ASPEED_DEV_TIMER4,
188 ASPEED_DEV_TIMER5,
189 ASPEED_DEV_TIMER6,
190 ASPEED_DEV_TIMER7,
191 ASPEED_DEV_TIMER8,
192 ASPEED_DEV_WDT,
193 ASPEED_DEV_PWM,
194 ASPEED_DEV_LPC,
195 ASPEED_DEV_IBT,
196 ASPEED_DEV_I2C,
55c57023 197 ASPEED_DEV_PECI,
347df6f8
EH
198 ASPEED_DEV_ETH1,
199 ASPEED_DEV_ETH2,
200 ASPEED_DEV_ETH3,
201 ASPEED_DEV_ETH4,
202 ASPEED_DEV_MII1,
203 ASPEED_DEV_MII2,
204 ASPEED_DEV_MII3,
205 ASPEED_DEV_MII4,
206 ASPEED_DEV_SDRAM,
207 ASPEED_DEV_XDMA,
208 ASPEED_DEV_EMMC,
c59f781e 209 ASPEED_DEV_KCS,
a3888d75 210 ASPEED_DEV_HACE,
d9e9cd59
TL
211 ASPEED_DEV_DPMCU,
212 ASPEED_DEV_DP,
3222165d 213 ASPEED_DEV_I3C,
72006c61
PMD
214 ASPEED_DEV_ESPI,
215 ASPEED_DEV_UDC,
216 ASPEED_DEV_SGPIOM,
217 ASPEED_DEV_JTAG0,
218 ASPEED_DEV_JTAG1,
b456b113
CLG
219};
220
5aa281d7
CLG
221#define ASPEED_SOC_SPI_BOOT_ADDR 0x0
222
699db715 223qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev);
d2b3eaef
PD
224bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp);
225void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr);
346160cb 226bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp);
5bfcbda7 227void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr);
80beb085
PD
228void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev,
229 const char *name, hwaddr addr,
230 uint64_t size);
1099ad10
PD
231void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype,
232 unsigned int count, int unit0);
699db715 233
ff90606f 234#endif /* ASPEED_SOC_H */