]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
target-i386: Mask mtrr mask based on CPU physical address limits
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
9a78eead 23#include "qemu-common.h"
4da6f8d9 24#include "cpu-qom.h"
f2a53c9e 25#include "standard-headers/asm-x86/hyperv.h"
14ce26e7
FB
26
27#ifdef TARGET_X86_64
28#define TARGET_LONG_BITS 64
29#else
3cf1e035 30#define TARGET_LONG_BITS 32
14ce26e7 31#endif
3cf1e035 32
5b9efc39
PD
33/* Maximum instruction code size */
34#define TARGET_MAX_INSN_SIZE 16
35
d720b93d
FB
36/* support for self modifying code even if the modified instruction is
37 close to the modifying instruction */
38#define TARGET_HAS_PRECISE_SMC
39
9042c0e2 40#ifdef TARGET_X86_64
a5e8788f 41#define I386_ELF_MACHINE EM_X86_64
4ab23a91 42#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 43#else
a5e8788f 44#define I386_ELF_MACHINE EM_386
4ab23a91 45#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
46#endif
47
9349b4f9 48#define CPUArchState struct CPUX86State
c2764719 49
022c62cb 50#include "exec/cpu-defs.h"
2c0262af 51
6b4c305c 52#include "fpu/softfloat.h"
7a0e1f41 53
2c0262af
FB
54#define R_EAX 0
55#define R_ECX 1
56#define R_EDX 2
57#define R_EBX 3
58#define R_ESP 4
59#define R_EBP 5
60#define R_ESI 6
61#define R_EDI 7
62
63#define R_AL 0
64#define R_CL 1
65#define R_DL 2
66#define R_BL 3
67#define R_AH 4
68#define R_CH 5
69#define R_DH 6
70#define R_BH 7
71
72#define R_ES 0
73#define R_CS 1
74#define R_SS 2
75#define R_DS 3
76#define R_FS 4
77#define R_GS 5
78
79/* segment descriptor fields */
80#define DESC_G_MASK (1 << 23)
81#define DESC_B_SHIFT 22
82#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
83#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
84#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
85#define DESC_AVL_MASK (1 << 20)
86#define DESC_P_MASK (1 << 15)
87#define DESC_DPL_SHIFT 13
a3867ed2 88#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
89#define DESC_S_MASK (1 << 12)
90#define DESC_TYPE_SHIFT 8
a3867ed2 91#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
92#define DESC_A_MASK (1 << 8)
93
e670b89e
FB
94#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
95#define DESC_C_MASK (1 << 10) /* code: conforming */
96#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 97
e670b89e
FB
98#define DESC_E_MASK (1 << 10) /* data: expansion direction */
99#define DESC_W_MASK (1 << 9) /* data: writable */
100
101#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
102
103/* eflags masks */
e4a09c96
PB
104#define CC_C 0x0001
105#define CC_P 0x0004
106#define CC_A 0x0010
107#define CC_Z 0x0040
2c0262af
FB
108#define CC_S 0x0080
109#define CC_O 0x0800
110
111#define TF_SHIFT 8
112#define IOPL_SHIFT 12
113#define VM_SHIFT 17
114
e4a09c96
PB
115#define TF_MASK 0x00000100
116#define IF_MASK 0x00000200
117#define DF_MASK 0x00000400
118#define IOPL_MASK 0x00003000
119#define NT_MASK 0x00004000
120#define RF_MASK 0x00010000
121#define VM_MASK 0x00020000
122#define AC_MASK 0x00040000
2c0262af
FB
123#define VIF_MASK 0x00080000
124#define VIP_MASK 0x00100000
125#define ID_MASK 0x00200000
126
aa1f17c1 127/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
128 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
129 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
130 positions to ease oring with eflags. */
2c0262af
FB
131/* current cpl */
132#define HF_CPL_SHIFT 0
2c0262af
FB
133/* true if hardware interrupts must be disabled for next instruction */
134#define HF_INHIBIT_IRQ_SHIFT 3
135/* 16 or 32 segments */
136#define HF_CS32_SHIFT 4
137#define HF_SS32_SHIFT 5
dc196a57 138/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 139#define HF_ADDSEG_SHIFT 6
65262d57
FB
140/* copy of CR0.PE (protected mode) */
141#define HF_PE_SHIFT 7
142#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
143#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144#define HF_EM_SHIFT 10
145#define HF_TS_SHIFT 11
65262d57 146#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
147#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 149#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 150#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 151#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 152#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
153#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 155#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 156#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 157#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
158#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
159#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
160
161#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
162#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 166#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 167#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
168#define HF_MP_MASK (1 << HF_MP_SHIFT)
169#define HF_EM_MASK (1 << HF_EM_SHIFT)
170#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 171#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
172#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 174#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 175#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 176#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 177#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
178#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 180#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 181#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 182#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
183#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
184#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 185
db620f46
FB
186/* hflags2 */
187
9982f74b
PB
188#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
189#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
190#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
191#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
192#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 193#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
9982f74b
PB
194
195#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
196#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
197#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
198#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
199#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 200#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
db620f46 201
0650f1ab
AL
202#define CR0_PE_SHIFT 0
203#define CR0_MP_SHIFT 1
204
2cd49cbf
PM
205#define CR0_PE_MASK (1U << 0)
206#define CR0_MP_MASK (1U << 1)
207#define CR0_EM_MASK (1U << 2)
208#define CR0_TS_MASK (1U << 3)
209#define CR0_ET_MASK (1U << 4)
210#define CR0_NE_MASK (1U << 5)
211#define CR0_WP_MASK (1U << 16)
212#define CR0_AM_MASK (1U << 18)
213#define CR0_PG_MASK (1U << 31)
214
215#define CR4_VME_MASK (1U << 0)
216#define CR4_PVI_MASK (1U << 1)
217#define CR4_TSD_MASK (1U << 2)
218#define CR4_DE_MASK (1U << 3)
219#define CR4_PSE_MASK (1U << 4)
220#define CR4_PAE_MASK (1U << 5)
221#define CR4_MCE_MASK (1U << 6)
222#define CR4_PGE_MASK (1U << 7)
223#define CR4_PCE_MASK (1U << 8)
0650f1ab 224#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
225#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
226#define CR4_OSXMMEXCPT_MASK (1U << 10)
227#define CR4_VMXE_MASK (1U << 13)
228#define CR4_SMXE_MASK (1U << 14)
229#define CR4_FSGSBASE_MASK (1U << 16)
230#define CR4_PCIDE_MASK (1U << 17)
231#define CR4_OSXSAVE_MASK (1U << 18)
232#define CR4_SMEP_MASK (1U << 20)
233#define CR4_SMAP_MASK (1U << 21)
0f70ed47 234#define CR4_PKE_MASK (1U << 22)
2c0262af 235
01df040b
AL
236#define DR6_BD (1 << 13)
237#define DR6_BS (1 << 14)
238#define DR6_BT (1 << 15)
239#define DR6_FIXED_1 0xffff0ff0
240
241#define DR7_GD (1 << 13)
242#define DR7_TYPE_SHIFT 16
243#define DR7_LEN_SHIFT 18
244#define DR7_FIXED_1 0x00000400
93d00d0f 245#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
246#define DR7_LOCAL_BP_MASK 0x55
247#define DR7_MAX_BP 4
248#define DR7_TYPE_BP_INST 0x0
249#define DR7_TYPE_DATA_WR 0x1
250#define DR7_TYPE_IO_RW 0x2
251#define DR7_TYPE_DATA_RW 0x3
01df040b 252
e4a09c96
PB
253#define PG_PRESENT_BIT 0
254#define PG_RW_BIT 1
255#define PG_USER_BIT 2
256#define PG_PWT_BIT 3
257#define PG_PCD_BIT 4
258#define PG_ACCESSED_BIT 5
259#define PG_DIRTY_BIT 6
260#define PG_PSE_BIT 7
261#define PG_GLOBAL_BIT 8
eaad03e4 262#define PG_PSE_PAT_BIT 12
0f70ed47 263#define PG_PKRU_BIT 59
e4a09c96 264#define PG_NX_BIT 63
2c0262af
FB
265
266#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
267#define PG_RW_MASK (1 << PG_RW_BIT)
268#define PG_USER_MASK (1 << PG_USER_BIT)
269#define PG_PWT_MASK (1 << PG_PWT_BIT)
270#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 271#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
272#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
273#define PG_PSE_MASK (1 << PG_PSE_BIT)
274#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 275#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
276#define PG_ADDRESS_MASK 0x000ffffffffff000LL
277#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 278#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
279#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
280#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
281
282#define PG_ERROR_W_BIT 1
283
284#define PG_ERROR_P_MASK 0x01
285#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
286#define PG_ERROR_U_MASK 0x04
287#define PG_ERROR_RSVD_MASK 0x08
5cf38396 288#define PG_ERROR_I_D_MASK 0x10
0f70ed47 289#define PG_ERROR_PK_MASK 0x20
2c0262af 290
e4a09c96
PB
291#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
292#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 293#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 294
e4a09c96
PB
295#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
296#define MCE_BANKS_DEF 10
79c4f6b0 297
2590f15b
EH
298#define MCG_CAP_BANKS_MASK 0xff
299
e4a09c96
PB
300#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
301#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
302#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
303#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
304
305#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 306
e4a09c96
PB
307#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
308#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
309#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
310#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
311#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
312#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
313#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
314#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
315#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
316
317/* MISC register defines */
e4a09c96
PB
318#define MCM_ADDR_SEGOFF 0 /* segment offset */
319#define MCM_ADDR_LINEAR 1 /* linear address */
320#define MCM_ADDR_PHYS 2 /* physical address */
321#define MCM_ADDR_MEM 3 /* memory address */
322#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 323
0650f1ab 324#define MSR_IA32_TSC 0x10
2c0262af
FB
325#define MSR_IA32_APICBASE 0x1b
326#define MSR_IA32_APICBASE_BSP (1<<8)
327#define MSR_IA32_APICBASE_ENABLE (1<<11)
458cf469 328#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 329#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 330#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 331#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 332
217f1b4a
HZ
333#define FEATURE_CONTROL_LOCKED (1<<0)
334#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
335#define FEATURE_CONTROL_LMCE (1<<20)
336
0d894367
PB
337#define MSR_P6_PERFCTR0 0xc1
338
fc12d72e 339#define MSR_IA32_SMBASE 0x9e
e4a09c96
PB
340#define MSR_MTRRcap 0xfe
341#define MSR_MTRRcap_VCNT 8
342#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
343#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 344
2c0262af
FB
345#define MSR_IA32_SYSENTER_CS 0x174
346#define MSR_IA32_SYSENTER_ESP 0x175
347#define MSR_IA32_SYSENTER_EIP 0x176
348
8f091a59
FB
349#define MSR_MCG_CAP 0x179
350#define MSR_MCG_STATUS 0x17a
351#define MSR_MCG_CTL 0x17b
87f8b626 352#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 353
0d894367
PB
354#define MSR_P6_EVNTSEL0 0x186
355
e737b32a
AZ
356#define MSR_IA32_PERF_STATUS 0x198
357
e4a09c96 358#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
359/* Indicates good rep/movs microcode on some processors: */
360#define MSR_IA32_MISC_ENABLE_DEFAULT 1
361
e4a09c96
PB
362#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
363#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
364
d1ae67f6
AW
365#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
366
e4a09c96
PB
367#define MSR_MTRRfix64K_00000 0x250
368#define MSR_MTRRfix16K_80000 0x258
369#define MSR_MTRRfix16K_A0000 0x259
370#define MSR_MTRRfix4K_C0000 0x268
371#define MSR_MTRRfix4K_C8000 0x269
372#define MSR_MTRRfix4K_D0000 0x26a
373#define MSR_MTRRfix4K_D8000 0x26b
374#define MSR_MTRRfix4K_E0000 0x26c
375#define MSR_MTRRfix4K_E8000 0x26d
376#define MSR_MTRRfix4K_F0000 0x26e
377#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 378
8f091a59
FB
379#define MSR_PAT 0x277
380
e4a09c96 381#define MSR_MTRRdefType 0x2ff
165d9b82 382
0d894367
PB
383#define MSR_CORE_PERF_FIXED_CTR0 0x309
384#define MSR_CORE_PERF_FIXED_CTR1 0x30a
385#define MSR_CORE_PERF_FIXED_CTR2 0x30b
386#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
387#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
388#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
389#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 390
e4a09c96
PB
391#define MSR_MC0_CTL 0x400
392#define MSR_MC0_STATUS 0x401
393#define MSR_MC0_ADDR 0x402
394#define MSR_MC0_MISC 0x403
79c4f6b0 395
14ce26e7
FB
396#define MSR_EFER 0xc0000080
397
398#define MSR_EFER_SCE (1 << 0)
399#define MSR_EFER_LME (1 << 8)
400#define MSR_EFER_LMA (1 << 10)
401#define MSR_EFER_NXE (1 << 11)
872929aa 402#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
403#define MSR_EFER_FFXSR (1 << 14)
404
405#define MSR_STAR 0xc0000081
406#define MSR_LSTAR 0xc0000082
407#define MSR_CSTAR 0xc0000083
408#define MSR_FMASK 0xc0000084
409#define MSR_FSBASE 0xc0000100
410#define MSR_GSBASE 0xc0000101
411#define MSR_KERNELGSBASE 0xc0000102
1b050077 412#define MSR_TSC_AUX 0xc0000103
14ce26e7 413
0573fbfc
TS
414#define MSR_VM_HSAVE_PA 0xc0010117
415
79e9ebeb 416#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 417#define MSR_IA32_XSS 0x00000da0
79e9ebeb 418
cfc3b074
PB
419#define XSTATE_FP_BIT 0
420#define XSTATE_SSE_BIT 1
421#define XSTATE_YMM_BIT 2
422#define XSTATE_BNDREGS_BIT 3
423#define XSTATE_BNDCSR_BIT 4
424#define XSTATE_OPMASK_BIT 5
425#define XSTATE_ZMM_Hi256_BIT 6
426#define XSTATE_Hi16_ZMM_BIT 7
427#define XSTATE_PKRU_BIT 9
428
429#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
430#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
431#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
432#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
433#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
434#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
435#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
436#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
437#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 438
5ef57876
EH
439/* CPUID feature words */
440typedef enum FeatureWord {
441 FEAT_1_EDX, /* CPUID[1].EDX */
442 FEAT_1_ECX, /* CPUID[1].ECX */
443 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 444 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
5ef57876
EH
445 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
446 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 447 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
448 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
449 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
c35bd19a
EY
450 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
451 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
452 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
5ef57876 453 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 454 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 455 FEAT_6_EAX, /* CPUID[6].EAX */
5ef57876
EH
456 FEATURE_WORDS,
457} FeatureWord;
458
459typedef uint32_t FeatureWordArray[FEATURE_WORDS];
460
14ce26e7 461/* cpuid_features bits */
2cd49cbf
PM
462#define CPUID_FP87 (1U << 0)
463#define CPUID_VME (1U << 1)
464#define CPUID_DE (1U << 2)
465#define CPUID_PSE (1U << 3)
466#define CPUID_TSC (1U << 4)
467#define CPUID_MSR (1U << 5)
468#define CPUID_PAE (1U << 6)
469#define CPUID_MCE (1U << 7)
470#define CPUID_CX8 (1U << 8)
471#define CPUID_APIC (1U << 9)
472#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
473#define CPUID_MTRR (1U << 12)
474#define CPUID_PGE (1U << 13)
475#define CPUID_MCA (1U << 14)
476#define CPUID_CMOV (1U << 15)
477#define CPUID_PAT (1U << 16)
478#define CPUID_PSE36 (1U << 17)
479#define CPUID_PN (1U << 18)
480#define CPUID_CLFLUSH (1U << 19)
481#define CPUID_DTS (1U << 21)
482#define CPUID_ACPI (1U << 22)
483#define CPUID_MMX (1U << 23)
484#define CPUID_FXSR (1U << 24)
485#define CPUID_SSE (1U << 25)
486#define CPUID_SSE2 (1U << 26)
487#define CPUID_SS (1U << 27)
488#define CPUID_HT (1U << 28)
489#define CPUID_TM (1U << 29)
490#define CPUID_IA64 (1U << 30)
491#define CPUID_PBE (1U << 31)
492
493#define CPUID_EXT_SSE3 (1U << 0)
494#define CPUID_EXT_PCLMULQDQ (1U << 1)
495#define CPUID_EXT_DTES64 (1U << 2)
496#define CPUID_EXT_MONITOR (1U << 3)
497#define CPUID_EXT_DSCPL (1U << 4)
498#define CPUID_EXT_VMX (1U << 5)
499#define CPUID_EXT_SMX (1U << 6)
500#define CPUID_EXT_EST (1U << 7)
501#define CPUID_EXT_TM2 (1U << 8)
502#define CPUID_EXT_SSSE3 (1U << 9)
503#define CPUID_EXT_CID (1U << 10)
504#define CPUID_EXT_FMA (1U << 12)
505#define CPUID_EXT_CX16 (1U << 13)
506#define CPUID_EXT_XTPR (1U << 14)
507#define CPUID_EXT_PDCM (1U << 15)
508#define CPUID_EXT_PCID (1U << 17)
509#define CPUID_EXT_DCA (1U << 18)
510#define CPUID_EXT_SSE41 (1U << 19)
511#define CPUID_EXT_SSE42 (1U << 20)
512#define CPUID_EXT_X2APIC (1U << 21)
513#define CPUID_EXT_MOVBE (1U << 22)
514#define CPUID_EXT_POPCNT (1U << 23)
515#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
516#define CPUID_EXT_AES (1U << 25)
517#define CPUID_EXT_XSAVE (1U << 26)
518#define CPUID_EXT_OSXSAVE (1U << 27)
519#define CPUID_EXT_AVX (1U << 28)
520#define CPUID_EXT_F16C (1U << 29)
521#define CPUID_EXT_RDRAND (1U << 30)
522#define CPUID_EXT_HYPERVISOR (1U << 31)
523
524#define CPUID_EXT2_FPU (1U << 0)
525#define CPUID_EXT2_VME (1U << 1)
526#define CPUID_EXT2_DE (1U << 2)
527#define CPUID_EXT2_PSE (1U << 3)
528#define CPUID_EXT2_TSC (1U << 4)
529#define CPUID_EXT2_MSR (1U << 5)
530#define CPUID_EXT2_PAE (1U << 6)
531#define CPUID_EXT2_MCE (1U << 7)
532#define CPUID_EXT2_CX8 (1U << 8)
533#define CPUID_EXT2_APIC (1U << 9)
534#define CPUID_EXT2_SYSCALL (1U << 11)
535#define CPUID_EXT2_MTRR (1U << 12)
536#define CPUID_EXT2_PGE (1U << 13)
537#define CPUID_EXT2_MCA (1U << 14)
538#define CPUID_EXT2_CMOV (1U << 15)
539#define CPUID_EXT2_PAT (1U << 16)
540#define CPUID_EXT2_PSE36 (1U << 17)
541#define CPUID_EXT2_MP (1U << 19)
542#define CPUID_EXT2_NX (1U << 20)
543#define CPUID_EXT2_MMXEXT (1U << 22)
544#define CPUID_EXT2_MMX (1U << 23)
545#define CPUID_EXT2_FXSR (1U << 24)
546#define CPUID_EXT2_FFXSR (1U << 25)
547#define CPUID_EXT2_PDPE1GB (1U << 26)
548#define CPUID_EXT2_RDTSCP (1U << 27)
549#define CPUID_EXT2_LM (1U << 29)
550#define CPUID_EXT2_3DNOWEXT (1U << 30)
551#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 552
8fad4b44
EH
553/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
554#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
555 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
556 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
557 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
558 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
559 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
560 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
561 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
562 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
563
2cd49cbf
PM
564#define CPUID_EXT3_LAHF_LM (1U << 0)
565#define CPUID_EXT3_CMP_LEG (1U << 1)
566#define CPUID_EXT3_SVM (1U << 2)
567#define CPUID_EXT3_EXTAPIC (1U << 3)
568#define CPUID_EXT3_CR8LEG (1U << 4)
569#define CPUID_EXT3_ABM (1U << 5)
570#define CPUID_EXT3_SSE4A (1U << 6)
571#define CPUID_EXT3_MISALIGNSSE (1U << 7)
572#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
573#define CPUID_EXT3_OSVW (1U << 9)
574#define CPUID_EXT3_IBS (1U << 10)
575#define CPUID_EXT3_XOP (1U << 11)
576#define CPUID_EXT3_SKINIT (1U << 12)
577#define CPUID_EXT3_WDT (1U << 13)
578#define CPUID_EXT3_LWP (1U << 15)
579#define CPUID_EXT3_FMA4 (1U << 16)
580#define CPUID_EXT3_TCE (1U << 17)
581#define CPUID_EXT3_NODEID (1U << 19)
582#define CPUID_EXT3_TBM (1U << 21)
583#define CPUID_EXT3_TOPOEXT (1U << 22)
584#define CPUID_EXT3_PERFCORE (1U << 23)
585#define CPUID_EXT3_PERFNB (1U << 24)
586
587#define CPUID_SVM_NPT (1U << 0)
588#define CPUID_SVM_LBRV (1U << 1)
589#define CPUID_SVM_SVMLOCK (1U << 2)
590#define CPUID_SVM_NRIPSAVE (1U << 3)
591#define CPUID_SVM_TSCSCALE (1U << 4)
592#define CPUID_SVM_VMCBCLEAN (1U << 5)
593#define CPUID_SVM_FLUSHASID (1U << 6)
594#define CPUID_SVM_DECODEASSIST (1U << 7)
595#define CPUID_SVM_PAUSEFILTER (1U << 10)
596#define CPUID_SVM_PFTHRESHOLD (1U << 12)
597
598#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
599#define CPUID_7_0_EBX_BMI1 (1U << 3)
600#define CPUID_7_0_EBX_HLE (1U << 4)
601#define CPUID_7_0_EBX_AVX2 (1U << 5)
602#define CPUID_7_0_EBX_SMEP (1U << 7)
603#define CPUID_7_0_EBX_BMI2 (1U << 8)
604#define CPUID_7_0_EBX_ERMS (1U << 9)
605#define CPUID_7_0_EBX_INVPCID (1U << 10)
606#define CPUID_7_0_EBX_RTM (1U << 11)
607#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 608#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
2cd49cbf
PM
609#define CPUID_7_0_EBX_RDSEED (1U << 18)
610#define CPUID_7_0_EBX_ADX (1U << 19)
611#define CPUID_7_0_EBX_SMAP (1U << 20)
f7fda280
XG
612#define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
613#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
614#define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
9aecd6f8
CP
615#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
616#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
617#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
a9321a4d 618
f74eefe0
HH
619#define CPUID_7_0_ECX_PKU (1U << 3)
620#define CPUID_7_0_ECX_OSPKE (1U << 4)
621
0bb0b2d2
PB
622#define CPUID_XSAVE_XSAVEOPT (1U << 0)
623#define CPUID_XSAVE_XSAVEC (1U << 1)
624#define CPUID_XSAVE_XGETBV1 (1U << 2)
625#define CPUID_XSAVE_XSAVES (1U << 3)
626
28b8e4d0
JK
627#define CPUID_6_EAX_ARAT (1U << 2)
628
303752a9
MT
629/* CPUID[0x80000007].EDX flags: */
630#define CPUID_APM_INVTSC (1U << 8)
631
9df694ee
IM
632#define CPUID_VENDOR_SZ 12
633
c5096daf
AZ
634#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
635#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
636#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 637#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
638
639#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 640#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 641#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 642#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 643
99b88a17 644#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 645
2cd49cbf
PM
646#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
647#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 648
5232d00a
RK
649/* CPUID[0xB].ECX level types */
650#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
651#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
652#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
653
92067bf4
IM
654#ifndef HYPERV_SPINLOCK_NEVER_RETRY
655#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
656#endif
657
2c0262af 658#define EXCP00_DIVZ 0
01df040b 659#define EXCP01_DB 1
2c0262af
FB
660#define EXCP02_NMI 2
661#define EXCP03_INT3 3
662#define EXCP04_INTO 4
663#define EXCP05_BOUND 5
664#define EXCP06_ILLOP 6
665#define EXCP07_PREX 7
666#define EXCP08_DBLE 8
667#define EXCP09_XERR 9
668#define EXCP0A_TSS 10
669#define EXCP0B_NOSEG 11
670#define EXCP0C_STACK 12
671#define EXCP0D_GPF 13
672#define EXCP0E_PAGE 14
673#define EXCP10_COPR 16
674#define EXCP11_ALGN 17
675#define EXCP12_MCHK 18
676
d2fd1af7
FB
677#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
678 for syscall instruction */
679
00a152b4 680/* i386-specific interrupt pending bits. */
5d62c43a 681#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 682#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 683#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
684#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
685#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
686#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
687#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 688
4a92a558
PB
689/* Use a clearer name for this. */
690#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 691
fee71888 692typedef enum {
2c0262af 693 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 694 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
695
696 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
697 CC_OP_MULW,
698 CC_OP_MULL,
14ce26e7 699 CC_OP_MULQ,
2c0262af
FB
700
701 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
702 CC_OP_ADDW,
703 CC_OP_ADDL,
14ce26e7 704 CC_OP_ADDQ,
2c0262af
FB
705
706 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
707 CC_OP_ADCW,
708 CC_OP_ADCL,
14ce26e7 709 CC_OP_ADCQ,
2c0262af
FB
710
711 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
712 CC_OP_SUBW,
713 CC_OP_SUBL,
14ce26e7 714 CC_OP_SUBQ,
2c0262af
FB
715
716 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
717 CC_OP_SBBW,
718 CC_OP_SBBL,
14ce26e7 719 CC_OP_SBBQ,
2c0262af
FB
720
721 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
722 CC_OP_LOGICW,
723 CC_OP_LOGICL,
14ce26e7 724 CC_OP_LOGICQ,
2c0262af
FB
725
726 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
727 CC_OP_INCW,
728 CC_OP_INCL,
14ce26e7 729 CC_OP_INCQ,
2c0262af
FB
730
731 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
732 CC_OP_DECW,
733 CC_OP_DECL,
14ce26e7 734 CC_OP_DECQ,
2c0262af 735
6b652794 736 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
737 CC_OP_SHLW,
738 CC_OP_SHLL,
14ce26e7 739 CC_OP_SHLQ,
2c0262af
FB
740
741 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
742 CC_OP_SARW,
743 CC_OP_SARL,
14ce26e7 744 CC_OP_SARQ,
2c0262af 745
bc4b43dc
RH
746 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
747 CC_OP_BMILGW,
748 CC_OP_BMILGL,
749 CC_OP_BMILGQ,
750
cd7f97ca
RH
751 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
752 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
753 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
754
436ff2d2
RH
755 CC_OP_CLR, /* Z set, all other flags clear. */
756
2c0262af 757 CC_OP_NB,
fee71888 758} CCOp;
2c0262af 759
2c0262af
FB
760typedef struct SegmentCache {
761 uint32_t selector;
14ce26e7 762 target_ulong base;
2c0262af
FB
763 uint32_t limit;
764 uint32_t flags;
765} SegmentCache;
766
f23a9db6
EH
767#define MMREG_UNION(n, bits) \
768 union n { \
769 uint8_t _b_##n[(bits)/8]; \
770 uint16_t _w_##n[(bits)/16]; \
771 uint32_t _l_##n[(bits)/32]; \
772 uint64_t _q_##n[(bits)/64]; \
773 float32 _s_##n[(bits)/32]; \
774 float64 _d_##n[(bits)/64]; \
31d414d6
EH
775 }
776
f23a9db6
EH
777typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
778typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 779
79e9ebeb
LJ
780typedef struct BNDReg {
781 uint64_t lb;
782 uint64_t ub;
783} BNDReg;
784
785typedef struct BNDCSReg {
786 uint64_t cfgu;
787 uint64_t sts;
788} BNDCSReg;
789
f4f1110e
RH
790#define BNDCFG_ENABLE 1ULL
791#define BNDCFG_BNDPRESERVE 2ULL
792#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
793
e2542fe2 794#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
795#define ZMM_B(n) _b_ZMMReg[63 - (n)]
796#define ZMM_W(n) _w_ZMMReg[31 - (n)]
797#define ZMM_L(n) _l_ZMMReg[15 - (n)]
798#define ZMM_S(n) _s_ZMMReg[15 - (n)]
799#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
800#define ZMM_D(n) _d_ZMMReg[7 - (n)]
801
802#define MMX_B(n) _b_MMXReg[7 - (n)]
803#define MMX_W(n) _w_MMXReg[3 - (n)]
804#define MMX_L(n) _l_MMXReg[1 - (n)]
805#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 806#else
f23a9db6
EH
807#define ZMM_B(n) _b_ZMMReg[n]
808#define ZMM_W(n) _w_ZMMReg[n]
809#define ZMM_L(n) _l_ZMMReg[n]
810#define ZMM_S(n) _s_ZMMReg[n]
811#define ZMM_Q(n) _q_ZMMReg[n]
812#define ZMM_D(n) _d_ZMMReg[n]
813
814#define MMX_B(n) _b_MMXReg[n]
815#define MMX_W(n) _w_MMXReg[n]
816#define MMX_L(n) _l_MMXReg[n]
817#define MMX_S(n) _s_MMXReg[n]
826461bb 818#endif
f23a9db6 819#define MMX_Q(n) _q_MMXReg[n]
826461bb 820
acc68836 821typedef union {
c31da136 822 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
823 MMXReg mmx;
824} FPReg;
825
c1a54d57
JQ
826typedef struct {
827 uint64_t base;
828 uint64_t mask;
829} MTRRVar;
830
5f30fa18
JK
831#define CPU_NB_REGS64 16
832#define CPU_NB_REGS32 8
833
14ce26e7 834#ifdef TARGET_X86_64
5f30fa18 835#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 836#else
5f30fa18 837#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
838#endif
839
0d894367
PB
840#define MAX_FIXED_COUNTERS 3
841#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
842
a9321a4d 843#define NB_MMU_MODES 3
2066d095 844#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 845
9aecd6f8
CP
846#define NB_OPMASK_REGS 8
847
b503717d
EH
848typedef union X86LegacyXSaveArea {
849 struct {
850 uint16_t fcw;
851 uint16_t fsw;
852 uint8_t ftw;
853 uint8_t reserved;
854 uint16_t fpop;
855 uint64_t fpip;
856 uint64_t fpdp;
857 uint32_t mxcsr;
858 uint32_t mxcsr_mask;
859 FPReg fpregs[8];
860 uint8_t xmm_regs[16][16];
861 };
862 uint8_t data[512];
863} X86LegacyXSaveArea;
864
865typedef struct X86XSaveHeader {
866 uint64_t xstate_bv;
867 uint64_t xcomp_bv;
868 uint8_t reserved[48];
869} X86XSaveHeader;
870
871/* Ext. save area 2: AVX State */
872typedef struct XSaveAVX {
873 uint8_t ymmh[16][16];
874} XSaveAVX;
875
876/* Ext. save area 3: BNDREG */
877typedef struct XSaveBNDREG {
878 BNDReg bnd_regs[4];
879} XSaveBNDREG;
880
881/* Ext. save area 4: BNDCSR */
882typedef union XSaveBNDCSR {
883 BNDCSReg bndcsr;
884 uint8_t data[64];
885} XSaveBNDCSR;
886
887/* Ext. save area 5: Opmask */
888typedef struct XSaveOpmask {
889 uint64_t opmask_regs[NB_OPMASK_REGS];
890} XSaveOpmask;
891
892/* Ext. save area 6: ZMM_Hi256 */
893typedef struct XSaveZMM_Hi256 {
894 uint8_t zmm_hi256[16][32];
895} XSaveZMM_Hi256;
896
897/* Ext. save area 7: Hi16_ZMM */
898typedef struct XSaveHi16_ZMM {
899 uint8_t hi16_zmm[16][64];
900} XSaveHi16_ZMM;
901
902/* Ext. save area 9: PKRU state */
903typedef struct XSavePKRU {
904 uint32_t pkru;
905 uint32_t padding;
906} XSavePKRU;
907
908typedef struct X86XSaveArea {
909 X86LegacyXSaveArea legacy;
910 X86XSaveHeader header;
911
912 /* Extended save areas: */
913
914 /* AVX State: */
915 XSaveAVX avx_state;
916 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
917 /* MPX State: */
918 XSaveBNDREG bndreg_state;
919 XSaveBNDCSR bndcsr_state;
920 /* AVX-512 State: */
921 XSaveOpmask opmask_state;
922 XSaveZMM_Hi256 zmm_hi256_state;
923 XSaveHi16_ZMM hi16_zmm_state;
924 /* PKRU State: */
925 XSavePKRU pkru_state;
926} X86XSaveArea;
927
928QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
929QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
930QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
931QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
932QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
933QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
934QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
935QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
936QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
937QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
938QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
939QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
940QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
941QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
942
d362e757
JK
943typedef enum TPRAccess {
944 TPR_ACCESS_READ,
945 TPR_ACCESS_WRITE,
946} TPRAccess;
947
2c0262af
FB
948typedef struct CPUX86State {
949 /* standard registers */
14ce26e7
FB
950 target_ulong regs[CPU_NB_REGS];
951 target_ulong eip;
952 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
953 flags and DF are set to zero because they are
954 stored elsewhere */
955
956 /* emulator internal eflags handling */
14ce26e7 957 target_ulong cc_dst;
988c3eb0
RH
958 target_ulong cc_src;
959 target_ulong cc_src2;
2c0262af
FB
960 uint32_t cc_op;
961 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
962 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
963 are known at translation time. */
964 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 965
9df217a3
FB
966 /* segments */
967 SegmentCache segs[6]; /* selector values */
968 SegmentCache ldt;
969 SegmentCache tr;
970 SegmentCache gdt; /* only base and limit are used */
971 SegmentCache idt; /* only base and limit are used */
972
db620f46 973 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 974 int32_t a20_mask;
9df217a3 975
05e7e819
PB
976 BNDReg bnd_regs[4];
977 BNDCSReg bndcs_regs;
978 uint64_t msr_bndcfgs;
2188cc52 979 uint64_t efer;
05e7e819 980
43175fa9
PB
981 /* Beginning of state preserved by INIT (dummy marker). */
982 struct {} start_init_save;
983
2c0262af
FB
984 /* FPU state */
985 unsigned int fpstt; /* top of stack index */
67b8f419 986 uint16_t fpus;
eb831623 987 uint16_t fpuc;
2c0262af 988 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 989 FPReg fpregs[8];
42cc8fa6
JK
990 /* KVM-only so far */
991 uint16_t fpop;
992 uint64_t fpip;
993 uint64_t fpdp;
2c0262af
FB
994
995 /* emulator internal variables */
7a0e1f41 996 float_status fp_status;
c31da136 997 floatx80 ft0;
3b46e624 998
a35f3ec7 999 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1000 float_status sse_status;
664e0f19 1001 uint32_t mxcsr;
fa451874
EH
1002 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1003 ZMMReg xmm_t0;
664e0f19 1004 MMXReg mmx_t0;
14ce26e7 1005
9aecd6f8 1006 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 1007
2c0262af
FB
1008 /* sysenter registers */
1009 uint32_t sysenter_cs;
2436b61a
AZ
1010 target_ulong sysenter_esp;
1011 target_ulong sysenter_eip;
8d9bfc2b 1012 uint64_t star;
0573fbfc 1013
5cc1d1e6 1014 uint64_t vm_hsave;
0573fbfc 1015
14ce26e7 1016#ifdef TARGET_X86_64
14ce26e7
FB
1017 target_ulong lstar;
1018 target_ulong cstar;
1019 target_ulong fmask;
1020 target_ulong kernelgsbase;
1021#endif
58fe2f10 1022
7ba1e619 1023 uint64_t tsc;
f28558d3 1024 uint64_t tsc_adjust;
aa82ba54 1025 uint64_t tsc_deadline;
7ba1e619 1026
18559232 1027 uint64_t mcg_status;
21e87c46 1028 uint64_t msr_ia32_misc_enable;
0779caeb 1029 uint64_t msr_ia32_feature_control;
18559232 1030
0d894367
PB
1031 uint64_t msr_fixed_ctr_ctrl;
1032 uint64_t msr_global_ctrl;
1033 uint64_t msr_global_status;
1034 uint64_t msr_global_ovf_ctrl;
1035 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1036 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1037 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1038
1039 uint64_t pat;
1040 uint32_t smbase;
1041
1042 /* End of state preserved by INIT (dummy marker). */
1043 struct {} end_init_save;
1044
1045 uint64_t system_time_msr;
1046 uint64_t wall_clock_msr;
1047 uint64_t steal_time_msr;
1048 uint64_t async_pf_en_msr;
1049 uint64_t pv_eoi_en_msr;
1050
1c90ef26
VR
1051 uint64_t msr_hv_hypercall;
1052 uint64_t msr_hv_guest_os_id;
5ef68987 1053 uint64_t msr_hv_vapic;
48a5f3bc 1054 uint64_t msr_hv_tsc;
f2a53c9e 1055 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
46eb8f98 1056 uint64_t msr_hv_runtime;
866eea9a
AS
1057 uint64_t msr_hv_synic_control;
1058 uint64_t msr_hv_synic_version;
1059 uint64_t msr_hv_synic_evt_page;
1060 uint64_t msr_hv_synic_msg_page;
1061 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
ff99aa64
AS
1062 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1063 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
18559232 1064
2c0262af 1065 /* exception/interrupt handling */
2c0262af
FB
1066 int error_code;
1067 int exception_is_int;
826461bb 1068 target_ulong exception_next_eip;
d0052339 1069 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1070 union {
f0c3c505 1071 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1072 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1073 }; /* break/watchpoints for dr[0..3] */
678dde13 1074 int old_exception; /* exception in flight */
2c0262af 1075
43175fa9
PB
1076 uint64_t vm_vmcb;
1077 uint64_t tsc_offset;
1078 uint64_t intercept;
1079 uint16_t intercept_cr_read;
1080 uint16_t intercept_cr_write;
1081 uint16_t intercept_dr_read;
1082 uint16_t intercept_dr_write;
1083 uint32_t intercept_exceptions;
1084 uint8_t v_tpr;
1085
d8f771d9
JK
1086 /* KVM states, automatically cleared on reset */
1087 uint8_t nmi_injected;
1088 uint8_t nmi_pending;
1089
a316d335 1090 CPU_COMMON
2c0262af 1091
f0c3c505 1092 /* Fields from here on are preserved across CPU reset. */
ebda377f 1093
14ce26e7 1094 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 1095 uint32_t cpuid_level;
90e4b0c3
EH
1096 uint32_t cpuid_xlevel;
1097 uint32_t cpuid_xlevel2;
14ce26e7
FB
1098 uint32_t cpuid_vendor1;
1099 uint32_t cpuid_vendor2;
1100 uint32_t cpuid_vendor3;
1101 uint32_t cpuid_version;
0514ef2f 1102 FeatureWordArray features;
8d9bfc2b 1103 uint32_t cpuid_model[12];
3b46e624 1104
165d9b82
AL
1105 /* MTRRs */
1106 uint64_t mtrr_fixed[11];
1107 uint64_t mtrr_deftype;
d8b5c67b 1108 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1109
7ba1e619 1110 /* For KVM */
f8d926e9 1111 uint32_t mp_state;
31827373 1112 int32_t exception_injected;
0e607a80 1113 int32_t interrupt_injected;
a0fb002c 1114 uint8_t soft_interrupt;
a0fb002c
JK
1115 uint8_t has_error_code;
1116 uint32_t sipi_vector;
b8cc45d6 1117 bool tsc_valid;
06ef227e 1118 int64_t tsc_khz;
36f96c4b 1119 int64_t user_tsc_khz; /* for sanity check only */
fabacc0f
JK
1120 void *kvm_xsave_buf;
1121
ac6c4120 1122 uint64_t mcg_cap;
ac6c4120 1123 uint64_t mcg_ctl;
87f8b626 1124 uint64_t mcg_ext_ctl;
ac6c4120 1125 uint64_t mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
1126
1127 uint64_t tsc_aux;
5a2d0e57
AJ
1128
1129 /* vmstate */
1130 uint16_t fpus_vmstate;
1131 uint16_t fptag_vmstate;
1132 uint16_t fpregs_format_vmstate;
f1665b21 1133 uint64_t xstate_bv;
f1665b21
SY
1134
1135 uint64_t xcr0;
18cd2c17 1136 uint64_t xss;
d362e757 1137
f74eefe0
HH
1138 uint32_t pkru;
1139
d362e757 1140 TPRAccess tpr_access_type;
2c0262af
FB
1141} CPUX86State;
1142
d71b62a1
EH
1143struct kvm_msrs;
1144
4da6f8d9
PB
1145/**
1146 * X86CPU:
1147 * @env: #CPUX86State
1148 * @migratable: If set, only migratable flags will be accepted when "enforce"
1149 * mode is used, and only migratable flags will be included in the "host"
1150 * CPU model.
1151 *
1152 * An x86 CPU.
1153 */
1154struct X86CPU {
1155 /*< private >*/
1156 CPUState parent_obj;
1157 /*< public >*/
1158
1159 CPUX86State env;
1160
1161 bool hyperv_vapic;
1162 bool hyperv_relaxed_timing;
1163 int hyperv_spinlock_attempts;
1164 char *hyperv_vendor_id;
1165 bool hyperv_time;
1166 bool hyperv_crash;
1167 bool hyperv_reset;
1168 bool hyperv_vpindex;
1169 bool hyperv_runtime;
1170 bool hyperv_synic;
1171 bool hyperv_stimer;
1172 bool check_cpuid;
1173 bool enforce_cpuid;
1174 bool expose_kvm;
1175 bool migratable;
1176 bool host_features;
1177 int64_t apic_id;
1178
1179 /* if true the CPUID code directly forward host cache leaves to the guest */
1180 bool cache_info_passthrough;
1181
1182 /* Features that were filtered out because of missing host capabilities */
1183 uint32_t filtered_features[FEATURE_WORDS];
1184
1185 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1186 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1187 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1188 * capabilities) directly to the guest.
1189 */
1190 bool enable_pmu;
1191
87f8b626
AR
1192 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1193 * disabled by default to avoid breaking migration between QEMU with
1194 * different LMCE configurations.
1195 */
1196 bool enable_lmce;
1197
5232d00a
RK
1198 /* Compatibility bits for old machine types: */
1199 bool enable_cpuid_0xb;
1200
af45907a
DDAG
1201 /* Number of physical address bits supported */
1202 uint32_t phys_bits;
1203
4da6f8d9
PB
1204 /* in order to simplify APIC support, we leave this pointer to the
1205 user */
1206 struct DeviceState *apic_state;
1207 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1208 Notifier machine_done;
d71b62a1
EH
1209
1210 struct kvm_msrs *kvm_msr_buf;
4da6f8d9
PB
1211};
1212
1213static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1214{
1215 return container_of(env, X86CPU, env);
1216}
1217
1218#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1219
1220#define ENV_OFFSET offsetof(X86CPU, env)
1221
1222#ifndef CONFIG_USER_ONLY
1223extern struct VMStateDescription vmstate_x86_cpu;
1224#endif
1225
1226/**
1227 * x86_cpu_do_interrupt:
1228 * @cpu: vCPU the interrupt is to be handled by.
1229 */
1230void x86_cpu_do_interrupt(CPUState *cpu);
1231bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1232
1233int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1234 int cpuid, void *opaque);
1235int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1236 int cpuid, void *opaque);
1237int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1238 void *opaque);
1239int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1240 void *opaque);
1241
1242void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1243 Error **errp);
1244
1245void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1246 int flags);
1247
1248hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1249
1250int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1251int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1252
1253void x86_cpu_exec_enter(CPUState *cpu);
1254void x86_cpu_exec_exit(CPUState *cpu);
5fd2087a 1255
0856579c 1256X86CPU *cpu_x86_init(const char *cpu_model);
e916cbf8 1257void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
317ac620 1258int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1259
d720b93d 1260int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1261/* MSDOS compatibility mode FPU exception support */
1262void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1263
1264/* this function must always be used to load data in the segment
1265 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1266static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1267 int seg_reg, unsigned int selector,
8988ae89 1268 target_ulong base,
5fafdf24 1269 unsigned int limit,
2c0262af
FB
1270 unsigned int flags)
1271{
1272 SegmentCache *sc;
1273 unsigned int new_hflags;
3b46e624 1274
2c0262af
FB
1275 sc = &env->segs[seg_reg];
1276 sc->selector = selector;
1277 sc->base = base;
1278 sc->limit = limit;
1279 sc->flags = flags;
1280
1281 /* update the hidden flags */
14ce26e7
FB
1282 {
1283 if (seg_reg == R_CS) {
1284#ifdef TARGET_X86_64
1285 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1286 /* long mode */
1287 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1288 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1289 } else
14ce26e7
FB
1290#endif
1291 {
1292 /* legacy / compatibility case */
1293 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1294 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1295 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1296 new_hflags;
1297 }
7125c937
PB
1298 }
1299 if (seg_reg == R_SS) {
1300 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1301#if HF_CPL_MASK != 3
1302#error HF_CPL_MASK is hardcoded
1303#endif
1304 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1305 }
1306 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1307 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1308 if (env->hflags & HF_CS64_MASK) {
1309 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1310 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1311 (env->eflags & VM_MASK) ||
1312 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1313 /* XXX: try to avoid this test. The problem comes from the
1314 fact that is real mode or vm86 mode we only modify the
1315 'base' and 'selector' fields of the segment cache to go
1316 faster. A solution may be to force addseg to one in
1317 translate-i386.c. */
1318 new_hflags |= HF_ADDSEG_MASK;
1319 } else {
5fafdf24 1320 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1321 env->segs[R_ES].base |
5fafdf24 1322 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1323 HF_ADDSEG_SHIFT;
1324 }
5fafdf24 1325 env->hflags = (env->hflags &
14ce26e7 1326 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1327 }
2c0262af
FB
1328}
1329
e9f9d6b1 1330static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1331 uint8_t sipi_vector)
0e26b7b8 1332{
259186a7 1333 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1334 CPUX86State *env = &cpu->env;
1335
0e26b7b8
BS
1336 env->eip = 0;
1337 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1338 sipi_vector << 12,
1339 env->segs[R_CS].limit,
1340 env->segs[R_CS].flags);
259186a7 1341 cs->halted = 0;
0e26b7b8
BS
1342}
1343
84273177
JK
1344int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1345 target_ulong *base, unsigned int *limit,
1346 unsigned int *flags);
1347
d9957a8b 1348/* op_helper.c */
1f1af9fd 1349/* used for debug or cpu save/restore */
c31da136
AJ
1350void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1351floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1352
d9957a8b 1353/* cpu-exec.c */
2c0262af
FB
1354/* the following helpers are only usable in user mode simulation as
1355 they can trigger unexpected exceptions */
1356void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1357void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1358void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1359
1360/* you can call this signal handler from your SIGBUS and SIGSEGV
1361 signal handlers to inform the virtual CPU of exceptions. non zero
1362 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1363int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1364 void *puc);
d9957a8b 1365
f4f1110e
RH
1366/* cpu.c */
1367typedef struct ExtSaveArea {
1368 uint32_t feature, bits;
1369 uint32_t offset, size;
1370} ExtSaveArea;
1371
1372extern const ExtSaveArea x86_ext_save_areas[];
1373
c6dc6f63
AP
1374void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1375 uint32_t *eax, uint32_t *ebx,
1376 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1377void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1378void host_cpuid(uint32_t function, uint32_t count,
1379 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1380
d9957a8b 1381/* helper.c */
7510454e 1382int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1383 int is_write, int mmu_idx);
cc36a7a2 1384void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1385
b216aa6c
PB
1386#ifndef CONFIG_USER_ONLY
1387uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1388uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1389uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1390uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1391void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1392void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1393void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1394void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1395void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1396#endif
1397
86025ee4 1398void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1399
1400/* will be suppressed */
1401void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1402void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1403void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1404void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1405
d9957a8b 1406/* hw/pc.c */
d9957a8b 1407uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1408
2c0262af 1409#define TARGET_PAGE_BITS 12
9467d44c 1410
52705890
RH
1411#ifdef TARGET_X86_64
1412#define TARGET_PHYS_ADDR_SPACE_BITS 52
1413/* ??? This is really 48 bits, sign-extended, but the only thing
1414 accessible to userland with bit 48 set is the VSYSCALL, and that
1415 is handled via other mechanisms. */
1416#define TARGET_VIRT_ADDR_SPACE_BITS 47
1417#else
1418#define TARGET_PHYS_ADDR_SPACE_BITS 36
1419#define TARGET_VIRT_ADDR_SPACE_BITS 32
1420#endif
1421
e8f6d00c
PB
1422/* XXX: This value should match the one returned by CPUID
1423 * and in exec.c */
1424# if defined(TARGET_X86_64)
709787ee 1425# define TCG_PHYS_ADDR_BITS 40
e8f6d00c 1426# else
709787ee 1427# define TCG_PHYS_ADDR_BITS 36
e8f6d00c
PB
1428# endif
1429
709787ee
DDAG
1430#define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1431
2994fd96 1432#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1433
9467d44c 1434#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1435#define cpu_list x86_cpu_list
9467d44c 1436
6ebbf390 1437/* MMU modes definitions */
8a201bd4 1438#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1439#define MMU_MODE1_SUFFIX _user
43773ed3 1440#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1441#define MMU_KSMAP_IDX 0
a9321a4d 1442#define MMU_USER_IDX 1
43773ed3 1443#define MMU_KNOSMAP_IDX 2
97ed5ccd 1444static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1445{
a9321a4d 1446 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1447 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1448 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1449}
1450
1451static inline int cpu_mmu_index_kernel(CPUX86State *env)
1452{
1453 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1454 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1455 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1456}
1457
988c3eb0
RH
1458#define CC_DST (env->cc_dst)
1459#define CC_SRC (env->cc_src)
1460#define CC_SRC2 (env->cc_src2)
1461#define CC_OP (env->cc_op)
f081c76c 1462
5918fffb
BS
1463/* n must be a constant to be efficient */
1464static inline target_long lshift(target_long x, int n)
1465{
1466 if (n >= 0) {
1467 return x << n;
1468 } else {
1469 return x >> (-n);
1470 }
1471}
1472
f081c76c
BS
1473/* float macros */
1474#define FT0 (env->ft0)
1475#define ST0 (env->fpregs[env->fpstt].d)
1476#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1477#define ST1 ST(1)
1478
d9957a8b 1479/* translate.c */
63618b4e 1480void tcg_x86_init(void);
26a5f13b 1481
022c62cb 1482#include "exec/cpu-all.h"
0573fbfc
TS
1483#include "svm.h"
1484
0e26b7b8 1485#if !defined(CONFIG_USER_ONLY)
0d09e41a 1486#include "hw/i386/apic.h"
0e26b7b8
BS
1487#endif
1488
317ac620 1489static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 1490 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
1491{
1492 *cs_base = env->segs[R_CS].base;
1493 *pc = *cs_base + env->eip;
a2397807 1494 *flags = env->hflags |
a9321a4d 1495 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1496}
1497
232fc23b
AF
1498void do_cpu_init(X86CPU *cpu);
1499void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1500
747461c7
JK
1501#define MCE_INJECT_BROADCAST 1
1502#define MCE_INJECT_UNCOND_AO 2
1503
8c5cf3b6 1504void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1505 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1506 uint64_t misc, int flags);
2fa11da0 1507
599b9a5a 1508/* excp_helper.c */
77b2bc2c 1509void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1510void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1511 uintptr_t retaddr);
77b2bc2c
BS
1512void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1513 int error_code);
91980095
PD
1514void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1515 int error_code, uintptr_t retaddr);
599b9a5a
BS
1516void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1517 int error_code, int next_eip_addend);
1518
5918fffb
BS
1519/* cc_helper.c */
1520extern const uint8_t parity_table[256];
1521uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1522void update_fp_status(CPUX86State *env);
5918fffb
BS
1523
1524static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1525{
80cf2c81 1526 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1527}
1528
28fb26f1
PB
1529/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1530 * after generating a call to a helper that uses this.
1531 */
5918fffb
BS
1532static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1533 int update_mask)
1534{
1535 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1536 CC_OP = CC_OP_EFLAGS;
80cf2c81 1537 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1538 env->eflags = (env->eflags & ~update_mask) |
1539 (eflags & update_mask) | 0x2;
1540}
1541
1542/* load efer and update the corresponding hflags. XXX: do consistency
1543 checks with cpuid bits? */
1544static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1545{
1546 env->efer = val;
1547 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1548 if (env->efer & MSR_EFER_LMA) {
1549 env->hflags |= HF_LMA_MASK;
1550 }
1551 if (env->efer & MSR_EFER_SVME) {
1552 env->hflags |= HF_SVME_MASK;
1553 }
1554}
1555
f794aa4a
PB
1556static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1557{
1558 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1559}
1560
4e47e39a
RH
1561/* fpu_helper.c */
1562void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1563void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1564
677ef623
FK
1565/* mem_helper.c */
1566void helper_lock_init(void);
1567
6bada5e8
BS
1568/* svm_helper.c */
1569void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1570 uint64_t param);
1571void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1572
97a8ea5a 1573/* seg_helper.c */
599b9a5a 1574void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1575
f809c605 1576/* smm_helper.c */
518e9d7d 1577void do_smm_enter(X86CPU *cpu);
f809c605 1578void cpu_smm_update(X86CPU *cpu);
e694d4e2 1579
d613f8cc 1580/* apic.c */
317ac620 1581void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
1582void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1583 TPRAccess access);
1584
d362e757 1585
5114e842
EH
1586/* Change the value of a KVM-specific default
1587 *
1588 * If value is NULL, no default will be set and the original
1589 * value from the CPU model table will be kept.
1590 *
cb8d4c8f 1591 * It is valid to call this function only for properties that
5114e842
EH
1592 * are already present in the kvm_default_props table.
1593 */
1594void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1595
f4f1110e
RH
1596/* mpx_helper.c */
1597void cpu_sync_bndcs_hflags(CPUX86State *env);
0668af54 1598
8b4beddc
EH
1599/* Return name of 32-bit register, from a R_* constant */
1600const char *get_register_name_32(unsigned int reg);
1601
8932cfdf 1602void enable_compat_apic_id_mode(void);
cb41bad3 1603
dab86234 1604#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1605#define APIC_SPACE_SIZE 0x100000
dab86234 1606
1f871d49
PB
1607void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1608 fprintf_function cpu_fprintf, int flags);
1609
d613f8cc
PB
1610/* cpu.c */
1611bool cpu_is_bsp(X86CPU *cpu);
1612
07f5a258 1613#endif /* I386_CPU_H */