]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
Make KVM slot management more robust
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_I386_H
21#define CPU_I386_H
22
14ce26e7
FB
23#include "config.h"
24
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
3cf1e035 28#define TARGET_LONG_BITS 32
14ce26e7 29#endif
3cf1e035 30
d720b93d
FB
31/* target supports implicit self modifying code */
32#define TARGET_HAS_SMC
33/* support for self modifying code even if the modified instruction is
34 close to the modifying instruction */
35#define TARGET_HAS_PRECISE_SMC
36
1fddef4b
FB
37#define TARGET_HAS_ICE 1
38
9042c0e2
TS
39#ifdef TARGET_X86_64
40#define ELF_MACHINE EM_X86_64
41#else
42#define ELF_MACHINE EM_386
43#endif
44
2c0262af
FB
45#include "cpu-defs.h"
46
7a0e1f41
FB
47#include "softfloat.h"
48
2c0262af
FB
49#define R_EAX 0
50#define R_ECX 1
51#define R_EDX 2
52#define R_EBX 3
53#define R_ESP 4
54#define R_EBP 5
55#define R_ESI 6
56#define R_EDI 7
57
58#define R_AL 0
59#define R_CL 1
60#define R_DL 2
61#define R_BL 3
62#define R_AH 4
63#define R_CH 5
64#define R_DH 6
65#define R_BH 7
66
67#define R_ES 0
68#define R_CS 1
69#define R_SS 2
70#define R_DS 3
71#define R_FS 4
72#define R_GS 5
73
74/* segment descriptor fields */
75#define DESC_G_MASK (1 << 23)
76#define DESC_B_SHIFT 22
77#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
78#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
79#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
80#define DESC_AVL_MASK (1 << 20)
81#define DESC_P_MASK (1 << 15)
82#define DESC_DPL_SHIFT 13
0573fbfc 83#define DESC_DPL_MASK (1 << DESC_DPL_SHIFT)
2c0262af
FB
84#define DESC_S_MASK (1 << 12)
85#define DESC_TYPE_SHIFT 8
86#define DESC_A_MASK (1 << 8)
87
e670b89e
FB
88#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
89#define DESC_C_MASK (1 << 10) /* code: conforming */
90#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 91
e670b89e
FB
92#define DESC_E_MASK (1 << 10) /* data: expansion direction */
93#define DESC_W_MASK (1 << 9) /* data: writable */
94
95#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
96
97/* eflags masks */
98#define CC_C 0x0001
99#define CC_P 0x0004
100#define CC_A 0x0010
101#define CC_Z 0x0040
102#define CC_S 0x0080
103#define CC_O 0x0800
104
105#define TF_SHIFT 8
106#define IOPL_SHIFT 12
107#define VM_SHIFT 17
108
109#define TF_MASK 0x00000100
110#define IF_MASK 0x00000200
111#define DF_MASK 0x00000400
112#define IOPL_MASK 0x00003000
113#define NT_MASK 0x00004000
114#define RF_MASK 0x00010000
115#define VM_MASK 0x00020000
5fafdf24 116#define AC_MASK 0x00040000
2c0262af
FB
117#define VIF_MASK 0x00080000
118#define VIP_MASK 0x00100000
119#define ID_MASK 0x00200000
120
aa1f17c1 121/* hidden flags - used internally by qemu to represent additional cpu
33c263df
FB
122 states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
123 redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
124 position to ease oring with eflags. */
2c0262af
FB
125/* current cpl */
126#define HF_CPL_SHIFT 0
127/* true if soft mmu is being used */
128#define HF_SOFTMMU_SHIFT 2
129/* true if hardware interrupts must be disabled for next instruction */
130#define HF_INHIBIT_IRQ_SHIFT 3
131/* 16 or 32 segments */
132#define HF_CS32_SHIFT 4
133#define HF_SS32_SHIFT 5
dc196a57 134/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 135#define HF_ADDSEG_SHIFT 6
65262d57
FB
136/* copy of CR0.PE (protected mode) */
137#define HF_PE_SHIFT 7
138#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
139#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
140#define HF_EM_SHIFT 10
141#define HF_TS_SHIFT 11
65262d57 142#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
143#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
144#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
664e0f19 145#define HF_OSFXSR_SHIFT 16 /* CR4.OSFXSR */
65262d57 146#define HF_VM_SHIFT 17 /* must be same as eflags */
3b21e03e 147#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
148#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
149#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
2c0262af
FB
150
151#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
152#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
153#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
154#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
155#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
156#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 157#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 158#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
159#define HF_MP_MASK (1 << HF_MP_SHIFT)
160#define HF_EM_MASK (1 << HF_EM_SHIFT)
161#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 162#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
163#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
164#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
664e0f19 165#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
0650f1ab 166#define HF_VM_MASK (1 << HF_VM_SHIFT)
3b21e03e 167#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
168#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
169#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
2c0262af 170
db620f46
FB
171/* hflags2 */
172
173#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
174#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
175#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
176#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
177
178#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
179#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
180#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
181#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
182
0650f1ab
AL
183#define CR0_PE_SHIFT 0
184#define CR0_MP_SHIFT 1
185
2c0262af 186#define CR0_PE_MASK (1 << 0)
7eee2a50
FB
187#define CR0_MP_MASK (1 << 1)
188#define CR0_EM_MASK (1 << 2)
2c0262af 189#define CR0_TS_MASK (1 << 3)
2ee73ac3 190#define CR0_ET_MASK (1 << 4)
7eee2a50 191#define CR0_NE_MASK (1 << 5)
2c0262af
FB
192#define CR0_WP_MASK (1 << 16)
193#define CR0_AM_MASK (1 << 18)
194#define CR0_PG_MASK (1 << 31)
195
196#define CR4_VME_MASK (1 << 0)
197#define CR4_PVI_MASK (1 << 1)
198#define CR4_TSD_MASK (1 << 2)
199#define CR4_DE_MASK (1 << 3)
200#define CR4_PSE_MASK (1 << 4)
64a595f2
FB
201#define CR4_PAE_MASK (1 << 5)
202#define CR4_PGE_MASK (1 << 7)
14ce26e7 203#define CR4_PCE_MASK (1 << 8)
0650f1ab
AL
204#define CR4_OSFXSR_SHIFT 9
205#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
14ce26e7 206#define CR4_OSXMMEXCPT_MASK (1 << 10)
2c0262af
FB
207
208#define PG_PRESENT_BIT 0
209#define PG_RW_BIT 1
210#define PG_USER_BIT 2
211#define PG_PWT_BIT 3
212#define PG_PCD_BIT 4
213#define PG_ACCESSED_BIT 5
214#define PG_DIRTY_BIT 6
215#define PG_PSE_BIT 7
216#define PG_GLOBAL_BIT 8
5cf38396 217#define PG_NX_BIT 63
2c0262af
FB
218
219#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
220#define PG_RW_MASK (1 << PG_RW_BIT)
221#define PG_USER_MASK (1 << PG_USER_BIT)
222#define PG_PWT_MASK (1 << PG_PWT_BIT)
223#define PG_PCD_MASK (1 << PG_PCD_BIT)
224#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
225#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
226#define PG_PSE_MASK (1 << PG_PSE_BIT)
227#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
5cf38396 228#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
229
230#define PG_ERROR_W_BIT 1
231
232#define PG_ERROR_P_MASK 0x01
233#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
234#define PG_ERROR_U_MASK 0x04
235#define PG_ERROR_RSVD_MASK 0x08
5cf38396 236#define PG_ERROR_I_D_MASK 0x10
2c0262af 237
0650f1ab 238#define MSR_IA32_TSC 0x10
2c0262af
FB
239#define MSR_IA32_APICBASE 0x1b
240#define MSR_IA32_APICBASE_BSP (1<<8)
241#define MSR_IA32_APICBASE_ENABLE (1<<11)
242#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
243
244#define MSR_IA32_SYSENTER_CS 0x174
245#define MSR_IA32_SYSENTER_ESP 0x175
246#define MSR_IA32_SYSENTER_EIP 0x176
247
8f091a59
FB
248#define MSR_MCG_CAP 0x179
249#define MSR_MCG_STATUS 0x17a
250#define MSR_MCG_CTL 0x17b
251
e737b32a
AZ
252#define MSR_IA32_PERF_STATUS 0x198
253
8f091a59
FB
254#define MSR_PAT 0x277
255
14ce26e7
FB
256#define MSR_EFER 0xc0000080
257
258#define MSR_EFER_SCE (1 << 0)
259#define MSR_EFER_LME (1 << 8)
260#define MSR_EFER_LMA (1 << 10)
261#define MSR_EFER_NXE (1 << 11)
872929aa 262#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
263#define MSR_EFER_FFXSR (1 << 14)
264
265#define MSR_STAR 0xc0000081
266#define MSR_LSTAR 0xc0000082
267#define MSR_CSTAR 0xc0000083
268#define MSR_FMASK 0xc0000084
269#define MSR_FSBASE 0xc0000100
270#define MSR_GSBASE 0xc0000101
271#define MSR_KERNELGSBASE 0xc0000102
272
0573fbfc
TS
273#define MSR_VM_HSAVE_PA 0xc0010117
274
14ce26e7
FB
275/* cpuid_features bits */
276#define CPUID_FP87 (1 << 0)
277#define CPUID_VME (1 << 1)
278#define CPUID_DE (1 << 2)
279#define CPUID_PSE (1 << 3)
280#define CPUID_TSC (1 << 4)
281#define CPUID_MSR (1 << 5)
282#define CPUID_PAE (1 << 6)
283#define CPUID_MCE (1 << 7)
284#define CPUID_CX8 (1 << 8)
285#define CPUID_APIC (1 << 9)
286#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
287#define CPUID_MTRR (1 << 12)
288#define CPUID_PGE (1 << 13)
289#define CPUID_MCA (1 << 14)
290#define CPUID_CMOV (1 << 15)
8f091a59 291#define CPUID_PAT (1 << 16)
8988ae89 292#define CPUID_PSE36 (1 << 17)
a049de61 293#define CPUID_PN (1 << 18)
8f091a59 294#define CPUID_CLFLUSH (1 << 19)
a049de61
FB
295#define CPUID_DTS (1 << 21)
296#define CPUID_ACPI (1 << 22)
14ce26e7
FB
297#define CPUID_MMX (1 << 23)
298#define CPUID_FXSR (1 << 24)
299#define CPUID_SSE (1 << 25)
300#define CPUID_SSE2 (1 << 26)
a049de61
FB
301#define CPUID_SS (1 << 27)
302#define CPUID_HT (1 << 28)
303#define CPUID_TM (1 << 29)
304#define CPUID_IA64 (1 << 30)
305#define CPUID_PBE (1 << 31)
14ce26e7 306
465e9838 307#define CPUID_EXT_SSE3 (1 << 0)
558fa836 308#define CPUID_EXT_DTES64 (1 << 2)
9df217a3 309#define CPUID_EXT_MONITOR (1 << 3)
a049de61
FB
310#define CPUID_EXT_DSCPL (1 << 4)
311#define CPUID_EXT_VMX (1 << 5)
312#define CPUID_EXT_SMX (1 << 6)
313#define CPUID_EXT_EST (1 << 7)
314#define CPUID_EXT_TM2 (1 << 8)
315#define CPUID_EXT_SSSE3 (1 << 9)
316#define CPUID_EXT_CID (1 << 10)
9df217a3 317#define CPUID_EXT_CX16 (1 << 13)
a049de61 318#define CPUID_EXT_XTPR (1 << 14)
558fa836
PB
319#define CPUID_EXT_PDCM (1 << 15)
320#define CPUID_EXT_DCA (1 << 18)
321#define CPUID_EXT_SSE41 (1 << 19)
322#define CPUID_EXT_SSE42 (1 << 20)
323#define CPUID_EXT_X2APIC (1 << 21)
324#define CPUID_EXT_MOVBE (1 << 22)
325#define CPUID_EXT_POPCNT (1 << 23)
326#define CPUID_EXT_XSAVE (1 << 26)
327#define CPUID_EXT_OSXSAVE (1 << 27)
9df217a3
FB
328
329#define CPUID_EXT2_SYSCALL (1 << 11)
a049de61 330#define CPUID_EXT2_MP (1 << 19)
9df217a3 331#define CPUID_EXT2_NX (1 << 20)
a049de61 332#define CPUID_EXT2_MMXEXT (1 << 22)
8d9bfc2b 333#define CPUID_EXT2_FFXSR (1 << 25)
a049de61
FB
334#define CPUID_EXT2_PDPE1GB (1 << 26)
335#define CPUID_EXT2_RDTSCP (1 << 27)
9df217a3 336#define CPUID_EXT2_LM (1 << 29)
a049de61
FB
337#define CPUID_EXT2_3DNOWEXT (1 << 30)
338#define CPUID_EXT2_3DNOW (1 << 31)
9df217a3 339
a049de61
FB
340#define CPUID_EXT3_LAHF_LM (1 << 0)
341#define CPUID_EXT3_CMP_LEG (1 << 1)
0573fbfc 342#define CPUID_EXT3_SVM (1 << 2)
a049de61
FB
343#define CPUID_EXT3_EXTAPIC (1 << 3)
344#define CPUID_EXT3_CR8LEG (1 << 4)
345#define CPUID_EXT3_ABM (1 << 5)
346#define CPUID_EXT3_SSE4A (1 << 6)
347#define CPUID_EXT3_MISALIGNSSE (1 << 7)
348#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
349#define CPUID_EXT3_OSVW (1 << 9)
350#define CPUID_EXT3_IBS (1 << 10)
872929aa 351#define CPUID_EXT3_SKINIT (1 << 12)
0573fbfc 352
c5096daf
AZ
353#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
354#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
355#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
356
357#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
358#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
359#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
360
e737b32a 361#define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */
a876e289 362#define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */
e737b32a 363
2c0262af
FB
364#define EXCP00_DIVZ 0
365#define EXCP01_SSTP 1
366#define EXCP02_NMI 2
367#define EXCP03_INT3 3
368#define EXCP04_INTO 4
369#define EXCP05_BOUND 5
370#define EXCP06_ILLOP 6
371#define EXCP07_PREX 7
372#define EXCP08_DBLE 8
373#define EXCP09_XERR 9
374#define EXCP0A_TSS 10
375#define EXCP0B_NOSEG 11
376#define EXCP0C_STACK 12
377#define EXCP0D_GPF 13
378#define EXCP0E_PAGE 14
379#define EXCP10_COPR 16
380#define EXCP11_ALGN 17
381#define EXCP12_MCHK 18
382
d2fd1af7
FB
383#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
384 for syscall instruction */
385
2c0262af
FB
386enum {
387 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 388 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
389
390 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
391 CC_OP_MULW,
392 CC_OP_MULL,
14ce26e7 393 CC_OP_MULQ,
2c0262af
FB
394
395 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
396 CC_OP_ADDW,
397 CC_OP_ADDL,
14ce26e7 398 CC_OP_ADDQ,
2c0262af
FB
399
400 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
401 CC_OP_ADCW,
402 CC_OP_ADCL,
14ce26e7 403 CC_OP_ADCQ,
2c0262af
FB
404
405 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
406 CC_OP_SUBW,
407 CC_OP_SUBL,
14ce26e7 408 CC_OP_SUBQ,
2c0262af
FB
409
410 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
411 CC_OP_SBBW,
412 CC_OP_SBBL,
14ce26e7 413 CC_OP_SBBQ,
2c0262af
FB
414
415 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
416 CC_OP_LOGICW,
417 CC_OP_LOGICL,
14ce26e7 418 CC_OP_LOGICQ,
2c0262af
FB
419
420 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
421 CC_OP_INCW,
422 CC_OP_INCL,
14ce26e7 423 CC_OP_INCQ,
2c0262af
FB
424
425 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
426 CC_OP_DECW,
427 CC_OP_DECL,
14ce26e7 428 CC_OP_DECQ,
2c0262af 429
6b652794 430 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
431 CC_OP_SHLW,
432 CC_OP_SHLL,
14ce26e7 433 CC_OP_SHLQ,
2c0262af
FB
434
435 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
436 CC_OP_SARW,
437 CC_OP_SARL,
14ce26e7 438 CC_OP_SARQ,
2c0262af
FB
439
440 CC_OP_NB,
441};
442
7a0e1f41 443#ifdef FLOATX80
2c0262af
FB
444#define USE_X86LDOUBLE
445#endif
446
447#ifdef USE_X86LDOUBLE
7a0e1f41 448typedef floatx80 CPU86_LDouble;
2c0262af 449#else
7a0e1f41 450typedef float64 CPU86_LDouble;
2c0262af
FB
451#endif
452
453typedef struct SegmentCache {
454 uint32_t selector;
14ce26e7 455 target_ulong base;
2c0262af
FB
456 uint32_t limit;
457 uint32_t flags;
458} SegmentCache;
459
826461bb 460typedef union {
664e0f19
FB
461 uint8_t _b[16];
462 uint16_t _w[8];
463 uint32_t _l[4];
464 uint64_t _q[2];
7a0e1f41
FB
465 float32 _s[4];
466 float64 _d[2];
14ce26e7
FB
467} XMMReg;
468
826461bb
FB
469typedef union {
470 uint8_t _b[8];
a35f3ec7
AJ
471 uint16_t _w[4];
472 uint32_t _l[2];
473 float32 _s[2];
826461bb
FB
474 uint64_t q;
475} MMXReg;
476
477#ifdef WORDS_BIGENDIAN
478#define XMM_B(n) _b[15 - (n)]
479#define XMM_W(n) _w[7 - (n)]
480#define XMM_L(n) _l[3 - (n)]
664e0f19 481#define XMM_S(n) _s[3 - (n)]
826461bb 482#define XMM_Q(n) _q[1 - (n)]
664e0f19 483#define XMM_D(n) _d[1 - (n)]
826461bb
FB
484
485#define MMX_B(n) _b[7 - (n)]
486#define MMX_W(n) _w[3 - (n)]
487#define MMX_L(n) _l[1 - (n)]
a35f3ec7 488#define MMX_S(n) _s[1 - (n)]
826461bb
FB
489#else
490#define XMM_B(n) _b[n]
491#define XMM_W(n) _w[n]
492#define XMM_L(n) _l[n]
664e0f19 493#define XMM_S(n) _s[n]
826461bb 494#define XMM_Q(n) _q[n]
664e0f19 495#define XMM_D(n) _d[n]
826461bb
FB
496
497#define MMX_B(n) _b[n]
498#define MMX_W(n) _w[n]
499#define MMX_L(n) _l[n]
a35f3ec7 500#define MMX_S(n) _s[n]
826461bb 501#endif
664e0f19 502#define MMX_Q(n) q
826461bb 503
14ce26e7
FB
504#ifdef TARGET_X86_64
505#define CPU_NB_REGS 16
506#else
507#define CPU_NB_REGS 8
508#endif
509
6ebbf390
JM
510#define NB_MMU_MODES 2
511
2c0262af
FB
512typedef struct CPUX86State {
513 /* standard registers */
14ce26e7
FB
514 target_ulong regs[CPU_NB_REGS];
515 target_ulong eip;
516 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
517 flags and DF are set to zero because they are
518 stored elsewhere */
519
520 /* emulator internal eflags handling */
14ce26e7
FB
521 target_ulong cc_src;
522 target_ulong cc_dst;
2c0262af
FB
523 uint32_t cc_op;
524 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
525 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
526 are known at translation time. */
527 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 528
9df217a3
FB
529 /* segments */
530 SegmentCache segs[6]; /* selector values */
531 SegmentCache ldt;
532 SegmentCache tr;
533 SegmentCache gdt; /* only base and limit are used */
534 SegmentCache idt; /* only base and limit are used */
535
db620f46 536 target_ulong cr[5]; /* NOTE: cr1 is unused */
0ba5f006 537 uint64_t a20_mask;
9df217a3 538
2c0262af
FB
539 /* FPU state */
540 unsigned int fpstt; /* top of stack index */
541 unsigned int fpus;
542 unsigned int fpuc;
543 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
664e0f19
FB
544 union {
545#ifdef USE_X86LDOUBLE
546 CPU86_LDouble d __attribute__((aligned(16)));
547#else
548 CPU86_LDouble d;
549#endif
550 MMXReg mmx;
551 } fpregs[8];
2c0262af
FB
552
553 /* emulator internal variables */
7a0e1f41 554 float_status fp_status;
2c0262af 555 CPU86_LDouble ft0;
3b46e624 556
a35f3ec7 557 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 558 float_status sse_status;
664e0f19 559 uint32_t mxcsr;
14ce26e7
FB
560 XMMReg xmm_regs[CPU_NB_REGS];
561 XMMReg xmm_t0;
664e0f19 562 MMXReg mmx_t0;
1e4840bf 563 target_ulong cc_tmp; /* temporary for rcr/rcl */
14ce26e7 564
2c0262af
FB
565 /* sysenter registers */
566 uint32_t sysenter_cs;
2436b61a
AZ
567 target_ulong sysenter_esp;
568 target_ulong sysenter_eip;
8d9bfc2b
FB
569 uint64_t efer;
570 uint64_t star;
0573fbfc 571
5cc1d1e6
FB
572 uint64_t vm_hsave;
573 uint64_t vm_vmcb;
33c263df 574 uint64_t tsc_offset;
0573fbfc
TS
575 uint64_t intercept;
576 uint16_t intercept_cr_read;
577 uint16_t intercept_cr_write;
578 uint16_t intercept_dr_read;
579 uint16_t intercept_dr_write;
580 uint32_t intercept_exceptions;
db620f46 581 uint8_t v_tpr;
0573fbfc 582
14ce26e7 583#ifdef TARGET_X86_64
14ce26e7
FB
584 target_ulong lstar;
585 target_ulong cstar;
586 target_ulong fmask;
587 target_ulong kernelgsbase;
588#endif
58fe2f10 589
7ba1e619
AL
590 uint64_t tsc;
591
8f091a59
FB
592 uint64_t pat;
593
2c0262af 594 /* exception/interrupt handling */
2c0262af
FB
595 int error_code;
596 int exception_is_int;
826461bb 597 target_ulong exception_next_eip;
14ce26e7 598 target_ulong dr[8]; /* debug registers */
3b21e03e 599 uint32_t smbase;
678dde13 600 int old_exception; /* exception in flight */
2c0262af 601
a316d335 602 CPU_COMMON
2c0262af 603
14ce26e7 604 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 605 uint32_t cpuid_level;
14ce26e7
FB
606 uint32_t cpuid_vendor1;
607 uint32_t cpuid_vendor2;
608 uint32_t cpuid_vendor3;
609 uint32_t cpuid_version;
610 uint32_t cpuid_features;
9df217a3 611 uint32_t cpuid_ext_features;
8d9bfc2b
FB
612 uint32_t cpuid_xlevel;
613 uint32_t cpuid_model[12];
614 uint32_t cpuid_ext2_features;
0573fbfc 615 uint32_t cpuid_ext3_features;
eae7629b 616 uint32_t cpuid_apic_id;
3b46e624 617
9df217a3
FB
618#ifdef USE_KQEMU
619 int kqemu_enabled;
f1c85677 620 int last_io_time;
9df217a3 621#endif
7ba1e619
AL
622
623 /* For KVM */
624 uint64_t interrupt_bitmap[256 / 64];
625
14ce26e7
FB
626 /* in order to simplify APIC support, we leave this pointer to the
627 user */
628 struct APICState *apic_state;
2c0262af
FB
629} CPUX86State;
630
aaed909a 631CPUX86State *cpu_x86_init(const char *cpu_model);
2c0262af
FB
632int cpu_x86_exec(CPUX86State *s);
633void cpu_x86_close(CPUX86State *s);
a049de61
FB
634void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
635 ...));
d720b93d 636int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
637/* MSDOS compatibility mode FPU exception support */
638void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
639
640/* this function must always be used to load data in the segment
641 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 642static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 643 int seg_reg, unsigned int selector,
8988ae89 644 target_ulong base,
5fafdf24 645 unsigned int limit,
2c0262af
FB
646 unsigned int flags)
647{
648 SegmentCache *sc;
649 unsigned int new_hflags;
3b46e624 650
2c0262af
FB
651 sc = &env->segs[seg_reg];
652 sc->selector = selector;
653 sc->base = base;
654 sc->limit = limit;
655 sc->flags = flags;
656
657 /* update the hidden flags */
14ce26e7
FB
658 {
659 if (seg_reg == R_CS) {
660#ifdef TARGET_X86_64
661 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
662 /* long mode */
663 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
664 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 665 } else
14ce26e7
FB
666#endif
667 {
668 /* legacy / compatibility case */
669 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
670 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
671 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
672 new_hflags;
673 }
674 }
675 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
676 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
677 if (env->hflags & HF_CS64_MASK) {
678 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 679 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
680 (env->eflags & VM_MASK) ||
681 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
682 /* XXX: try to avoid this test. The problem comes from the
683 fact that is real mode or vm86 mode we only modify the
684 'base' and 'selector' fields of the segment cache to go
685 faster. A solution may be to force addseg to one in
686 translate-i386.c. */
687 new_hflags |= HF_ADDSEG_MASK;
688 } else {
5fafdf24 689 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 690 env->segs[R_ES].base |
5fafdf24 691 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
692 HF_ADDSEG_SHIFT;
693 }
5fafdf24 694 env->hflags = (env->hflags &
14ce26e7 695 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 696 }
2c0262af
FB
697}
698
699/* wrapper, just in case memory mappings must be changed */
700static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
701{
702#if HF_CPL_MASK == 3
703 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
704#else
705#error HF_CPL_MASK is hardcoded
706#endif
707}
708
1f1af9fd
FB
709/* used for debug or cpu save/restore */
710void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
711CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
712
2c0262af
FB
713/* the following helpers are only usable in user mode simulation as
714 they can trigger unexpected exceptions */
715void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
716void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
717void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
718
719/* you can call this signal handler from your SIGBUS and SIGSEGV
720 signal handlers to inform the virtual CPU of exceptions. non zero
721 is returned if the signal was handled by the virtual CPU. */
5fafdf24 722int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 723 void *puc);
461c0471 724void cpu_x86_set_a20(CPUX86State *env, int a20_state);
2c0262af 725
28ab0e2e
FB
726uint64_t cpu_get_tsc(CPUX86State *env);
727
14ce26e7
FB
728void cpu_set_apic_base(CPUX86State *env, uint64_t val);
729uint64_t cpu_get_apic_base(CPUX86State *env);
9230e66e
FB
730void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
731#ifndef NO_CPU_IO_DEFS
732uint8_t cpu_get_apic_tpr(CPUX86State *env);
733#endif
3b21e03e 734void cpu_smm_update(CPUX86State *env);
14ce26e7 735
64a595f2
FB
736/* will be suppressed */
737void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
738
6fd805e1
AL
739void cpu_x86_cpuid(CPUX86State *env, uint32_t index,
740 uint32_t *eax, uint32_t *ebx,
741 uint32_t *ecx, uint32_t *edx);
742
2c0262af
FB
743/* used to debug */
744#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
745#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
2c0262af 746
f1c85677
FB
747#ifdef USE_KQEMU
748static inline int cpu_get_time_fast(void)
749{
750 int low, high;
751 asm volatile("rdtsc" : "=a" (low), "=d" (high));
752 return low;
753}
754#endif
755
2c0262af 756#define TARGET_PAGE_BITS 12
9467d44c
TS
757
758#define CPUState CPUX86State
759#define cpu_init cpu_x86_init
760#define cpu_exec cpu_x86_exec
761#define cpu_gen_code cpu_x86_gen_code
762#define cpu_signal_handler cpu_x86_signal_handler
a049de61 763#define cpu_list x86_cpu_list
9467d44c 764
2436b61a 765#define CPU_SAVE_VERSION 7
b3c7724c 766
6ebbf390
JM
767/* MMU modes definitions */
768#define MMU_MODE0_SUFFIX _kernel
769#define MMU_MODE1_SUFFIX _user
770#define MMU_USER_IDX 1
771static inline int cpu_mmu_index (CPUState *env)
772{
773 return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
774}
775
26a5f13b
FB
776void optimize_flags_init(void);
777
b6abf97d
FB
778typedef struct CCTable {
779 int (*compute_all)(void); /* return all the flags */
780 int (*compute_c)(void); /* return the C flag */
781} CCTable;
782
6e68e076
PB
783#if defined(CONFIG_USER_ONLY)
784static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
785{
f8ed7070 786 if (newsp)
6e68e076
PB
787 env->regs[R_ESP] = newsp;
788 env->regs[R_EAX] = 0;
789}
790#endif
791
2e70f6ef
PB
792#define CPU_PC_FROM_TB(env, tb) env->eip = tb->pc - tb->cs_base
793
2c0262af
FB
794#include "cpu-all.h"
795
0573fbfc
TS
796#include "svm.h"
797
2c0262af 798#endif /* CPU_I386_H */