]> git.proxmox.com Git - mirror_qemu.git/blob - hw/intc/xive.c
34591659d3cf2b76626640aed78fc9d262b70643
[mirror_qemu.git] / hw / intc / xive.c
1 /*
2 * QEMU PowerPC XIVE interrupt controller model
3 *
4 * Copyright (c) 2017-2018, IBM Corporation.
5 *
6 * This code is licensed under the GPL version 2 or later. See the
7 * COPYING file in the top-level directory.
8 */
9
10 #include "qemu/osdep.h"
11 #include "qemu/log.h"
12 #include "qemu/module.h"
13 #include "qapi/error.h"
14 #include "target/ppc/cpu.h"
15 #include "sysemu/cpus.h"
16 #include "sysemu/dma.h"
17 #include "sysemu/reset.h"
18 #include "hw/qdev-properties.h"
19 #include "migration/vmstate.h"
20 #include "monitor/monitor.h"
21 #include "hw/irq.h"
22 #include "hw/ppc/xive.h"
23 #include "hw/ppc/xive_regs.h"
24
25 /*
26 * XIVE Thread Interrupt Management context
27 */
28
29 /*
30 * Convert a priority number to an Interrupt Pending Buffer (IPB)
31 * register, which indicates a pending interrupt at the priority
32 * corresponding to the bit number
33 */
34 static uint8_t priority_to_ipb(uint8_t priority)
35 {
36 return priority > XIVE_PRIORITY_MAX ?
37 0 : 1 << (XIVE_PRIORITY_MAX - priority);
38 }
39
40 /*
41 * Convert an Interrupt Pending Buffer (IPB) register to a Pending
42 * Interrupt Priority Register (PIPR), which contains the priority of
43 * the most favored pending notification.
44 */
45 static uint8_t ipb_to_pipr(uint8_t ibp)
46 {
47 return ibp ? clz32((uint32_t)ibp << 24) : 0xff;
48 }
49
50 static uint8_t exception_mask(uint8_t ring)
51 {
52 switch (ring) {
53 case TM_QW1_OS:
54 return TM_QW1_NSR_EO;
55 case TM_QW3_HV_PHYS:
56 return TM_QW3_NSR_HE;
57 default:
58 g_assert_not_reached();
59 }
60 }
61
62 static qemu_irq xive_tctx_output(XiveTCTX *tctx, uint8_t ring)
63 {
64 switch (ring) {
65 case TM_QW0_USER:
66 return 0; /* Not supported */
67 case TM_QW1_OS:
68 return tctx->os_output;
69 case TM_QW2_HV_POOL:
70 case TM_QW3_HV_PHYS:
71 return tctx->hv_output;
72 default:
73 return 0;
74 }
75 }
76
77 static uint64_t xive_tctx_accept(XiveTCTX *tctx, uint8_t ring)
78 {
79 uint8_t *regs = &tctx->regs[ring];
80 uint8_t nsr = regs[TM_NSR];
81 uint8_t mask = exception_mask(ring);
82
83 qemu_irq_lower(xive_tctx_output(tctx, ring));
84
85 if (regs[TM_NSR] & mask) {
86 uint8_t cppr = regs[TM_PIPR];
87
88 regs[TM_CPPR] = cppr;
89
90 /* Reset the pending buffer bit */
91 regs[TM_IPB] &= ~priority_to_ipb(cppr);
92 regs[TM_PIPR] = ipb_to_pipr(regs[TM_IPB]);
93
94 /* Drop Exception bit */
95 regs[TM_NSR] &= ~mask;
96 }
97
98 return (nsr << 8) | regs[TM_CPPR];
99 }
100
101 static void xive_tctx_notify(XiveTCTX *tctx, uint8_t ring)
102 {
103 uint8_t *regs = &tctx->regs[ring];
104
105 if (regs[TM_PIPR] < regs[TM_CPPR]) {
106 switch (ring) {
107 case TM_QW1_OS:
108 regs[TM_NSR] |= TM_QW1_NSR_EO;
109 break;
110 case TM_QW3_HV_PHYS:
111 regs[TM_NSR] |= (TM_QW3_NSR_HE_PHYS << 6);
112 break;
113 default:
114 g_assert_not_reached();
115 }
116 qemu_irq_raise(xive_tctx_output(tctx, ring));
117 }
118 }
119
120 static void xive_tctx_set_cppr(XiveTCTX *tctx, uint8_t ring, uint8_t cppr)
121 {
122 if (cppr > XIVE_PRIORITY_MAX) {
123 cppr = 0xff;
124 }
125
126 tctx->regs[ring + TM_CPPR] = cppr;
127
128 /* CPPR has changed, check if we need to raise a pending exception */
129 xive_tctx_notify(tctx, ring);
130 }
131
132 void xive_tctx_ipb_update(XiveTCTX *tctx, uint8_t ring, uint8_t ipb)
133 {
134 uint8_t *regs = &tctx->regs[ring];
135
136 regs[TM_IPB] |= ipb;
137 regs[TM_PIPR] = ipb_to_pipr(regs[TM_IPB]);
138 xive_tctx_notify(tctx, ring);
139 }
140
141 static inline uint32_t xive_tctx_word2(uint8_t *ring)
142 {
143 return *((uint32_t *) &ring[TM_WORD2]);
144 }
145
146 /*
147 * XIVE Thread Interrupt Management Area (TIMA)
148 */
149
150 static void xive_tm_set_hv_cppr(XivePresenter *xptr, XiveTCTX *tctx,
151 hwaddr offset, uint64_t value, unsigned size)
152 {
153 xive_tctx_set_cppr(tctx, TM_QW3_HV_PHYS, value & 0xff);
154 }
155
156 static uint64_t xive_tm_ack_hv_reg(XivePresenter *xptr, XiveTCTX *tctx,
157 hwaddr offset, unsigned size)
158 {
159 return xive_tctx_accept(tctx, TM_QW3_HV_PHYS);
160 }
161
162 static uint64_t xive_tm_pull_pool_ctx(XivePresenter *xptr, XiveTCTX *tctx,
163 hwaddr offset, unsigned size)
164 {
165 uint32_t qw2w2_prev = xive_tctx_word2(&tctx->regs[TM_QW2_HV_POOL]);
166 uint32_t qw2w2;
167
168 qw2w2 = xive_set_field32(TM_QW2W2_VP, qw2w2_prev, 0);
169 memcpy(&tctx->regs[TM_QW2_HV_POOL + TM_WORD2], &qw2w2, 4);
170 return qw2w2;
171 }
172
173 static void xive_tm_vt_push(XivePresenter *xptr, XiveTCTX *tctx, hwaddr offset,
174 uint64_t value, unsigned size)
175 {
176 tctx->regs[TM_QW3_HV_PHYS + TM_WORD2] = value & 0xff;
177 }
178
179 static uint64_t xive_tm_vt_poll(XivePresenter *xptr, XiveTCTX *tctx,
180 hwaddr offset, unsigned size)
181 {
182 return tctx->regs[TM_QW3_HV_PHYS + TM_WORD2] & 0xff;
183 }
184
185 /*
186 * Define an access map for each page of the TIMA that we will use in
187 * the memory region ops to filter values when doing loads and stores
188 * of raw registers values
189 *
190 * Registers accessibility bits :
191 *
192 * 0x0 - no access
193 * 0x1 - write only
194 * 0x2 - read only
195 * 0x3 - read/write
196 */
197
198 static const uint8_t xive_tm_hw_view[] = {
199 3, 0, 0, 0, 0, 0, 0, 0, 3, 3, 3, 3, 0, 0, 0, 0, /* QW-0 User */
200 3, 3, 3, 3, 3, 3, 0, 2, 3, 3, 3, 3, 0, 0, 0, 0, /* QW-1 OS */
201 0, 0, 3, 3, 0, 0, 0, 0, 3, 3, 3, 3, 0, 0, 0, 0, /* QW-2 POOL */
202 3, 3, 3, 3, 0, 3, 0, 2, 3, 0, 0, 3, 3, 3, 3, 0, /* QW-3 PHYS */
203 };
204
205 static const uint8_t xive_tm_hv_view[] = {
206 3, 0, 0, 0, 0, 0, 0, 0, 3, 3, 3, 3, 0, 0, 0, 0, /* QW-0 User */
207 3, 3, 3, 3, 3, 3, 0, 2, 3, 3, 3, 3, 0, 0, 0, 0, /* QW-1 OS */
208 0, 0, 3, 3, 0, 0, 0, 0, 0, 3, 3, 3, 0, 0, 0, 0, /* QW-2 POOL */
209 3, 3, 3, 3, 0, 3, 0, 2, 3, 0, 0, 3, 0, 0, 0, 0, /* QW-3 PHYS */
210 };
211
212 static const uint8_t xive_tm_os_view[] = {
213 3, 0, 0, 0, 0, 0, 0, 0, 3, 3, 3, 3, 0, 0, 0, 0, /* QW-0 User */
214 2, 3, 2, 2, 2, 2, 0, 2, 0, 0, 0, 0, 0, 0, 0, 0, /* QW-1 OS */
215 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, /* QW-2 POOL */
216 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, /* QW-3 PHYS */
217 };
218
219 static const uint8_t xive_tm_user_view[] = {
220 3, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, /* QW-0 User */
221 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, /* QW-1 OS */
222 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, /* QW-2 POOL */
223 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, /* QW-3 PHYS */
224 };
225
226 /*
227 * Overall TIMA access map for the thread interrupt management context
228 * registers
229 */
230 static const uint8_t *xive_tm_views[] = {
231 [XIVE_TM_HW_PAGE] = xive_tm_hw_view,
232 [XIVE_TM_HV_PAGE] = xive_tm_hv_view,
233 [XIVE_TM_OS_PAGE] = xive_tm_os_view,
234 [XIVE_TM_USER_PAGE] = xive_tm_user_view,
235 };
236
237 /*
238 * Computes a register access mask for a given offset in the TIMA
239 */
240 static uint64_t xive_tm_mask(hwaddr offset, unsigned size, bool write)
241 {
242 uint8_t page_offset = (offset >> TM_SHIFT) & 0x3;
243 uint8_t reg_offset = offset & 0x3F;
244 uint8_t reg_mask = write ? 0x1 : 0x2;
245 uint64_t mask = 0x0;
246 int i;
247
248 for (i = 0; i < size; i++) {
249 if (xive_tm_views[page_offset][reg_offset + i] & reg_mask) {
250 mask |= (uint64_t) 0xff << (8 * (size - i - 1));
251 }
252 }
253
254 return mask;
255 }
256
257 static void xive_tm_raw_write(XiveTCTX *tctx, hwaddr offset, uint64_t value,
258 unsigned size)
259 {
260 uint8_t ring_offset = offset & 0x30;
261 uint8_t reg_offset = offset & 0x3F;
262 uint64_t mask = xive_tm_mask(offset, size, true);
263 int i;
264
265 /*
266 * Only 4 or 8 bytes stores are allowed and the User ring is
267 * excluded
268 */
269 if (size < 4 || !mask || ring_offset == TM_QW0_USER) {
270 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid write access at TIMA @%"
271 HWADDR_PRIx"\n", offset);
272 return;
273 }
274
275 /*
276 * Use the register offset for the raw values and filter out
277 * reserved values
278 */
279 for (i = 0; i < size; i++) {
280 uint8_t byte_mask = (mask >> (8 * (size - i - 1)));
281 if (byte_mask) {
282 tctx->regs[reg_offset + i] = (value >> (8 * (size - i - 1))) &
283 byte_mask;
284 }
285 }
286 }
287
288 static uint64_t xive_tm_raw_read(XiveTCTX *tctx, hwaddr offset, unsigned size)
289 {
290 uint8_t ring_offset = offset & 0x30;
291 uint8_t reg_offset = offset & 0x3F;
292 uint64_t mask = xive_tm_mask(offset, size, false);
293 uint64_t ret;
294 int i;
295
296 /*
297 * Only 4 or 8 bytes loads are allowed and the User ring is
298 * excluded
299 */
300 if (size < 4 || !mask || ring_offset == TM_QW0_USER) {
301 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid read access at TIMA @%"
302 HWADDR_PRIx"\n", offset);
303 return -1;
304 }
305
306 /* Use the register offset for the raw values */
307 ret = 0;
308 for (i = 0; i < size; i++) {
309 ret |= (uint64_t) tctx->regs[reg_offset + i] << (8 * (size - i - 1));
310 }
311
312 /* filter out reserved values */
313 return ret & mask;
314 }
315
316 /*
317 * The TM context is mapped twice within each page. Stores and loads
318 * to the first mapping below 2K write and read the specified values
319 * without modification. The second mapping above 2K performs specific
320 * state changes (side effects) in addition to setting/returning the
321 * interrupt management area context of the processor thread.
322 */
323 static uint64_t xive_tm_ack_os_reg(XivePresenter *xptr, XiveTCTX *tctx,
324 hwaddr offset, unsigned size)
325 {
326 return xive_tctx_accept(tctx, TM_QW1_OS);
327 }
328
329 static void xive_tm_set_os_cppr(XivePresenter *xptr, XiveTCTX *tctx,
330 hwaddr offset, uint64_t value, unsigned size)
331 {
332 xive_tctx_set_cppr(tctx, TM_QW1_OS, value & 0xff);
333 }
334
335 /*
336 * Adjust the IPB to allow a CPU to process event queues of other
337 * priorities during one physical interrupt cycle.
338 */
339 static void xive_tm_set_os_pending(XivePresenter *xptr, XiveTCTX *tctx,
340 hwaddr offset, uint64_t value, unsigned size)
341 {
342 xive_tctx_ipb_update(tctx, TM_QW1_OS, priority_to_ipb(value & 0xff));
343 }
344
345 static void xive_os_cam_decode(uint32_t cam, uint8_t *nvt_blk,
346 uint32_t *nvt_idx, bool *vo)
347 {
348 if (nvt_blk) {
349 *nvt_blk = xive_nvt_blk(cam);
350 }
351 if (nvt_idx) {
352 *nvt_idx = xive_nvt_idx(cam);
353 }
354 if (vo) {
355 *vo = !!(cam & TM_QW1W2_VO);
356 }
357 }
358
359 static uint32_t xive_tctx_get_os_cam(XiveTCTX *tctx, uint8_t *nvt_blk,
360 uint32_t *nvt_idx, bool *vo)
361 {
362 uint32_t qw1w2 = xive_tctx_word2(&tctx->regs[TM_QW1_OS]);
363 uint32_t cam = be32_to_cpu(qw1w2);
364
365 xive_os_cam_decode(cam, nvt_blk, nvt_idx, vo);
366 return qw1w2;
367 }
368
369 static void xive_tctx_set_os_cam(XiveTCTX *tctx, uint32_t qw1w2)
370 {
371 memcpy(&tctx->regs[TM_QW1_OS + TM_WORD2], &qw1w2, 4);
372 }
373
374 static uint64_t xive_tm_pull_os_ctx(XivePresenter *xptr, XiveTCTX *tctx,
375 hwaddr offset, unsigned size)
376 {
377 uint32_t qw1w2;
378 uint32_t qw1w2_new;
379 uint8_t nvt_blk;
380 uint32_t nvt_idx;
381 bool vo;
382
383 qw1w2 = xive_tctx_get_os_cam(tctx, &nvt_blk, &nvt_idx, &vo);
384
385 if (!vo) {
386 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: pulling invalid NVT %x/%x !?\n",
387 nvt_blk, nvt_idx);
388 }
389
390 /* Invalidate CAM line */
391 qw1w2_new = xive_set_field32(TM_QW1W2_VO, qw1w2, 0);
392 xive_tctx_set_os_cam(tctx, qw1w2_new);
393 return qw1w2;
394 }
395
396 static void xive_tctx_need_resend(XiveRouter *xrtr, XiveTCTX *tctx,
397 uint8_t nvt_blk, uint32_t nvt_idx)
398 {
399 XiveNVT nvt;
400 uint8_t ipb;
401
402 /*
403 * Grab the associated NVT to pull the pending bits, and merge
404 * them with the IPB of the thread interrupt context registers
405 */
406 if (xive_router_get_nvt(xrtr, nvt_blk, nvt_idx, &nvt)) {
407 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid NVT %x/%x\n",
408 nvt_blk, nvt_idx);
409 return;
410 }
411
412 ipb = xive_get_field32(NVT_W4_IPB, nvt.w4);
413
414 if (ipb) {
415 /* Reset the NVT value */
416 nvt.w4 = xive_set_field32(NVT_W4_IPB, nvt.w4, 0);
417 xive_router_write_nvt(xrtr, nvt_blk, nvt_idx, &nvt, 4);
418
419 /* Merge in current context */
420 xive_tctx_ipb_update(tctx, TM_QW1_OS, ipb);
421 }
422 }
423
424 /*
425 * Updating the OS CAM line can trigger a resend of interrupt
426 */
427 static void xive_tm_push_os_ctx(XivePresenter *xptr, XiveTCTX *tctx,
428 hwaddr offset, uint64_t value, unsigned size)
429 {
430 uint32_t cam = value;
431 uint32_t qw1w2 = cpu_to_be32(cam);
432 uint8_t nvt_blk;
433 uint32_t nvt_idx;
434 bool vo;
435
436 xive_os_cam_decode(cam, &nvt_blk, &nvt_idx, &vo);
437
438 /* First update the registers */
439 xive_tctx_set_os_cam(tctx, qw1w2);
440
441 /* Check the interrupt pending bits */
442 if (vo) {
443 xive_tctx_need_resend(XIVE_ROUTER(xptr), tctx, nvt_blk, nvt_idx);
444 }
445 }
446
447 /*
448 * Define a mapping of "special" operations depending on the TIMA page
449 * offset and the size of the operation.
450 */
451 typedef struct XiveTmOp {
452 uint8_t page_offset;
453 uint32_t op_offset;
454 unsigned size;
455 void (*write_handler)(XivePresenter *xptr, XiveTCTX *tctx,
456 hwaddr offset,
457 uint64_t value, unsigned size);
458 uint64_t (*read_handler)(XivePresenter *xptr, XiveTCTX *tctx, hwaddr offset,
459 unsigned size);
460 } XiveTmOp;
461
462 static const XiveTmOp xive_tm_operations[] = {
463 /*
464 * MMIOs below 2K : raw values and special operations without side
465 * effects
466 */
467 { XIVE_TM_OS_PAGE, TM_QW1_OS + TM_CPPR, 1, xive_tm_set_os_cppr, NULL },
468 { XIVE_TM_HV_PAGE, TM_QW1_OS + TM_WORD2, 4, xive_tm_push_os_ctx, NULL },
469 { XIVE_TM_HV_PAGE, TM_QW3_HV_PHYS + TM_CPPR, 1, xive_tm_set_hv_cppr, NULL },
470 { XIVE_TM_HV_PAGE, TM_QW3_HV_PHYS + TM_WORD2, 1, xive_tm_vt_push, NULL },
471 { XIVE_TM_HV_PAGE, TM_QW3_HV_PHYS + TM_WORD2, 1, NULL, xive_tm_vt_poll },
472
473 /* MMIOs above 2K : special operations with side effects */
474 { XIVE_TM_OS_PAGE, TM_SPC_ACK_OS_REG, 2, NULL, xive_tm_ack_os_reg },
475 { XIVE_TM_OS_PAGE, TM_SPC_SET_OS_PENDING, 1, xive_tm_set_os_pending, NULL },
476 { XIVE_TM_HV_PAGE, TM_SPC_PULL_OS_CTX, 4, NULL, xive_tm_pull_os_ctx },
477 { XIVE_TM_HV_PAGE, TM_SPC_PULL_OS_CTX, 8, NULL, xive_tm_pull_os_ctx },
478 { XIVE_TM_HV_PAGE, TM_SPC_ACK_HV_REG, 2, NULL, xive_tm_ack_hv_reg },
479 { XIVE_TM_HV_PAGE, TM_SPC_PULL_POOL_CTX, 4, NULL, xive_tm_pull_pool_ctx },
480 { XIVE_TM_HV_PAGE, TM_SPC_PULL_POOL_CTX, 8, NULL, xive_tm_pull_pool_ctx },
481 };
482
483 static const XiveTmOp *xive_tm_find_op(hwaddr offset, unsigned size, bool write)
484 {
485 uint8_t page_offset = (offset >> TM_SHIFT) & 0x3;
486 uint32_t op_offset = offset & 0xFFF;
487 int i;
488
489 for (i = 0; i < ARRAY_SIZE(xive_tm_operations); i++) {
490 const XiveTmOp *xto = &xive_tm_operations[i];
491
492 /* Accesses done from a more privileged TIMA page is allowed */
493 if (xto->page_offset >= page_offset &&
494 xto->op_offset == op_offset &&
495 xto->size == size &&
496 ((write && xto->write_handler) || (!write && xto->read_handler))) {
497 return xto;
498 }
499 }
500 return NULL;
501 }
502
503 /*
504 * TIMA MMIO handlers
505 */
506 void xive_tctx_tm_write(XivePresenter *xptr, XiveTCTX *tctx, hwaddr offset,
507 uint64_t value, unsigned size)
508 {
509 const XiveTmOp *xto;
510
511 /*
512 * TODO: check V bit in Q[0-3]W2
513 */
514
515 /*
516 * First, check for special operations in the 2K region
517 */
518 if (offset & 0x800) {
519 xto = xive_tm_find_op(offset, size, true);
520 if (!xto) {
521 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid write access at TIMA "
522 "@%"HWADDR_PRIx"\n", offset);
523 } else {
524 xto->write_handler(xptr, tctx, offset, value, size);
525 }
526 return;
527 }
528
529 /*
530 * Then, for special operations in the region below 2K.
531 */
532 xto = xive_tm_find_op(offset, size, true);
533 if (xto) {
534 xto->write_handler(xptr, tctx, offset, value, size);
535 return;
536 }
537
538 /*
539 * Finish with raw access to the register values
540 */
541 xive_tm_raw_write(tctx, offset, value, size);
542 }
543
544 uint64_t xive_tctx_tm_read(XivePresenter *xptr, XiveTCTX *tctx, hwaddr offset,
545 unsigned size)
546 {
547 const XiveTmOp *xto;
548
549 /*
550 * TODO: check V bit in Q[0-3]W2
551 */
552
553 /*
554 * First, check for special operations in the 2K region
555 */
556 if (offset & 0x800) {
557 xto = xive_tm_find_op(offset, size, false);
558 if (!xto) {
559 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid read access to TIMA"
560 "@%"HWADDR_PRIx"\n", offset);
561 return -1;
562 }
563 return xto->read_handler(xptr, tctx, offset, size);
564 }
565
566 /*
567 * Then, for special operations in the region below 2K.
568 */
569 xto = xive_tm_find_op(offset, size, false);
570 if (xto) {
571 return xto->read_handler(xptr, tctx, offset, size);
572 }
573
574 /*
575 * Finish with raw access to the register values
576 */
577 return xive_tm_raw_read(tctx, offset, size);
578 }
579
580 static char *xive_tctx_ring_print(uint8_t *ring)
581 {
582 uint32_t w2 = xive_tctx_word2(ring);
583
584 return g_strdup_printf("%02x %02x %02x %02x %02x "
585 "%02x %02x %02x %08x",
586 ring[TM_NSR], ring[TM_CPPR], ring[TM_IPB], ring[TM_LSMFB],
587 ring[TM_ACK_CNT], ring[TM_INC], ring[TM_AGE], ring[TM_PIPR],
588 be32_to_cpu(w2));
589 }
590
591 static const char * const xive_tctx_ring_names[] = {
592 "USER", "OS", "POOL", "PHYS",
593 };
594
595 void xive_tctx_pic_print_info(XiveTCTX *tctx, Monitor *mon)
596 {
597 int cpu_index;
598 int i;
599
600 /* Skip partially initialized vCPUs. This can happen on sPAPR when vCPUs
601 * are hot plugged or unplugged.
602 */
603 if (!tctx) {
604 return;
605 }
606
607 cpu_index = tctx->cs ? tctx->cs->cpu_index : -1;
608
609 if (kvm_irqchip_in_kernel()) {
610 Error *local_err = NULL;
611
612 kvmppc_xive_cpu_synchronize_state(tctx, &local_err);
613 if (local_err) {
614 error_report_err(local_err);
615 return;
616 }
617 }
618
619 monitor_printf(mon, "CPU[%04x]: QW NSR CPPR IPB LSMFB ACK# INC AGE PIPR"
620 " W2\n", cpu_index);
621
622 for (i = 0; i < XIVE_TM_RING_COUNT; i++) {
623 char *s = xive_tctx_ring_print(&tctx->regs[i * XIVE_TM_RING_SIZE]);
624 monitor_printf(mon, "CPU[%04x]: %4s %s\n", cpu_index,
625 xive_tctx_ring_names[i], s);
626 g_free(s);
627 }
628 }
629
630 void xive_tctx_reset(XiveTCTX *tctx)
631 {
632 memset(tctx->regs, 0, sizeof(tctx->regs));
633
634 /* Set some defaults */
635 tctx->regs[TM_QW1_OS + TM_LSMFB] = 0xFF;
636 tctx->regs[TM_QW1_OS + TM_ACK_CNT] = 0xFF;
637 tctx->regs[TM_QW1_OS + TM_AGE] = 0xFF;
638
639 /*
640 * Initialize PIPR to 0xFF to avoid phantom interrupts when the
641 * CPPR is first set.
642 */
643 tctx->regs[TM_QW1_OS + TM_PIPR] =
644 ipb_to_pipr(tctx->regs[TM_QW1_OS + TM_IPB]);
645 tctx->regs[TM_QW3_HV_PHYS + TM_PIPR] =
646 ipb_to_pipr(tctx->regs[TM_QW3_HV_PHYS + TM_IPB]);
647 }
648
649 static void xive_tctx_realize(DeviceState *dev, Error **errp)
650 {
651 XiveTCTX *tctx = XIVE_TCTX(dev);
652 PowerPCCPU *cpu;
653 CPUPPCState *env;
654 Error *local_err = NULL;
655
656 assert(tctx->cs);
657 assert(tctx->xptr);
658
659 cpu = POWERPC_CPU(tctx->cs);
660 env = &cpu->env;
661 switch (PPC_INPUT(env)) {
662 case PPC_FLAGS_INPUT_POWER9:
663 tctx->hv_output = env->irq_inputs[POWER9_INPUT_HINT];
664 tctx->os_output = env->irq_inputs[POWER9_INPUT_INT];
665 break;
666
667 default:
668 error_setg(errp, "XIVE interrupt controller does not support "
669 "this CPU bus model");
670 return;
671 }
672
673 /* Connect the presenter to the VCPU (required for CPU hotplug) */
674 if (kvm_irqchip_in_kernel()) {
675 kvmppc_xive_cpu_connect(tctx, &local_err);
676 if (local_err) {
677 error_propagate(errp, local_err);
678 return;
679 }
680 }
681 }
682
683 static int vmstate_xive_tctx_pre_save(void *opaque)
684 {
685 Error *local_err = NULL;
686
687 if (kvm_irqchip_in_kernel()) {
688 kvmppc_xive_cpu_get_state(XIVE_TCTX(opaque), &local_err);
689 if (local_err) {
690 error_report_err(local_err);
691 return -1;
692 }
693 }
694
695 return 0;
696 }
697
698 static int vmstate_xive_tctx_post_load(void *opaque, int version_id)
699 {
700 Error *local_err = NULL;
701
702 if (kvm_irqchip_in_kernel()) {
703 /*
704 * Required for hotplugged CPU, for which the state comes
705 * after all states of the machine.
706 */
707 kvmppc_xive_cpu_set_state(XIVE_TCTX(opaque), &local_err);
708 if (local_err) {
709 error_report_err(local_err);
710 return -1;
711 }
712 }
713
714 return 0;
715 }
716
717 static const VMStateDescription vmstate_xive_tctx = {
718 .name = TYPE_XIVE_TCTX,
719 .version_id = 1,
720 .minimum_version_id = 1,
721 .pre_save = vmstate_xive_tctx_pre_save,
722 .post_load = vmstate_xive_tctx_post_load,
723 .fields = (VMStateField[]) {
724 VMSTATE_BUFFER(regs, XiveTCTX),
725 VMSTATE_END_OF_LIST()
726 },
727 };
728
729 static Property xive_tctx_properties[] = {
730 DEFINE_PROP_LINK("cpu", XiveTCTX, cs, TYPE_CPU, CPUState *),
731 DEFINE_PROP_LINK("presenter", XiveTCTX, xptr, TYPE_XIVE_PRESENTER,
732 XivePresenter *),
733 DEFINE_PROP_END_OF_LIST(),
734 };
735
736 static void xive_tctx_class_init(ObjectClass *klass, void *data)
737 {
738 DeviceClass *dc = DEVICE_CLASS(klass);
739
740 dc->desc = "XIVE Interrupt Thread Context";
741 dc->realize = xive_tctx_realize;
742 dc->vmsd = &vmstate_xive_tctx;
743 device_class_set_props(dc, xive_tctx_properties);
744 /*
745 * Reason: part of XIVE interrupt controller, needs to be wired up
746 * by xive_tctx_create().
747 */
748 dc->user_creatable = false;
749 }
750
751 static const TypeInfo xive_tctx_info = {
752 .name = TYPE_XIVE_TCTX,
753 .parent = TYPE_DEVICE,
754 .instance_size = sizeof(XiveTCTX),
755 .class_init = xive_tctx_class_init,
756 };
757
758 Object *xive_tctx_create(Object *cpu, XivePresenter *xptr, Error **errp)
759 {
760 Error *local_err = NULL;
761 Object *obj;
762
763 obj = object_new(TYPE_XIVE_TCTX);
764 object_property_add_child(cpu, TYPE_XIVE_TCTX, obj);
765 object_unref(obj);
766 object_property_set_link(obj, "cpu", cpu, &error_abort);
767 object_property_set_link(obj, "presenter", OBJECT(xptr), &error_abort);
768 if (!qdev_realize(DEVICE(obj), NULL, &local_err)) {
769 goto error;
770 }
771
772 return obj;
773
774 error:
775 object_unparent(obj);
776 error_propagate(errp, local_err);
777 return NULL;
778 }
779
780 void xive_tctx_destroy(XiveTCTX *tctx)
781 {
782 Object *obj = OBJECT(tctx);
783
784 object_unparent(obj);
785 }
786
787 /*
788 * XIVE ESB helpers
789 */
790
791 static uint8_t xive_esb_set(uint8_t *pq, uint8_t value)
792 {
793 uint8_t old_pq = *pq & 0x3;
794
795 *pq &= ~0x3;
796 *pq |= value & 0x3;
797
798 return old_pq;
799 }
800
801 static bool xive_esb_trigger(uint8_t *pq)
802 {
803 uint8_t old_pq = *pq & 0x3;
804
805 switch (old_pq) {
806 case XIVE_ESB_RESET:
807 xive_esb_set(pq, XIVE_ESB_PENDING);
808 return true;
809 case XIVE_ESB_PENDING:
810 case XIVE_ESB_QUEUED:
811 xive_esb_set(pq, XIVE_ESB_QUEUED);
812 return false;
813 case XIVE_ESB_OFF:
814 xive_esb_set(pq, XIVE_ESB_OFF);
815 return false;
816 default:
817 g_assert_not_reached();
818 }
819 }
820
821 static bool xive_esb_eoi(uint8_t *pq)
822 {
823 uint8_t old_pq = *pq & 0x3;
824
825 switch (old_pq) {
826 case XIVE_ESB_RESET:
827 case XIVE_ESB_PENDING:
828 xive_esb_set(pq, XIVE_ESB_RESET);
829 return false;
830 case XIVE_ESB_QUEUED:
831 xive_esb_set(pq, XIVE_ESB_PENDING);
832 return true;
833 case XIVE_ESB_OFF:
834 xive_esb_set(pq, XIVE_ESB_OFF);
835 return false;
836 default:
837 g_assert_not_reached();
838 }
839 }
840
841 /*
842 * XIVE Interrupt Source (or IVSE)
843 */
844
845 uint8_t xive_source_esb_get(XiveSource *xsrc, uint32_t srcno)
846 {
847 assert(srcno < xsrc->nr_irqs);
848
849 return xsrc->status[srcno] & 0x3;
850 }
851
852 uint8_t xive_source_esb_set(XiveSource *xsrc, uint32_t srcno, uint8_t pq)
853 {
854 assert(srcno < xsrc->nr_irqs);
855
856 return xive_esb_set(&xsrc->status[srcno], pq);
857 }
858
859 /*
860 * Returns whether the event notification should be forwarded.
861 */
862 static bool xive_source_lsi_trigger(XiveSource *xsrc, uint32_t srcno)
863 {
864 uint8_t old_pq = xive_source_esb_get(xsrc, srcno);
865
866 xsrc->status[srcno] |= XIVE_STATUS_ASSERTED;
867
868 switch (old_pq) {
869 case XIVE_ESB_RESET:
870 xive_source_esb_set(xsrc, srcno, XIVE_ESB_PENDING);
871 return true;
872 default:
873 return false;
874 }
875 }
876
877 /*
878 * Returns whether the event notification should be forwarded.
879 */
880 static bool xive_source_esb_trigger(XiveSource *xsrc, uint32_t srcno)
881 {
882 bool ret;
883
884 assert(srcno < xsrc->nr_irqs);
885
886 ret = xive_esb_trigger(&xsrc->status[srcno]);
887
888 if (xive_source_irq_is_lsi(xsrc, srcno) &&
889 xive_source_esb_get(xsrc, srcno) == XIVE_ESB_QUEUED) {
890 qemu_log_mask(LOG_GUEST_ERROR,
891 "XIVE: queued an event on LSI IRQ %d\n", srcno);
892 }
893
894 return ret;
895 }
896
897 /*
898 * Returns whether the event notification should be forwarded.
899 */
900 static bool xive_source_esb_eoi(XiveSource *xsrc, uint32_t srcno)
901 {
902 bool ret;
903
904 assert(srcno < xsrc->nr_irqs);
905
906 ret = xive_esb_eoi(&xsrc->status[srcno]);
907
908 /*
909 * LSI sources do not set the Q bit but they can still be
910 * asserted, in which case we should forward a new event
911 * notification
912 */
913 if (xive_source_irq_is_lsi(xsrc, srcno) &&
914 xsrc->status[srcno] & XIVE_STATUS_ASSERTED) {
915 ret = xive_source_lsi_trigger(xsrc, srcno);
916 }
917
918 return ret;
919 }
920
921 /*
922 * Forward the source event notification to the Router
923 */
924 static void xive_source_notify(XiveSource *xsrc, int srcno)
925 {
926 XiveNotifierClass *xnc = XIVE_NOTIFIER_GET_CLASS(xsrc->xive);
927
928 if (xnc->notify) {
929 xnc->notify(xsrc->xive, srcno);
930 }
931 }
932
933 /*
934 * In a two pages ESB MMIO setting, even page is the trigger page, odd
935 * page is for management
936 */
937 static inline bool addr_is_even(hwaddr addr, uint32_t shift)
938 {
939 return !((addr >> shift) & 1);
940 }
941
942 static inline bool xive_source_is_trigger_page(XiveSource *xsrc, hwaddr addr)
943 {
944 return xive_source_esb_has_2page(xsrc) &&
945 addr_is_even(addr, xsrc->esb_shift - 1);
946 }
947
948 /*
949 * ESB MMIO loads
950 * Trigger page Management/EOI page
951 *
952 * ESB MMIO setting 2 pages 1 or 2 pages
953 *
954 * 0x000 .. 0x3FF -1 EOI and return 0|1
955 * 0x400 .. 0x7FF -1 EOI and return 0|1
956 * 0x800 .. 0xBFF -1 return PQ
957 * 0xC00 .. 0xCFF -1 return PQ and atomically PQ=00
958 * 0xD00 .. 0xDFF -1 return PQ and atomically PQ=01
959 * 0xE00 .. 0xDFF -1 return PQ and atomically PQ=10
960 * 0xF00 .. 0xDFF -1 return PQ and atomically PQ=11
961 */
962 static uint64_t xive_source_esb_read(void *opaque, hwaddr addr, unsigned size)
963 {
964 XiveSource *xsrc = XIVE_SOURCE(opaque);
965 uint32_t offset = addr & 0xFFF;
966 uint32_t srcno = addr >> xsrc->esb_shift;
967 uint64_t ret = -1;
968
969 /* In a two pages ESB MMIO setting, trigger page should not be read */
970 if (xive_source_is_trigger_page(xsrc, addr)) {
971 qemu_log_mask(LOG_GUEST_ERROR,
972 "XIVE: invalid load on IRQ %d trigger page at "
973 "0x%"HWADDR_PRIx"\n", srcno, addr);
974 return -1;
975 }
976
977 switch (offset) {
978 case XIVE_ESB_LOAD_EOI ... XIVE_ESB_LOAD_EOI + 0x7FF:
979 ret = xive_source_esb_eoi(xsrc, srcno);
980
981 /* Forward the source event notification for routing */
982 if (ret) {
983 xive_source_notify(xsrc, srcno);
984 }
985 break;
986
987 case XIVE_ESB_GET ... XIVE_ESB_GET + 0x3FF:
988 ret = xive_source_esb_get(xsrc, srcno);
989 break;
990
991 case XIVE_ESB_SET_PQ_00 ... XIVE_ESB_SET_PQ_00 + 0x0FF:
992 case XIVE_ESB_SET_PQ_01 ... XIVE_ESB_SET_PQ_01 + 0x0FF:
993 case XIVE_ESB_SET_PQ_10 ... XIVE_ESB_SET_PQ_10 + 0x0FF:
994 case XIVE_ESB_SET_PQ_11 ... XIVE_ESB_SET_PQ_11 + 0x0FF:
995 ret = xive_source_esb_set(xsrc, srcno, (offset >> 8) & 0x3);
996 break;
997 default:
998 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid ESB load addr %x\n",
999 offset);
1000 }
1001
1002 return ret;
1003 }
1004
1005 /*
1006 * ESB MMIO stores
1007 * Trigger page Management/EOI page
1008 *
1009 * ESB MMIO setting 2 pages 1 or 2 pages
1010 *
1011 * 0x000 .. 0x3FF Trigger Trigger
1012 * 0x400 .. 0x7FF Trigger EOI
1013 * 0x800 .. 0xBFF Trigger undefined
1014 * 0xC00 .. 0xCFF Trigger PQ=00
1015 * 0xD00 .. 0xDFF Trigger PQ=01
1016 * 0xE00 .. 0xDFF Trigger PQ=10
1017 * 0xF00 .. 0xDFF Trigger PQ=11
1018 */
1019 static void xive_source_esb_write(void *opaque, hwaddr addr,
1020 uint64_t value, unsigned size)
1021 {
1022 XiveSource *xsrc = XIVE_SOURCE(opaque);
1023 uint32_t offset = addr & 0xFFF;
1024 uint32_t srcno = addr >> xsrc->esb_shift;
1025 bool notify = false;
1026
1027 /* In a two pages ESB MMIO setting, trigger page only triggers */
1028 if (xive_source_is_trigger_page(xsrc, addr)) {
1029 notify = xive_source_esb_trigger(xsrc, srcno);
1030 goto out;
1031 }
1032
1033 switch (offset) {
1034 case 0 ... 0x3FF:
1035 notify = xive_source_esb_trigger(xsrc, srcno);
1036 break;
1037
1038 case XIVE_ESB_STORE_EOI ... XIVE_ESB_STORE_EOI + 0x3FF:
1039 if (!(xsrc->esb_flags & XIVE_SRC_STORE_EOI)) {
1040 qemu_log_mask(LOG_GUEST_ERROR,
1041 "XIVE: invalid Store EOI for IRQ %d\n", srcno);
1042 return;
1043 }
1044
1045 notify = xive_source_esb_eoi(xsrc, srcno);
1046 break;
1047
1048 case XIVE_ESB_SET_PQ_00 ... XIVE_ESB_SET_PQ_00 + 0x0FF:
1049 case XIVE_ESB_SET_PQ_01 ... XIVE_ESB_SET_PQ_01 + 0x0FF:
1050 case XIVE_ESB_SET_PQ_10 ... XIVE_ESB_SET_PQ_10 + 0x0FF:
1051 case XIVE_ESB_SET_PQ_11 ... XIVE_ESB_SET_PQ_11 + 0x0FF:
1052 xive_source_esb_set(xsrc, srcno, (offset >> 8) & 0x3);
1053 break;
1054
1055 default:
1056 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid ESB write addr %x\n",
1057 offset);
1058 return;
1059 }
1060
1061 out:
1062 /* Forward the source event notification for routing */
1063 if (notify) {
1064 xive_source_notify(xsrc, srcno);
1065 }
1066 }
1067
1068 static const MemoryRegionOps xive_source_esb_ops = {
1069 .read = xive_source_esb_read,
1070 .write = xive_source_esb_write,
1071 .endianness = DEVICE_BIG_ENDIAN,
1072 .valid = {
1073 .min_access_size = 8,
1074 .max_access_size = 8,
1075 },
1076 .impl = {
1077 .min_access_size = 8,
1078 .max_access_size = 8,
1079 },
1080 };
1081
1082 void xive_source_set_irq(void *opaque, int srcno, int val)
1083 {
1084 XiveSource *xsrc = XIVE_SOURCE(opaque);
1085 bool notify = false;
1086
1087 if (xive_source_irq_is_lsi(xsrc, srcno)) {
1088 if (val) {
1089 notify = xive_source_lsi_trigger(xsrc, srcno);
1090 } else {
1091 xsrc->status[srcno] &= ~XIVE_STATUS_ASSERTED;
1092 }
1093 } else {
1094 if (val) {
1095 notify = xive_source_esb_trigger(xsrc, srcno);
1096 }
1097 }
1098
1099 /* Forward the source event notification for routing */
1100 if (notify) {
1101 xive_source_notify(xsrc, srcno);
1102 }
1103 }
1104
1105 void xive_source_pic_print_info(XiveSource *xsrc, uint32_t offset, Monitor *mon)
1106 {
1107 int i;
1108
1109 for (i = 0; i < xsrc->nr_irqs; i++) {
1110 uint8_t pq = xive_source_esb_get(xsrc, i);
1111
1112 if (pq == XIVE_ESB_OFF) {
1113 continue;
1114 }
1115
1116 monitor_printf(mon, " %08x %s %c%c%c\n", i + offset,
1117 xive_source_irq_is_lsi(xsrc, i) ? "LSI" : "MSI",
1118 pq & XIVE_ESB_VAL_P ? 'P' : '-',
1119 pq & XIVE_ESB_VAL_Q ? 'Q' : '-',
1120 xsrc->status[i] & XIVE_STATUS_ASSERTED ? 'A' : ' ');
1121 }
1122 }
1123
1124 static void xive_source_reset(void *dev)
1125 {
1126 XiveSource *xsrc = XIVE_SOURCE(dev);
1127
1128 /* Do not clear the LSI bitmap */
1129
1130 /* PQs are initialized to 0b01 (Q=1) which corresponds to "ints off" */
1131 memset(xsrc->status, XIVE_ESB_OFF, xsrc->nr_irqs);
1132 }
1133
1134 static void xive_source_realize(DeviceState *dev, Error **errp)
1135 {
1136 XiveSource *xsrc = XIVE_SOURCE(dev);
1137
1138 assert(xsrc->xive);
1139
1140 if (!xsrc->nr_irqs) {
1141 error_setg(errp, "Number of interrupt needs to be greater than 0");
1142 return;
1143 }
1144
1145 if (xsrc->esb_shift != XIVE_ESB_4K &&
1146 xsrc->esb_shift != XIVE_ESB_4K_2PAGE &&
1147 xsrc->esb_shift != XIVE_ESB_64K &&
1148 xsrc->esb_shift != XIVE_ESB_64K_2PAGE) {
1149 error_setg(errp, "Invalid ESB shift setting");
1150 return;
1151 }
1152
1153 xsrc->status = g_malloc0(xsrc->nr_irqs);
1154 xsrc->lsi_map = bitmap_new(xsrc->nr_irqs);
1155
1156 if (!kvm_irqchip_in_kernel()) {
1157 memory_region_init_io(&xsrc->esb_mmio, OBJECT(xsrc),
1158 &xive_source_esb_ops, xsrc, "xive.esb",
1159 (1ull << xsrc->esb_shift) * xsrc->nr_irqs);
1160 }
1161
1162 qemu_register_reset(xive_source_reset, dev);
1163 }
1164
1165 static const VMStateDescription vmstate_xive_source = {
1166 .name = TYPE_XIVE_SOURCE,
1167 .version_id = 1,
1168 .minimum_version_id = 1,
1169 .fields = (VMStateField[]) {
1170 VMSTATE_UINT32_EQUAL(nr_irqs, XiveSource, NULL),
1171 VMSTATE_VBUFFER_UINT32(status, XiveSource, 1, NULL, nr_irqs),
1172 VMSTATE_END_OF_LIST()
1173 },
1174 };
1175
1176 /*
1177 * The default XIVE interrupt source setting for the ESB MMIOs is two
1178 * 64k pages without Store EOI, to be in sync with KVM.
1179 */
1180 static Property xive_source_properties[] = {
1181 DEFINE_PROP_UINT64("flags", XiveSource, esb_flags, 0),
1182 DEFINE_PROP_UINT32("nr-irqs", XiveSource, nr_irqs, 0),
1183 DEFINE_PROP_UINT32("shift", XiveSource, esb_shift, XIVE_ESB_64K_2PAGE),
1184 DEFINE_PROP_LINK("xive", XiveSource, xive, TYPE_XIVE_NOTIFIER,
1185 XiveNotifier *),
1186 DEFINE_PROP_END_OF_LIST(),
1187 };
1188
1189 static void xive_source_class_init(ObjectClass *klass, void *data)
1190 {
1191 DeviceClass *dc = DEVICE_CLASS(klass);
1192
1193 dc->desc = "XIVE Interrupt Source";
1194 device_class_set_props(dc, xive_source_properties);
1195 dc->realize = xive_source_realize;
1196 dc->vmsd = &vmstate_xive_source;
1197 /*
1198 * Reason: part of XIVE interrupt controller, needs to be wired up,
1199 * e.g. by spapr_xive_instance_init().
1200 */
1201 dc->user_creatable = false;
1202 }
1203
1204 static const TypeInfo xive_source_info = {
1205 .name = TYPE_XIVE_SOURCE,
1206 .parent = TYPE_DEVICE,
1207 .instance_size = sizeof(XiveSource),
1208 .class_init = xive_source_class_init,
1209 };
1210
1211 /*
1212 * XiveEND helpers
1213 */
1214
1215 void xive_end_queue_pic_print_info(XiveEND *end, uint32_t width, Monitor *mon)
1216 {
1217 uint64_t qaddr_base = xive_end_qaddr(end);
1218 uint32_t qsize = xive_get_field32(END_W0_QSIZE, end->w0);
1219 uint32_t qindex = xive_get_field32(END_W1_PAGE_OFF, end->w1);
1220 uint32_t qentries = 1 << (qsize + 10);
1221 int i;
1222
1223 /*
1224 * print out the [ (qindex - (width - 1)) .. (qindex + 1)] window
1225 */
1226 monitor_printf(mon, " [ ");
1227 qindex = (qindex - (width - 1)) & (qentries - 1);
1228 for (i = 0; i < width; i++) {
1229 uint64_t qaddr = qaddr_base + (qindex << 2);
1230 uint32_t qdata = -1;
1231
1232 if (dma_memory_read(&address_space_memory, qaddr, &qdata,
1233 sizeof(qdata))) {
1234 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: failed to read EQ @0x%"
1235 HWADDR_PRIx "\n", qaddr);
1236 return;
1237 }
1238 monitor_printf(mon, "%s%08x ", i == width - 1 ? "^" : "",
1239 be32_to_cpu(qdata));
1240 qindex = (qindex + 1) & (qentries - 1);
1241 }
1242 monitor_printf(mon, "]");
1243 }
1244
1245 void xive_end_pic_print_info(XiveEND *end, uint32_t end_idx, Monitor *mon)
1246 {
1247 uint64_t qaddr_base = xive_end_qaddr(end);
1248 uint32_t qindex = xive_get_field32(END_W1_PAGE_OFF, end->w1);
1249 uint32_t qgen = xive_get_field32(END_W1_GENERATION, end->w1);
1250 uint32_t qsize = xive_get_field32(END_W0_QSIZE, end->w0);
1251 uint32_t qentries = 1 << (qsize + 10);
1252
1253 uint32_t nvt_blk = xive_get_field32(END_W6_NVT_BLOCK, end->w6);
1254 uint32_t nvt_idx = xive_get_field32(END_W6_NVT_INDEX, end->w6);
1255 uint8_t priority = xive_get_field32(END_W7_F0_PRIORITY, end->w7);
1256 uint8_t pq;
1257
1258 if (!xive_end_is_valid(end)) {
1259 return;
1260 }
1261
1262 pq = xive_get_field32(END_W1_ESn, end->w1);
1263
1264 monitor_printf(mon, " %08x %c%c %c%c%c%c%c%c%c prio:%d nvt:%02x/%04x",
1265 end_idx,
1266 pq & XIVE_ESB_VAL_P ? 'P' : '-',
1267 pq & XIVE_ESB_VAL_Q ? 'Q' : '-',
1268 xive_end_is_valid(end) ? 'v' : '-',
1269 xive_end_is_enqueue(end) ? 'q' : '-',
1270 xive_end_is_notify(end) ? 'n' : '-',
1271 xive_end_is_backlog(end) ? 'b' : '-',
1272 xive_end_is_escalate(end) ? 'e' : '-',
1273 xive_end_is_uncond_escalation(end) ? 'u' : '-',
1274 xive_end_is_silent_escalation(end) ? 's' : '-',
1275 priority, nvt_blk, nvt_idx);
1276
1277 if (qaddr_base) {
1278 monitor_printf(mon, " eq:@%08"PRIx64"% 6d/%5d ^%d",
1279 qaddr_base, qindex, qentries, qgen);
1280 xive_end_queue_pic_print_info(end, 6, mon);
1281 }
1282 monitor_printf(mon, "\n");
1283 }
1284
1285 static void xive_end_enqueue(XiveEND *end, uint32_t data)
1286 {
1287 uint64_t qaddr_base = xive_end_qaddr(end);
1288 uint32_t qsize = xive_get_field32(END_W0_QSIZE, end->w0);
1289 uint32_t qindex = xive_get_field32(END_W1_PAGE_OFF, end->w1);
1290 uint32_t qgen = xive_get_field32(END_W1_GENERATION, end->w1);
1291
1292 uint64_t qaddr = qaddr_base + (qindex << 2);
1293 uint32_t qdata = cpu_to_be32((qgen << 31) | (data & 0x7fffffff));
1294 uint32_t qentries = 1 << (qsize + 10);
1295
1296 if (dma_memory_write(&address_space_memory, qaddr, &qdata, sizeof(qdata))) {
1297 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: failed to write END data @0x%"
1298 HWADDR_PRIx "\n", qaddr);
1299 return;
1300 }
1301
1302 qindex = (qindex + 1) & (qentries - 1);
1303 if (qindex == 0) {
1304 qgen ^= 1;
1305 end->w1 = xive_set_field32(END_W1_GENERATION, end->w1, qgen);
1306 }
1307 end->w1 = xive_set_field32(END_W1_PAGE_OFF, end->w1, qindex);
1308 }
1309
1310 void xive_end_eas_pic_print_info(XiveEND *end, uint32_t end_idx,
1311 Monitor *mon)
1312 {
1313 XiveEAS *eas = (XiveEAS *) &end->w4;
1314 uint8_t pq;
1315
1316 if (!xive_end_is_escalate(end)) {
1317 return;
1318 }
1319
1320 pq = xive_get_field32(END_W1_ESe, end->w1);
1321
1322 monitor_printf(mon, " %08x %c%c %c%c end:%02x/%04x data:%08x\n",
1323 end_idx,
1324 pq & XIVE_ESB_VAL_P ? 'P' : '-',
1325 pq & XIVE_ESB_VAL_Q ? 'Q' : '-',
1326 xive_eas_is_valid(eas) ? 'V' : ' ',
1327 xive_eas_is_masked(eas) ? 'M' : ' ',
1328 (uint8_t) xive_get_field64(EAS_END_BLOCK, eas->w),
1329 (uint32_t) xive_get_field64(EAS_END_INDEX, eas->w),
1330 (uint32_t) xive_get_field64(EAS_END_DATA, eas->w));
1331 }
1332
1333 /*
1334 * XIVE Router (aka. Virtualization Controller or IVRE)
1335 */
1336
1337 int xive_router_get_eas(XiveRouter *xrtr, uint8_t eas_blk, uint32_t eas_idx,
1338 XiveEAS *eas)
1339 {
1340 XiveRouterClass *xrc = XIVE_ROUTER_GET_CLASS(xrtr);
1341
1342 return xrc->get_eas(xrtr, eas_blk, eas_idx, eas);
1343 }
1344
1345 int xive_router_get_end(XiveRouter *xrtr, uint8_t end_blk, uint32_t end_idx,
1346 XiveEND *end)
1347 {
1348 XiveRouterClass *xrc = XIVE_ROUTER_GET_CLASS(xrtr);
1349
1350 return xrc->get_end(xrtr, end_blk, end_idx, end);
1351 }
1352
1353 int xive_router_write_end(XiveRouter *xrtr, uint8_t end_blk, uint32_t end_idx,
1354 XiveEND *end, uint8_t word_number)
1355 {
1356 XiveRouterClass *xrc = XIVE_ROUTER_GET_CLASS(xrtr);
1357
1358 return xrc->write_end(xrtr, end_blk, end_idx, end, word_number);
1359 }
1360
1361 int xive_router_get_nvt(XiveRouter *xrtr, uint8_t nvt_blk, uint32_t nvt_idx,
1362 XiveNVT *nvt)
1363 {
1364 XiveRouterClass *xrc = XIVE_ROUTER_GET_CLASS(xrtr);
1365
1366 return xrc->get_nvt(xrtr, nvt_blk, nvt_idx, nvt);
1367 }
1368
1369 int xive_router_write_nvt(XiveRouter *xrtr, uint8_t nvt_blk, uint32_t nvt_idx,
1370 XiveNVT *nvt, uint8_t word_number)
1371 {
1372 XiveRouterClass *xrc = XIVE_ROUTER_GET_CLASS(xrtr);
1373
1374 return xrc->write_nvt(xrtr, nvt_blk, nvt_idx, nvt, word_number);
1375 }
1376
1377 static int xive_router_get_block_id(XiveRouter *xrtr)
1378 {
1379 XiveRouterClass *xrc = XIVE_ROUTER_GET_CLASS(xrtr);
1380
1381 return xrc->get_block_id(xrtr);
1382 }
1383
1384 static void xive_router_realize(DeviceState *dev, Error **errp)
1385 {
1386 XiveRouter *xrtr = XIVE_ROUTER(dev);
1387
1388 assert(xrtr->xfb);
1389 }
1390
1391 /*
1392 * Encode the HW CAM line in the block group mode format :
1393 *
1394 * chip << 19 | 0000000 0 0001 thread (7Bit)
1395 */
1396 static uint32_t xive_tctx_hw_cam_line(XivePresenter *xptr, XiveTCTX *tctx)
1397 {
1398 CPUPPCState *env = &POWERPC_CPU(tctx->cs)->env;
1399 uint32_t pir = env->spr_cb[SPR_PIR].default_value;
1400 uint8_t blk = xive_router_get_block_id(XIVE_ROUTER(xptr));
1401
1402 return xive_nvt_cam_line(blk, 1 << 7 | (pir & 0x7f));
1403 }
1404
1405 /*
1406 * The thread context register words are in big-endian format.
1407 */
1408 int xive_presenter_tctx_match(XivePresenter *xptr, XiveTCTX *tctx,
1409 uint8_t format,
1410 uint8_t nvt_blk, uint32_t nvt_idx,
1411 bool cam_ignore, uint32_t logic_serv)
1412 {
1413 uint32_t cam = xive_nvt_cam_line(nvt_blk, nvt_idx);
1414 uint32_t qw3w2 = xive_tctx_word2(&tctx->regs[TM_QW3_HV_PHYS]);
1415 uint32_t qw2w2 = xive_tctx_word2(&tctx->regs[TM_QW2_HV_POOL]);
1416 uint32_t qw1w2 = xive_tctx_word2(&tctx->regs[TM_QW1_OS]);
1417 uint32_t qw0w2 = xive_tctx_word2(&tctx->regs[TM_QW0_USER]);
1418
1419 /*
1420 * TODO (PowerNV): ignore mode. The low order bits of the NVT
1421 * identifier are ignored in the "CAM" match.
1422 */
1423
1424 if (format == 0) {
1425 if (cam_ignore == true) {
1426 /*
1427 * F=0 & i=1: Logical server notification (bits ignored at
1428 * the end of the NVT identifier)
1429 */
1430 qemu_log_mask(LOG_UNIMP, "XIVE: no support for LS NVT %x/%x\n",
1431 nvt_blk, nvt_idx);
1432 return -1;
1433 }
1434
1435 /* F=0 & i=0: Specific NVT notification */
1436
1437 /* PHYS ring */
1438 if ((be32_to_cpu(qw3w2) & TM_QW3W2_VT) &&
1439 cam == xive_tctx_hw_cam_line(xptr, tctx)) {
1440 return TM_QW3_HV_PHYS;
1441 }
1442
1443 /* HV POOL ring */
1444 if ((be32_to_cpu(qw2w2) & TM_QW2W2_VP) &&
1445 cam == xive_get_field32(TM_QW2W2_POOL_CAM, qw2w2)) {
1446 return TM_QW2_HV_POOL;
1447 }
1448
1449 /* OS ring */
1450 if ((be32_to_cpu(qw1w2) & TM_QW1W2_VO) &&
1451 cam == xive_get_field32(TM_QW1W2_OS_CAM, qw1w2)) {
1452 return TM_QW1_OS;
1453 }
1454 } else {
1455 /* F=1 : User level Event-Based Branch (EBB) notification */
1456
1457 /* USER ring */
1458 if ((be32_to_cpu(qw1w2) & TM_QW1W2_VO) &&
1459 (cam == xive_get_field32(TM_QW1W2_OS_CAM, qw1w2)) &&
1460 (be32_to_cpu(qw0w2) & TM_QW0W2_VU) &&
1461 (logic_serv == xive_get_field32(TM_QW0W2_LOGIC_SERV, qw0w2))) {
1462 return TM_QW0_USER;
1463 }
1464 }
1465 return -1;
1466 }
1467
1468 /*
1469 * This is our simple Xive Presenter Engine model. It is merged in the
1470 * Router as it does not require an extra object.
1471 *
1472 * It receives notification requests sent by the IVRE to find one
1473 * matching NVT (or more) dispatched on the processor threads. In case
1474 * of a single NVT notification, the process is abreviated and the
1475 * thread is signaled if a match is found. In case of a logical server
1476 * notification (bits ignored at the end of the NVT identifier), the
1477 * IVPE and IVRE select a winning thread using different filters. This
1478 * involves 2 or 3 exchanges on the PowerBus that the model does not
1479 * support.
1480 *
1481 * The parameters represent what is sent on the PowerBus
1482 */
1483 static bool xive_presenter_notify(XiveFabric *xfb, uint8_t format,
1484 uint8_t nvt_blk, uint32_t nvt_idx,
1485 bool cam_ignore, uint8_t priority,
1486 uint32_t logic_serv)
1487 {
1488 XiveFabricClass *xfc = XIVE_FABRIC_GET_CLASS(xfb);
1489 XiveTCTXMatch match = { .tctx = NULL, .ring = 0 };
1490 int count;
1491
1492 /*
1493 * Ask the machine to scan the interrupt controllers for a match
1494 */
1495 count = xfc->match_nvt(xfb, format, nvt_blk, nvt_idx, cam_ignore,
1496 priority, logic_serv, &match);
1497 if (count < 0) {
1498 return false;
1499 }
1500
1501 /* handle CPU exception delivery */
1502 if (count) {
1503 xive_tctx_ipb_update(match.tctx, match.ring, priority_to_ipb(priority));
1504 }
1505
1506 return !!count;
1507 }
1508
1509 /*
1510 * Notification using the END ESe/ESn bit (Event State Buffer for
1511 * escalation and notification). Profide futher coalescing in the
1512 * Router.
1513 */
1514 static bool xive_router_end_es_notify(XiveRouter *xrtr, uint8_t end_blk,
1515 uint32_t end_idx, XiveEND *end,
1516 uint32_t end_esmask)
1517 {
1518 uint8_t pq = xive_get_field32(end_esmask, end->w1);
1519 bool notify = xive_esb_trigger(&pq);
1520
1521 if (pq != xive_get_field32(end_esmask, end->w1)) {
1522 end->w1 = xive_set_field32(end_esmask, end->w1, pq);
1523 xive_router_write_end(xrtr, end_blk, end_idx, end, 1);
1524 }
1525
1526 /* ESe/n[Q]=1 : end of notification */
1527 return notify;
1528 }
1529
1530 /*
1531 * An END trigger can come from an event trigger (IPI or HW) or from
1532 * another chip. We don't model the PowerBus but the END trigger
1533 * message has the same parameters than in the function below.
1534 */
1535 static void xive_router_end_notify(XiveRouter *xrtr, uint8_t end_blk,
1536 uint32_t end_idx, uint32_t end_data)
1537 {
1538 XiveEND end;
1539 uint8_t priority;
1540 uint8_t format;
1541 uint8_t nvt_blk;
1542 uint32_t nvt_idx;
1543 XiveNVT nvt;
1544 bool found;
1545
1546 /* END cache lookup */
1547 if (xive_router_get_end(xrtr, end_blk, end_idx, &end)) {
1548 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: No END %x/%x\n", end_blk,
1549 end_idx);
1550 return;
1551 }
1552
1553 if (!xive_end_is_valid(&end)) {
1554 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: END %x/%x is invalid\n",
1555 end_blk, end_idx);
1556 return;
1557 }
1558
1559 if (xive_end_is_enqueue(&end)) {
1560 xive_end_enqueue(&end, end_data);
1561 /* Enqueuing event data modifies the EQ toggle and index */
1562 xive_router_write_end(xrtr, end_blk, end_idx, &end, 1);
1563 }
1564
1565 /*
1566 * When the END is silent, we skip the notification part.
1567 */
1568 if (xive_end_is_silent_escalation(&end)) {
1569 goto do_escalation;
1570 }
1571
1572 /*
1573 * The W7 format depends on the F bit in W6. It defines the type
1574 * of the notification :
1575 *
1576 * F=0 : single or multiple NVT notification
1577 * F=1 : User level Event-Based Branch (EBB) notification, no
1578 * priority
1579 */
1580 format = xive_get_field32(END_W6_FORMAT_BIT, end.w6);
1581 priority = xive_get_field32(END_W7_F0_PRIORITY, end.w7);
1582
1583 /* The END is masked */
1584 if (format == 0 && priority == 0xff) {
1585 return;
1586 }
1587
1588 /*
1589 * Check the END ESn (Event State Buffer for notification) for
1590 * even futher coalescing in the Router
1591 */
1592 if (!xive_end_is_notify(&end)) {
1593 /* ESn[Q]=1 : end of notification */
1594 if (!xive_router_end_es_notify(xrtr, end_blk, end_idx,
1595 &end, END_W1_ESn)) {
1596 return;
1597 }
1598 }
1599
1600 /*
1601 * Follows IVPE notification
1602 */
1603 nvt_blk = xive_get_field32(END_W6_NVT_BLOCK, end.w6);
1604 nvt_idx = xive_get_field32(END_W6_NVT_INDEX, end.w6);
1605
1606 /* NVT cache lookup */
1607 if (xive_router_get_nvt(xrtr, nvt_blk, nvt_idx, &nvt)) {
1608 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: no NVT %x/%x\n",
1609 nvt_blk, nvt_idx);
1610 return;
1611 }
1612
1613 if (!xive_nvt_is_valid(&nvt)) {
1614 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: NVT %x/%x is invalid\n",
1615 nvt_blk, nvt_idx);
1616 return;
1617 }
1618
1619 found = xive_presenter_notify(xrtr->xfb, format, nvt_blk, nvt_idx,
1620 xive_get_field32(END_W7_F0_IGNORE, end.w7),
1621 priority,
1622 xive_get_field32(END_W7_F1_LOG_SERVER_ID, end.w7));
1623
1624 /* TODO: Auto EOI. */
1625
1626 if (found) {
1627 return;
1628 }
1629
1630 /*
1631 * If no matching NVT is dispatched on a HW thread :
1632 * - specific VP: update the NVT structure if backlog is activated
1633 * - logical server : forward request to IVPE (not supported)
1634 */
1635 if (xive_end_is_backlog(&end)) {
1636 uint8_t ipb;
1637
1638 if (format == 1) {
1639 qemu_log_mask(LOG_GUEST_ERROR,
1640 "XIVE: END %x/%x invalid config: F1 & backlog\n",
1641 end_blk, end_idx);
1642 return;
1643 }
1644 /*
1645 * Record the IPB in the associated NVT structure for later
1646 * use. The presenter will resend the interrupt when the vCPU
1647 * is dispatched again on a HW thread.
1648 */
1649 ipb = xive_get_field32(NVT_W4_IPB, nvt.w4) | priority_to_ipb(priority);
1650 nvt.w4 = xive_set_field32(NVT_W4_IPB, nvt.w4, ipb);
1651 xive_router_write_nvt(xrtr, nvt_blk, nvt_idx, &nvt, 4);
1652
1653 /*
1654 * On HW, follows a "Broadcast Backlog" to IVPEs
1655 */
1656 }
1657
1658 do_escalation:
1659 /*
1660 * If activated, escalate notification using the ESe PQ bits and
1661 * the EAS in w4-5
1662 */
1663 if (!xive_end_is_escalate(&end)) {
1664 return;
1665 }
1666
1667 /*
1668 * Check the END ESe (Event State Buffer for escalation) for even
1669 * futher coalescing in the Router
1670 */
1671 if (!xive_end_is_uncond_escalation(&end)) {
1672 /* ESe[Q]=1 : end of notification */
1673 if (!xive_router_end_es_notify(xrtr, end_blk, end_idx,
1674 &end, END_W1_ESe)) {
1675 return;
1676 }
1677 }
1678
1679 /*
1680 * The END trigger becomes an Escalation trigger
1681 */
1682 xive_router_end_notify(xrtr,
1683 xive_get_field32(END_W4_ESC_END_BLOCK, end.w4),
1684 xive_get_field32(END_W4_ESC_END_INDEX, end.w4),
1685 xive_get_field32(END_W5_ESC_END_DATA, end.w5));
1686 }
1687
1688 void xive_router_notify(XiveNotifier *xn, uint32_t lisn)
1689 {
1690 XiveRouter *xrtr = XIVE_ROUTER(xn);
1691 uint8_t eas_blk = XIVE_EAS_BLOCK(lisn);
1692 uint32_t eas_idx = XIVE_EAS_INDEX(lisn);
1693 XiveEAS eas;
1694
1695 /* EAS cache lookup */
1696 if (xive_router_get_eas(xrtr, eas_blk, eas_idx, &eas)) {
1697 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: Unknown LISN %x\n", lisn);
1698 return;
1699 }
1700
1701 /*
1702 * The IVRE checks the State Bit Cache at this point. We skip the
1703 * SBC lookup because the state bits of the sources are modeled
1704 * internally in QEMU.
1705 */
1706
1707 if (!xive_eas_is_valid(&eas)) {
1708 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid LISN %x\n", lisn);
1709 return;
1710 }
1711
1712 if (xive_eas_is_masked(&eas)) {
1713 /* Notification completed */
1714 return;
1715 }
1716
1717 /*
1718 * The event trigger becomes an END trigger
1719 */
1720 xive_router_end_notify(xrtr,
1721 xive_get_field64(EAS_END_BLOCK, eas.w),
1722 xive_get_field64(EAS_END_INDEX, eas.w),
1723 xive_get_field64(EAS_END_DATA, eas.w));
1724 }
1725
1726 static Property xive_router_properties[] = {
1727 DEFINE_PROP_LINK("xive-fabric", XiveRouter, xfb,
1728 TYPE_XIVE_FABRIC, XiveFabric *),
1729 DEFINE_PROP_END_OF_LIST(),
1730 };
1731
1732 static void xive_router_class_init(ObjectClass *klass, void *data)
1733 {
1734 DeviceClass *dc = DEVICE_CLASS(klass);
1735 XiveNotifierClass *xnc = XIVE_NOTIFIER_CLASS(klass);
1736
1737 dc->desc = "XIVE Router Engine";
1738 device_class_set_props(dc, xive_router_properties);
1739 /* Parent is SysBusDeviceClass. No need to call its realize hook */
1740 dc->realize = xive_router_realize;
1741 xnc->notify = xive_router_notify;
1742 }
1743
1744 static const TypeInfo xive_router_info = {
1745 .name = TYPE_XIVE_ROUTER,
1746 .parent = TYPE_SYS_BUS_DEVICE,
1747 .abstract = true,
1748 .instance_size = sizeof(XiveRouter),
1749 .class_size = sizeof(XiveRouterClass),
1750 .class_init = xive_router_class_init,
1751 .interfaces = (InterfaceInfo[]) {
1752 { TYPE_XIVE_NOTIFIER },
1753 { TYPE_XIVE_PRESENTER },
1754 { }
1755 }
1756 };
1757
1758 void xive_eas_pic_print_info(XiveEAS *eas, uint32_t lisn, Monitor *mon)
1759 {
1760 if (!xive_eas_is_valid(eas)) {
1761 return;
1762 }
1763
1764 monitor_printf(mon, " %08x %s end:%02x/%04x data:%08x\n",
1765 lisn, xive_eas_is_masked(eas) ? "M" : " ",
1766 (uint8_t) xive_get_field64(EAS_END_BLOCK, eas->w),
1767 (uint32_t) xive_get_field64(EAS_END_INDEX, eas->w),
1768 (uint32_t) xive_get_field64(EAS_END_DATA, eas->w));
1769 }
1770
1771 /*
1772 * END ESB MMIO loads
1773 */
1774 static uint64_t xive_end_source_read(void *opaque, hwaddr addr, unsigned size)
1775 {
1776 XiveENDSource *xsrc = XIVE_END_SOURCE(opaque);
1777 uint32_t offset = addr & 0xFFF;
1778 uint8_t end_blk;
1779 uint32_t end_idx;
1780 XiveEND end;
1781 uint32_t end_esmask;
1782 uint8_t pq;
1783 uint64_t ret = -1;
1784
1785 /*
1786 * The block id should be deduced from the load address on the END
1787 * ESB MMIO but our model only supports a single block per XIVE chip.
1788 */
1789 end_blk = xive_router_get_block_id(xsrc->xrtr);
1790 end_idx = addr >> (xsrc->esb_shift + 1);
1791
1792 if (xive_router_get_end(xsrc->xrtr, end_blk, end_idx, &end)) {
1793 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: No END %x/%x\n", end_blk,
1794 end_idx);
1795 return -1;
1796 }
1797
1798 if (!xive_end_is_valid(&end)) {
1799 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: END %x/%x is invalid\n",
1800 end_blk, end_idx);
1801 return -1;
1802 }
1803
1804 end_esmask = addr_is_even(addr, xsrc->esb_shift) ? END_W1_ESn : END_W1_ESe;
1805 pq = xive_get_field32(end_esmask, end.w1);
1806
1807 switch (offset) {
1808 case XIVE_ESB_LOAD_EOI ... XIVE_ESB_LOAD_EOI + 0x7FF:
1809 ret = xive_esb_eoi(&pq);
1810
1811 /* Forward the source event notification for routing ?? */
1812 break;
1813
1814 case XIVE_ESB_GET ... XIVE_ESB_GET + 0x3FF:
1815 ret = pq;
1816 break;
1817
1818 case XIVE_ESB_SET_PQ_00 ... XIVE_ESB_SET_PQ_00 + 0x0FF:
1819 case XIVE_ESB_SET_PQ_01 ... XIVE_ESB_SET_PQ_01 + 0x0FF:
1820 case XIVE_ESB_SET_PQ_10 ... XIVE_ESB_SET_PQ_10 + 0x0FF:
1821 case XIVE_ESB_SET_PQ_11 ... XIVE_ESB_SET_PQ_11 + 0x0FF:
1822 ret = xive_esb_set(&pq, (offset >> 8) & 0x3);
1823 break;
1824 default:
1825 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid END ESB load addr %d\n",
1826 offset);
1827 return -1;
1828 }
1829
1830 if (pq != xive_get_field32(end_esmask, end.w1)) {
1831 end.w1 = xive_set_field32(end_esmask, end.w1, pq);
1832 xive_router_write_end(xsrc->xrtr, end_blk, end_idx, &end, 1);
1833 }
1834
1835 return ret;
1836 }
1837
1838 /*
1839 * END ESB MMIO stores are invalid
1840 */
1841 static void xive_end_source_write(void *opaque, hwaddr addr,
1842 uint64_t value, unsigned size)
1843 {
1844 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: invalid ESB write addr 0x%"
1845 HWADDR_PRIx"\n", addr);
1846 }
1847
1848 static const MemoryRegionOps xive_end_source_ops = {
1849 .read = xive_end_source_read,
1850 .write = xive_end_source_write,
1851 .endianness = DEVICE_BIG_ENDIAN,
1852 .valid = {
1853 .min_access_size = 8,
1854 .max_access_size = 8,
1855 },
1856 .impl = {
1857 .min_access_size = 8,
1858 .max_access_size = 8,
1859 },
1860 };
1861
1862 static void xive_end_source_realize(DeviceState *dev, Error **errp)
1863 {
1864 XiveENDSource *xsrc = XIVE_END_SOURCE(dev);
1865
1866 assert(xsrc->xrtr);
1867
1868 if (!xsrc->nr_ends) {
1869 error_setg(errp, "Number of interrupt needs to be greater than 0");
1870 return;
1871 }
1872
1873 if (xsrc->esb_shift != XIVE_ESB_4K &&
1874 xsrc->esb_shift != XIVE_ESB_64K) {
1875 error_setg(errp, "Invalid ESB shift setting");
1876 return;
1877 }
1878
1879 /*
1880 * Each END is assigned an even/odd pair of MMIO pages, the even page
1881 * manages the ESn field while the odd page manages the ESe field.
1882 */
1883 memory_region_init_io(&xsrc->esb_mmio, OBJECT(xsrc),
1884 &xive_end_source_ops, xsrc, "xive.end",
1885 (1ull << (xsrc->esb_shift + 1)) * xsrc->nr_ends);
1886 }
1887
1888 static Property xive_end_source_properties[] = {
1889 DEFINE_PROP_UINT32("nr-ends", XiveENDSource, nr_ends, 0),
1890 DEFINE_PROP_UINT32("shift", XiveENDSource, esb_shift, XIVE_ESB_64K),
1891 DEFINE_PROP_LINK("xive", XiveENDSource, xrtr, TYPE_XIVE_ROUTER,
1892 XiveRouter *),
1893 DEFINE_PROP_END_OF_LIST(),
1894 };
1895
1896 static void xive_end_source_class_init(ObjectClass *klass, void *data)
1897 {
1898 DeviceClass *dc = DEVICE_CLASS(klass);
1899
1900 dc->desc = "XIVE END Source";
1901 device_class_set_props(dc, xive_end_source_properties);
1902 dc->realize = xive_end_source_realize;
1903 /*
1904 * Reason: part of XIVE interrupt controller, needs to be wired up,
1905 * e.g. by spapr_xive_instance_init().
1906 */
1907 dc->user_creatable = false;
1908 }
1909
1910 static const TypeInfo xive_end_source_info = {
1911 .name = TYPE_XIVE_END_SOURCE,
1912 .parent = TYPE_DEVICE,
1913 .instance_size = sizeof(XiveENDSource),
1914 .class_init = xive_end_source_class_init,
1915 };
1916
1917 /*
1918 * XIVE Notifier
1919 */
1920 static const TypeInfo xive_notifier_info = {
1921 .name = TYPE_XIVE_NOTIFIER,
1922 .parent = TYPE_INTERFACE,
1923 .class_size = sizeof(XiveNotifierClass),
1924 };
1925
1926 /*
1927 * XIVE Presenter
1928 */
1929 static const TypeInfo xive_presenter_info = {
1930 .name = TYPE_XIVE_PRESENTER,
1931 .parent = TYPE_INTERFACE,
1932 .class_size = sizeof(XivePresenterClass),
1933 };
1934
1935 /*
1936 * XIVE Fabric
1937 */
1938 static const TypeInfo xive_fabric_info = {
1939 .name = TYPE_XIVE_FABRIC,
1940 .parent = TYPE_INTERFACE,
1941 .class_size = sizeof(XiveFabricClass),
1942 };
1943
1944 static void xive_register_types(void)
1945 {
1946 type_register_static(&xive_fabric_info);
1947 type_register_static(&xive_source_info);
1948 type_register_static(&xive_notifier_info);
1949 type_register_static(&xive_presenter_info);
1950 type_register_static(&xive_router_info);
1951 type_register_static(&xive_end_source_info);
1952 type_register_static(&xive_tctx_info);
1953 }
1954
1955 type_init(xive_register_types)