]> git.proxmox.com Git - mirror_qemu.git/blob - target/i386/cpu.h
i386: Define the Virt SSBD MSR and handling of it (CVE-2018-3639)
[mirror_qemu.git] / target / i386 / cpu.h
1
2 /*
3 * i386 virtual CPU header
4 *
5 * Copyright (c) 2003 Fabrice Bellard
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
20
21 #ifndef I386_CPU_H
22 #define I386_CPU_H
23
24 #include "qemu-common.h"
25 #include "cpu-qom.h"
26 #include "hyperv-proto.h"
27
28 #ifdef TARGET_X86_64
29 #define TARGET_LONG_BITS 64
30 #else
31 #define TARGET_LONG_BITS 32
32 #endif
33
34 #include "exec/cpu-defs.h"
35
36 /* The x86 has a strong memory model with some store-after-load re-ordering */
37 #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
38
39 /* Maximum instruction code size */
40 #define TARGET_MAX_INSN_SIZE 16
41
42 /* support for self modifying code even if the modified instruction is
43 close to the modifying instruction */
44 #define TARGET_HAS_PRECISE_SMC
45
46 #ifdef TARGET_X86_64
47 #define I386_ELF_MACHINE EM_X86_64
48 #define ELF_MACHINE_UNAME "x86_64"
49 #else
50 #define I386_ELF_MACHINE EM_386
51 #define ELF_MACHINE_UNAME "i686"
52 #endif
53
54 #define CPUArchState struct CPUX86State
55
56 enum {
57 R_EAX = 0,
58 R_ECX = 1,
59 R_EDX = 2,
60 R_EBX = 3,
61 R_ESP = 4,
62 R_EBP = 5,
63 R_ESI = 6,
64 R_EDI = 7,
65 R_R8 = 8,
66 R_R9 = 9,
67 R_R10 = 10,
68 R_R11 = 11,
69 R_R12 = 12,
70 R_R13 = 13,
71 R_R14 = 14,
72 R_R15 = 15,
73
74 R_AL = 0,
75 R_CL = 1,
76 R_DL = 2,
77 R_BL = 3,
78 R_AH = 4,
79 R_CH = 5,
80 R_DH = 6,
81 R_BH = 7,
82 };
83
84 typedef enum X86Seg {
85 R_ES = 0,
86 R_CS = 1,
87 R_SS = 2,
88 R_DS = 3,
89 R_FS = 4,
90 R_GS = 5,
91 R_LDTR = 6,
92 R_TR = 7,
93 } X86Seg;
94
95 /* segment descriptor fields */
96 #define DESC_G_SHIFT 23
97 #define DESC_G_MASK (1 << DESC_G_SHIFT)
98 #define DESC_B_SHIFT 22
99 #define DESC_B_MASK (1 << DESC_B_SHIFT)
100 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
101 #define DESC_L_MASK (1 << DESC_L_SHIFT)
102 #define DESC_AVL_SHIFT 20
103 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
104 #define DESC_P_SHIFT 15
105 #define DESC_P_MASK (1 << DESC_P_SHIFT)
106 #define DESC_DPL_SHIFT 13
107 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
108 #define DESC_S_SHIFT 12
109 #define DESC_S_MASK (1 << DESC_S_SHIFT)
110 #define DESC_TYPE_SHIFT 8
111 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
112 #define DESC_A_MASK (1 << 8)
113
114 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
115 #define DESC_C_MASK (1 << 10) /* code: conforming */
116 #define DESC_R_MASK (1 << 9) /* code: readable */
117
118 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
119 #define DESC_W_MASK (1 << 9) /* data: writable */
120
121 #define DESC_TSS_BUSY_MASK (1 << 9)
122
123 /* eflags masks */
124 #define CC_C 0x0001
125 #define CC_P 0x0004
126 #define CC_A 0x0010
127 #define CC_Z 0x0040
128 #define CC_S 0x0080
129 #define CC_O 0x0800
130
131 #define TF_SHIFT 8
132 #define IOPL_SHIFT 12
133 #define VM_SHIFT 17
134
135 #define TF_MASK 0x00000100
136 #define IF_MASK 0x00000200
137 #define DF_MASK 0x00000400
138 #define IOPL_MASK 0x00003000
139 #define NT_MASK 0x00004000
140 #define RF_MASK 0x00010000
141 #define VM_MASK 0x00020000
142 #define AC_MASK 0x00040000
143 #define VIF_MASK 0x00080000
144 #define VIP_MASK 0x00100000
145 #define ID_MASK 0x00200000
146
147 /* hidden flags - used internally by qemu to represent additional cpu
148 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
149 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
150 positions to ease oring with eflags. */
151 /* current cpl */
152 #define HF_CPL_SHIFT 0
153 /* true if hardware interrupts must be disabled for next instruction */
154 #define HF_INHIBIT_IRQ_SHIFT 3
155 /* 16 or 32 segments */
156 #define HF_CS32_SHIFT 4
157 #define HF_SS32_SHIFT 5
158 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
159 #define HF_ADDSEG_SHIFT 6
160 /* copy of CR0.PE (protected mode) */
161 #define HF_PE_SHIFT 7
162 #define HF_TF_SHIFT 8 /* must be same as eflags */
163 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
164 #define HF_EM_SHIFT 10
165 #define HF_TS_SHIFT 11
166 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
167 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
168 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
169 #define HF_RF_SHIFT 16 /* must be same as eflags */
170 #define HF_VM_SHIFT 17 /* must be same as eflags */
171 #define HF_AC_SHIFT 18 /* must be same as eflags */
172 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
173 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
174 #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
175 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
176 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
177 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
178 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
179 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
180
181 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
182 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
183 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
184 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
185 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
186 #define HF_PE_MASK (1 << HF_PE_SHIFT)
187 #define HF_TF_MASK (1 << HF_TF_SHIFT)
188 #define HF_MP_MASK (1 << HF_MP_SHIFT)
189 #define HF_EM_MASK (1 << HF_EM_SHIFT)
190 #define HF_TS_MASK (1 << HF_TS_SHIFT)
191 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
192 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
193 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
194 #define HF_RF_MASK (1 << HF_RF_SHIFT)
195 #define HF_VM_MASK (1 << HF_VM_SHIFT)
196 #define HF_AC_MASK (1 << HF_AC_SHIFT)
197 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
198 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
199 #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
200 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
201 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
202 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
203 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
204 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
205
206 /* hflags2 */
207
208 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
209 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
210 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
211 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
212 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
213 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
214
215 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
216 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
217 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
218 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
219 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
220 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
221
222 #define CR0_PE_SHIFT 0
223 #define CR0_MP_SHIFT 1
224
225 #define CR0_PE_MASK (1U << 0)
226 #define CR0_MP_MASK (1U << 1)
227 #define CR0_EM_MASK (1U << 2)
228 #define CR0_TS_MASK (1U << 3)
229 #define CR0_ET_MASK (1U << 4)
230 #define CR0_NE_MASK (1U << 5)
231 #define CR0_WP_MASK (1U << 16)
232 #define CR0_AM_MASK (1U << 18)
233 #define CR0_PG_MASK (1U << 31)
234
235 #define CR4_VME_MASK (1U << 0)
236 #define CR4_PVI_MASK (1U << 1)
237 #define CR4_TSD_MASK (1U << 2)
238 #define CR4_DE_MASK (1U << 3)
239 #define CR4_PSE_MASK (1U << 4)
240 #define CR4_PAE_MASK (1U << 5)
241 #define CR4_MCE_MASK (1U << 6)
242 #define CR4_PGE_MASK (1U << 7)
243 #define CR4_PCE_MASK (1U << 8)
244 #define CR4_OSFXSR_SHIFT 9
245 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
246 #define CR4_OSXMMEXCPT_MASK (1U << 10)
247 #define CR4_LA57_MASK (1U << 12)
248 #define CR4_VMXE_MASK (1U << 13)
249 #define CR4_SMXE_MASK (1U << 14)
250 #define CR4_FSGSBASE_MASK (1U << 16)
251 #define CR4_PCIDE_MASK (1U << 17)
252 #define CR4_OSXSAVE_MASK (1U << 18)
253 #define CR4_SMEP_MASK (1U << 20)
254 #define CR4_SMAP_MASK (1U << 21)
255 #define CR4_PKE_MASK (1U << 22)
256
257 #define DR6_BD (1 << 13)
258 #define DR6_BS (1 << 14)
259 #define DR6_BT (1 << 15)
260 #define DR6_FIXED_1 0xffff0ff0
261
262 #define DR7_GD (1 << 13)
263 #define DR7_TYPE_SHIFT 16
264 #define DR7_LEN_SHIFT 18
265 #define DR7_FIXED_1 0x00000400
266 #define DR7_GLOBAL_BP_MASK 0xaa
267 #define DR7_LOCAL_BP_MASK 0x55
268 #define DR7_MAX_BP 4
269 #define DR7_TYPE_BP_INST 0x0
270 #define DR7_TYPE_DATA_WR 0x1
271 #define DR7_TYPE_IO_RW 0x2
272 #define DR7_TYPE_DATA_RW 0x3
273
274 #define PG_PRESENT_BIT 0
275 #define PG_RW_BIT 1
276 #define PG_USER_BIT 2
277 #define PG_PWT_BIT 3
278 #define PG_PCD_BIT 4
279 #define PG_ACCESSED_BIT 5
280 #define PG_DIRTY_BIT 6
281 #define PG_PSE_BIT 7
282 #define PG_GLOBAL_BIT 8
283 #define PG_PSE_PAT_BIT 12
284 #define PG_PKRU_BIT 59
285 #define PG_NX_BIT 63
286
287 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
288 #define PG_RW_MASK (1 << PG_RW_BIT)
289 #define PG_USER_MASK (1 << PG_USER_BIT)
290 #define PG_PWT_MASK (1 << PG_PWT_BIT)
291 #define PG_PCD_MASK (1 << PG_PCD_BIT)
292 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
293 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
294 #define PG_PSE_MASK (1 << PG_PSE_BIT)
295 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
296 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
297 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
298 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
299 #define PG_HI_USER_MASK 0x7ff0000000000000LL
300 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
301 #define PG_NX_MASK (1ULL << PG_NX_BIT)
302
303 #define PG_ERROR_W_BIT 1
304
305 #define PG_ERROR_P_MASK 0x01
306 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
307 #define PG_ERROR_U_MASK 0x04
308 #define PG_ERROR_RSVD_MASK 0x08
309 #define PG_ERROR_I_D_MASK 0x10
310 #define PG_ERROR_PK_MASK 0x20
311
312 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
313 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
314 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
315
316 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
317 #define MCE_BANKS_DEF 10
318
319 #define MCG_CAP_BANKS_MASK 0xff
320
321 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
322 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
323 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
324 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
325
326 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
327
328 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
329 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
330 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
331 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
332 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
333 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
334 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
335 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
336 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
337
338 /* MISC register defines */
339 #define MCM_ADDR_SEGOFF 0 /* segment offset */
340 #define MCM_ADDR_LINEAR 1 /* linear address */
341 #define MCM_ADDR_PHYS 2 /* physical address */
342 #define MCM_ADDR_MEM 3 /* memory address */
343 #define MCM_ADDR_GENERIC 7 /* generic */
344
345 #define MSR_IA32_TSC 0x10
346 #define MSR_IA32_APICBASE 0x1b
347 #define MSR_IA32_APICBASE_BSP (1<<8)
348 #define MSR_IA32_APICBASE_ENABLE (1<<11)
349 #define MSR_IA32_APICBASE_EXTD (1 << 10)
350 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
351 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
352 #define MSR_TSC_ADJUST 0x0000003b
353 #define MSR_IA32_SPEC_CTRL 0x48
354 #define MSR_VIRT_SSBD 0xc001011f
355 #define MSR_IA32_TSCDEADLINE 0x6e0
356
357 #define FEATURE_CONTROL_LOCKED (1<<0)
358 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
359 #define FEATURE_CONTROL_LMCE (1<<20)
360
361 #define MSR_P6_PERFCTR0 0xc1
362
363 #define MSR_IA32_SMBASE 0x9e
364 #define MSR_SMI_COUNT 0x34
365 #define MSR_MTRRcap 0xfe
366 #define MSR_MTRRcap_VCNT 8
367 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
368 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
369
370 #define MSR_IA32_SYSENTER_CS 0x174
371 #define MSR_IA32_SYSENTER_ESP 0x175
372 #define MSR_IA32_SYSENTER_EIP 0x176
373
374 #define MSR_MCG_CAP 0x179
375 #define MSR_MCG_STATUS 0x17a
376 #define MSR_MCG_CTL 0x17b
377 #define MSR_MCG_EXT_CTL 0x4d0
378
379 #define MSR_P6_EVNTSEL0 0x186
380
381 #define MSR_IA32_PERF_STATUS 0x198
382
383 #define MSR_IA32_MISC_ENABLE 0x1a0
384 /* Indicates good rep/movs microcode on some processors: */
385 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
386
387 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
388 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
389
390 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
391
392 #define MSR_MTRRfix64K_00000 0x250
393 #define MSR_MTRRfix16K_80000 0x258
394 #define MSR_MTRRfix16K_A0000 0x259
395 #define MSR_MTRRfix4K_C0000 0x268
396 #define MSR_MTRRfix4K_C8000 0x269
397 #define MSR_MTRRfix4K_D0000 0x26a
398 #define MSR_MTRRfix4K_D8000 0x26b
399 #define MSR_MTRRfix4K_E0000 0x26c
400 #define MSR_MTRRfix4K_E8000 0x26d
401 #define MSR_MTRRfix4K_F0000 0x26e
402 #define MSR_MTRRfix4K_F8000 0x26f
403
404 #define MSR_PAT 0x277
405
406 #define MSR_MTRRdefType 0x2ff
407
408 #define MSR_CORE_PERF_FIXED_CTR0 0x309
409 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
410 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
411 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
412 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
413 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
414 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
415
416 #define MSR_MC0_CTL 0x400
417 #define MSR_MC0_STATUS 0x401
418 #define MSR_MC0_ADDR 0x402
419 #define MSR_MC0_MISC 0x403
420
421 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560
422 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561
423 #define MSR_IA32_RTIT_CTL 0x570
424 #define MSR_IA32_RTIT_STATUS 0x571
425 #define MSR_IA32_RTIT_CR3_MATCH 0x572
426 #define MSR_IA32_RTIT_ADDR0_A 0x580
427 #define MSR_IA32_RTIT_ADDR0_B 0x581
428 #define MSR_IA32_RTIT_ADDR1_A 0x582
429 #define MSR_IA32_RTIT_ADDR1_B 0x583
430 #define MSR_IA32_RTIT_ADDR2_A 0x584
431 #define MSR_IA32_RTIT_ADDR2_B 0x585
432 #define MSR_IA32_RTIT_ADDR3_A 0x586
433 #define MSR_IA32_RTIT_ADDR3_B 0x587
434 #define MAX_RTIT_ADDRS 8
435
436 #define MSR_EFER 0xc0000080
437
438 #define MSR_EFER_SCE (1 << 0)
439 #define MSR_EFER_LME (1 << 8)
440 #define MSR_EFER_LMA (1 << 10)
441 #define MSR_EFER_NXE (1 << 11)
442 #define MSR_EFER_SVME (1 << 12)
443 #define MSR_EFER_FFXSR (1 << 14)
444
445 #define MSR_STAR 0xc0000081
446 #define MSR_LSTAR 0xc0000082
447 #define MSR_CSTAR 0xc0000083
448 #define MSR_FMASK 0xc0000084
449 #define MSR_FSBASE 0xc0000100
450 #define MSR_GSBASE 0xc0000101
451 #define MSR_KERNELGSBASE 0xc0000102
452 #define MSR_TSC_AUX 0xc0000103
453
454 #define MSR_VM_HSAVE_PA 0xc0010117
455
456 #define MSR_IA32_BNDCFGS 0x00000d90
457 #define MSR_IA32_XSS 0x00000da0
458
459 #define XSTATE_FP_BIT 0
460 #define XSTATE_SSE_BIT 1
461 #define XSTATE_YMM_BIT 2
462 #define XSTATE_BNDREGS_BIT 3
463 #define XSTATE_BNDCSR_BIT 4
464 #define XSTATE_OPMASK_BIT 5
465 #define XSTATE_ZMM_Hi256_BIT 6
466 #define XSTATE_Hi16_ZMM_BIT 7
467 #define XSTATE_PKRU_BIT 9
468
469 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
470 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
471 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
472 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
473 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
474 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
475 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
476 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
477 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
478
479 /* CPUID feature words */
480 typedef enum FeatureWord {
481 FEAT_1_EDX, /* CPUID[1].EDX */
482 FEAT_1_ECX, /* CPUID[1].ECX */
483 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
484 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
485 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
486 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
487 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
488 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
489 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
490 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
491 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
492 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
493 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
494 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
495 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
496 FEAT_SVM, /* CPUID[8000_000A].EDX */
497 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
498 FEAT_6_EAX, /* CPUID[6].EAX */
499 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
500 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
501 FEATURE_WORDS,
502 } FeatureWord;
503
504 typedef uint32_t FeatureWordArray[FEATURE_WORDS];
505
506 /* cpuid_features bits */
507 #define CPUID_FP87 (1U << 0)
508 #define CPUID_VME (1U << 1)
509 #define CPUID_DE (1U << 2)
510 #define CPUID_PSE (1U << 3)
511 #define CPUID_TSC (1U << 4)
512 #define CPUID_MSR (1U << 5)
513 #define CPUID_PAE (1U << 6)
514 #define CPUID_MCE (1U << 7)
515 #define CPUID_CX8 (1U << 8)
516 #define CPUID_APIC (1U << 9)
517 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
518 #define CPUID_MTRR (1U << 12)
519 #define CPUID_PGE (1U << 13)
520 #define CPUID_MCA (1U << 14)
521 #define CPUID_CMOV (1U << 15)
522 #define CPUID_PAT (1U << 16)
523 #define CPUID_PSE36 (1U << 17)
524 #define CPUID_PN (1U << 18)
525 #define CPUID_CLFLUSH (1U << 19)
526 #define CPUID_DTS (1U << 21)
527 #define CPUID_ACPI (1U << 22)
528 #define CPUID_MMX (1U << 23)
529 #define CPUID_FXSR (1U << 24)
530 #define CPUID_SSE (1U << 25)
531 #define CPUID_SSE2 (1U << 26)
532 #define CPUID_SS (1U << 27)
533 #define CPUID_HT (1U << 28)
534 #define CPUID_TM (1U << 29)
535 #define CPUID_IA64 (1U << 30)
536 #define CPUID_PBE (1U << 31)
537
538 #define CPUID_EXT_SSE3 (1U << 0)
539 #define CPUID_EXT_PCLMULQDQ (1U << 1)
540 #define CPUID_EXT_DTES64 (1U << 2)
541 #define CPUID_EXT_MONITOR (1U << 3)
542 #define CPUID_EXT_DSCPL (1U << 4)
543 #define CPUID_EXT_VMX (1U << 5)
544 #define CPUID_EXT_SMX (1U << 6)
545 #define CPUID_EXT_EST (1U << 7)
546 #define CPUID_EXT_TM2 (1U << 8)
547 #define CPUID_EXT_SSSE3 (1U << 9)
548 #define CPUID_EXT_CID (1U << 10)
549 #define CPUID_EXT_FMA (1U << 12)
550 #define CPUID_EXT_CX16 (1U << 13)
551 #define CPUID_EXT_XTPR (1U << 14)
552 #define CPUID_EXT_PDCM (1U << 15)
553 #define CPUID_EXT_PCID (1U << 17)
554 #define CPUID_EXT_DCA (1U << 18)
555 #define CPUID_EXT_SSE41 (1U << 19)
556 #define CPUID_EXT_SSE42 (1U << 20)
557 #define CPUID_EXT_X2APIC (1U << 21)
558 #define CPUID_EXT_MOVBE (1U << 22)
559 #define CPUID_EXT_POPCNT (1U << 23)
560 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
561 #define CPUID_EXT_AES (1U << 25)
562 #define CPUID_EXT_XSAVE (1U << 26)
563 #define CPUID_EXT_OSXSAVE (1U << 27)
564 #define CPUID_EXT_AVX (1U << 28)
565 #define CPUID_EXT_F16C (1U << 29)
566 #define CPUID_EXT_RDRAND (1U << 30)
567 #define CPUID_EXT_HYPERVISOR (1U << 31)
568
569 #define CPUID_EXT2_FPU (1U << 0)
570 #define CPUID_EXT2_VME (1U << 1)
571 #define CPUID_EXT2_DE (1U << 2)
572 #define CPUID_EXT2_PSE (1U << 3)
573 #define CPUID_EXT2_TSC (1U << 4)
574 #define CPUID_EXT2_MSR (1U << 5)
575 #define CPUID_EXT2_PAE (1U << 6)
576 #define CPUID_EXT2_MCE (1U << 7)
577 #define CPUID_EXT2_CX8 (1U << 8)
578 #define CPUID_EXT2_APIC (1U << 9)
579 #define CPUID_EXT2_SYSCALL (1U << 11)
580 #define CPUID_EXT2_MTRR (1U << 12)
581 #define CPUID_EXT2_PGE (1U << 13)
582 #define CPUID_EXT2_MCA (1U << 14)
583 #define CPUID_EXT2_CMOV (1U << 15)
584 #define CPUID_EXT2_PAT (1U << 16)
585 #define CPUID_EXT2_PSE36 (1U << 17)
586 #define CPUID_EXT2_MP (1U << 19)
587 #define CPUID_EXT2_NX (1U << 20)
588 #define CPUID_EXT2_MMXEXT (1U << 22)
589 #define CPUID_EXT2_MMX (1U << 23)
590 #define CPUID_EXT2_FXSR (1U << 24)
591 #define CPUID_EXT2_FFXSR (1U << 25)
592 #define CPUID_EXT2_PDPE1GB (1U << 26)
593 #define CPUID_EXT2_RDTSCP (1U << 27)
594 #define CPUID_EXT2_LM (1U << 29)
595 #define CPUID_EXT2_3DNOWEXT (1U << 30)
596 #define CPUID_EXT2_3DNOW (1U << 31)
597
598 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
599 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
600 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
601 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
602 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
603 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
604 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
605 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
606 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
607 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
608
609 #define CPUID_EXT3_LAHF_LM (1U << 0)
610 #define CPUID_EXT3_CMP_LEG (1U << 1)
611 #define CPUID_EXT3_SVM (1U << 2)
612 #define CPUID_EXT3_EXTAPIC (1U << 3)
613 #define CPUID_EXT3_CR8LEG (1U << 4)
614 #define CPUID_EXT3_ABM (1U << 5)
615 #define CPUID_EXT3_SSE4A (1U << 6)
616 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
617 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
618 #define CPUID_EXT3_OSVW (1U << 9)
619 #define CPUID_EXT3_IBS (1U << 10)
620 #define CPUID_EXT3_XOP (1U << 11)
621 #define CPUID_EXT3_SKINIT (1U << 12)
622 #define CPUID_EXT3_WDT (1U << 13)
623 #define CPUID_EXT3_LWP (1U << 15)
624 #define CPUID_EXT3_FMA4 (1U << 16)
625 #define CPUID_EXT3_TCE (1U << 17)
626 #define CPUID_EXT3_NODEID (1U << 19)
627 #define CPUID_EXT3_TBM (1U << 21)
628 #define CPUID_EXT3_TOPOEXT (1U << 22)
629 #define CPUID_EXT3_PERFCORE (1U << 23)
630 #define CPUID_EXT3_PERFNB (1U << 24)
631
632 #define CPUID_SVM_NPT (1U << 0)
633 #define CPUID_SVM_LBRV (1U << 1)
634 #define CPUID_SVM_SVMLOCK (1U << 2)
635 #define CPUID_SVM_NRIPSAVE (1U << 3)
636 #define CPUID_SVM_TSCSCALE (1U << 4)
637 #define CPUID_SVM_VMCBCLEAN (1U << 5)
638 #define CPUID_SVM_FLUSHASID (1U << 6)
639 #define CPUID_SVM_DECODEASSIST (1U << 7)
640 #define CPUID_SVM_PAUSEFILTER (1U << 10)
641 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
642
643 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
644 #define CPUID_7_0_EBX_BMI1 (1U << 3)
645 #define CPUID_7_0_EBX_HLE (1U << 4)
646 #define CPUID_7_0_EBX_AVX2 (1U << 5)
647 #define CPUID_7_0_EBX_SMEP (1U << 7)
648 #define CPUID_7_0_EBX_BMI2 (1U << 8)
649 #define CPUID_7_0_EBX_ERMS (1U << 9)
650 #define CPUID_7_0_EBX_INVPCID (1U << 10)
651 #define CPUID_7_0_EBX_RTM (1U << 11)
652 #define CPUID_7_0_EBX_MPX (1U << 14)
653 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
654 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */
655 #define CPUID_7_0_EBX_RDSEED (1U << 18)
656 #define CPUID_7_0_EBX_ADX (1U << 19)
657 #define CPUID_7_0_EBX_SMAP (1U << 20)
658 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */
659 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
660 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
661 #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
662 #define CPUID_7_0_EBX_INTEL_PT (1U << 25) /* Intel Processor Trace */
663 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
664 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
665 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
666 #define CPUID_7_0_EBX_SHA_NI (1U << 29) /* SHA1/SHA256 Instruction Extensions */
667 #define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */
668 #define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */
669
670 #define CPUID_7_0_ECX_AVX512BMI (1U << 1)
671 #define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */
672 #define CPUID_7_0_ECX_UMIP (1U << 2)
673 #define CPUID_7_0_ECX_PKU (1U << 3)
674 #define CPUID_7_0_ECX_OSPKE (1U << 4)
675 #define CPUID_7_0_ECX_VBMI2 (1U << 6) /* Additional VBMI Instrs */
676 #define CPUID_7_0_ECX_GFNI (1U << 8)
677 #define CPUID_7_0_ECX_VAES (1U << 9)
678 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
679 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
680 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
681 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) /* POPCNT for vectors of DW/QW */
682 #define CPUID_7_0_ECX_LA57 (1U << 16)
683 #define CPUID_7_0_ECX_RDPID (1U << 22)
684
685 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) /* AVX512 Neural Network Instructions */
686 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) /* AVX512 Multiply Accumulation Single Precision */
687 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) /* Speculation Control */
688 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) /* Speculative Store Bypass Disable */
689
690 #define KVM_HINTS_DEDICATED (1U << 0)
691
692 #define CPUID_8000_0008_EBX_IBPB (1U << 12) /* Indirect Branch Prediction Barrier */
693
694 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
695 #define CPUID_XSAVE_XSAVEC (1U << 1)
696 #define CPUID_XSAVE_XGETBV1 (1U << 2)
697 #define CPUID_XSAVE_XSAVES (1U << 3)
698
699 #define CPUID_6_EAX_ARAT (1U << 2)
700
701 /* CPUID[0x80000007].EDX flags: */
702 #define CPUID_APM_INVTSC (1U << 8)
703
704 #define CPUID_VENDOR_SZ 12
705
706 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
707 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
708 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
709 #define CPUID_VENDOR_INTEL "GenuineIntel"
710
711 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
712 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
713 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
714 #define CPUID_VENDOR_AMD "AuthenticAMD"
715
716 #define CPUID_VENDOR_VIA "CentaurHauls"
717
718 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
719 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
720
721 /* CPUID[0xB].ECX level types */
722 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
723 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
724 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
725
726 #ifndef HYPERV_SPINLOCK_NEVER_RETRY
727 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
728 #endif
729
730 #define EXCP00_DIVZ 0
731 #define EXCP01_DB 1
732 #define EXCP02_NMI 2
733 #define EXCP03_INT3 3
734 #define EXCP04_INTO 4
735 #define EXCP05_BOUND 5
736 #define EXCP06_ILLOP 6
737 #define EXCP07_PREX 7
738 #define EXCP08_DBLE 8
739 #define EXCP09_XERR 9
740 #define EXCP0A_TSS 10
741 #define EXCP0B_NOSEG 11
742 #define EXCP0C_STACK 12
743 #define EXCP0D_GPF 13
744 #define EXCP0E_PAGE 14
745 #define EXCP10_COPR 16
746 #define EXCP11_ALGN 17
747 #define EXCP12_MCHK 18
748
749 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation
750 for syscall instruction */
751 #define EXCP_VMEXIT 0x100
752
753 /* i386-specific interrupt pending bits. */
754 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
755 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
756 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
757 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
758 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
759 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
760 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
761
762 /* Use a clearer name for this. */
763 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
764
765 /* Instead of computing the condition codes after each x86 instruction,
766 * QEMU just stores one operand (called CC_SRC), the result
767 * (called CC_DST) and the type of operation (called CC_OP). When the
768 * condition codes are needed, the condition codes can be calculated
769 * using this information. Condition codes are not generated if they
770 * are only needed for conditional branches.
771 */
772 typedef enum {
773 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
774 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
775
776 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
777 CC_OP_MULW,
778 CC_OP_MULL,
779 CC_OP_MULQ,
780
781 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
782 CC_OP_ADDW,
783 CC_OP_ADDL,
784 CC_OP_ADDQ,
785
786 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
787 CC_OP_ADCW,
788 CC_OP_ADCL,
789 CC_OP_ADCQ,
790
791 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
792 CC_OP_SUBW,
793 CC_OP_SUBL,
794 CC_OP_SUBQ,
795
796 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
797 CC_OP_SBBW,
798 CC_OP_SBBL,
799 CC_OP_SBBQ,
800
801 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
802 CC_OP_LOGICW,
803 CC_OP_LOGICL,
804 CC_OP_LOGICQ,
805
806 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
807 CC_OP_INCW,
808 CC_OP_INCL,
809 CC_OP_INCQ,
810
811 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
812 CC_OP_DECW,
813 CC_OP_DECL,
814 CC_OP_DECQ,
815
816 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
817 CC_OP_SHLW,
818 CC_OP_SHLL,
819 CC_OP_SHLQ,
820
821 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
822 CC_OP_SARW,
823 CC_OP_SARL,
824 CC_OP_SARQ,
825
826 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
827 CC_OP_BMILGW,
828 CC_OP_BMILGL,
829 CC_OP_BMILGQ,
830
831 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
832 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
833 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
834
835 CC_OP_CLR, /* Z set, all other flags clear. */
836 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
837
838 CC_OP_NB,
839 } CCOp;
840
841 typedef struct SegmentCache {
842 uint32_t selector;
843 target_ulong base;
844 uint32_t limit;
845 uint32_t flags;
846 } SegmentCache;
847
848 #define MMREG_UNION(n, bits) \
849 union n { \
850 uint8_t _b_##n[(bits)/8]; \
851 uint16_t _w_##n[(bits)/16]; \
852 uint32_t _l_##n[(bits)/32]; \
853 uint64_t _q_##n[(bits)/64]; \
854 float32 _s_##n[(bits)/32]; \
855 float64 _d_##n[(bits)/64]; \
856 }
857
858 typedef union {
859 uint8_t _b[16];
860 uint16_t _w[8];
861 uint32_t _l[4];
862 uint64_t _q[2];
863 } XMMReg;
864
865 typedef union {
866 uint8_t _b[32];
867 uint16_t _w[16];
868 uint32_t _l[8];
869 uint64_t _q[4];
870 } YMMReg;
871
872 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
873 typedef MMREG_UNION(MMXReg, 64) MMXReg;
874
875 typedef struct BNDReg {
876 uint64_t lb;
877 uint64_t ub;
878 } BNDReg;
879
880 typedef struct BNDCSReg {
881 uint64_t cfgu;
882 uint64_t sts;
883 } BNDCSReg;
884
885 #define BNDCFG_ENABLE 1ULL
886 #define BNDCFG_BNDPRESERVE 2ULL
887 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
888
889 #ifdef HOST_WORDS_BIGENDIAN
890 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
891 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
892 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
893 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
894 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
895 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
896
897 #define MMX_B(n) _b_MMXReg[7 - (n)]
898 #define MMX_W(n) _w_MMXReg[3 - (n)]
899 #define MMX_L(n) _l_MMXReg[1 - (n)]
900 #define MMX_S(n) _s_MMXReg[1 - (n)]
901 #else
902 #define ZMM_B(n) _b_ZMMReg[n]
903 #define ZMM_W(n) _w_ZMMReg[n]
904 #define ZMM_L(n) _l_ZMMReg[n]
905 #define ZMM_S(n) _s_ZMMReg[n]
906 #define ZMM_Q(n) _q_ZMMReg[n]
907 #define ZMM_D(n) _d_ZMMReg[n]
908
909 #define MMX_B(n) _b_MMXReg[n]
910 #define MMX_W(n) _w_MMXReg[n]
911 #define MMX_L(n) _l_MMXReg[n]
912 #define MMX_S(n) _s_MMXReg[n]
913 #endif
914 #define MMX_Q(n) _q_MMXReg[n]
915
916 typedef union {
917 floatx80 d __attribute__((aligned(16)));
918 MMXReg mmx;
919 } FPReg;
920
921 typedef struct {
922 uint64_t base;
923 uint64_t mask;
924 } MTRRVar;
925
926 #define CPU_NB_REGS64 16
927 #define CPU_NB_REGS32 8
928
929 #ifdef TARGET_X86_64
930 #define CPU_NB_REGS CPU_NB_REGS64
931 #else
932 #define CPU_NB_REGS CPU_NB_REGS32
933 #endif
934
935 #define MAX_FIXED_COUNTERS 3
936 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
937
938 #define NB_MMU_MODES 3
939 #define TARGET_INSN_START_EXTRA_WORDS 1
940
941 #define NB_OPMASK_REGS 8
942
943 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
944 * that APIC ID hasn't been set yet
945 */
946 #define UNASSIGNED_APIC_ID 0xFFFFFFFF
947
948 typedef union X86LegacyXSaveArea {
949 struct {
950 uint16_t fcw;
951 uint16_t fsw;
952 uint8_t ftw;
953 uint8_t reserved;
954 uint16_t fpop;
955 uint64_t fpip;
956 uint64_t fpdp;
957 uint32_t mxcsr;
958 uint32_t mxcsr_mask;
959 FPReg fpregs[8];
960 uint8_t xmm_regs[16][16];
961 };
962 uint8_t data[512];
963 } X86LegacyXSaveArea;
964
965 typedef struct X86XSaveHeader {
966 uint64_t xstate_bv;
967 uint64_t xcomp_bv;
968 uint64_t reserve0;
969 uint8_t reserved[40];
970 } X86XSaveHeader;
971
972 /* Ext. save area 2: AVX State */
973 typedef struct XSaveAVX {
974 uint8_t ymmh[16][16];
975 } XSaveAVX;
976
977 /* Ext. save area 3: BNDREG */
978 typedef struct XSaveBNDREG {
979 BNDReg bnd_regs[4];
980 } XSaveBNDREG;
981
982 /* Ext. save area 4: BNDCSR */
983 typedef union XSaveBNDCSR {
984 BNDCSReg bndcsr;
985 uint8_t data[64];
986 } XSaveBNDCSR;
987
988 /* Ext. save area 5: Opmask */
989 typedef struct XSaveOpmask {
990 uint64_t opmask_regs[NB_OPMASK_REGS];
991 } XSaveOpmask;
992
993 /* Ext. save area 6: ZMM_Hi256 */
994 typedef struct XSaveZMM_Hi256 {
995 uint8_t zmm_hi256[16][32];
996 } XSaveZMM_Hi256;
997
998 /* Ext. save area 7: Hi16_ZMM */
999 typedef struct XSaveHi16_ZMM {
1000 uint8_t hi16_zmm[16][64];
1001 } XSaveHi16_ZMM;
1002
1003 /* Ext. save area 9: PKRU state */
1004 typedef struct XSavePKRU {
1005 uint32_t pkru;
1006 uint32_t padding;
1007 } XSavePKRU;
1008
1009 typedef struct X86XSaveArea {
1010 X86LegacyXSaveArea legacy;
1011 X86XSaveHeader header;
1012
1013 /* Extended save areas: */
1014
1015 /* AVX State: */
1016 XSaveAVX avx_state;
1017 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
1018 /* MPX State: */
1019 XSaveBNDREG bndreg_state;
1020 XSaveBNDCSR bndcsr_state;
1021 /* AVX-512 State: */
1022 XSaveOpmask opmask_state;
1023 XSaveZMM_Hi256 zmm_hi256_state;
1024 XSaveHi16_ZMM hi16_zmm_state;
1025 /* PKRU State: */
1026 XSavePKRU pkru_state;
1027 } X86XSaveArea;
1028
1029 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
1030 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1031 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
1032 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1033 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
1034 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1035 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
1036 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1037 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
1038 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1039 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
1040 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1041 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
1042 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1043
1044 typedef enum TPRAccess {
1045 TPR_ACCESS_READ,
1046 TPR_ACCESS_WRITE,
1047 } TPRAccess;
1048
1049 typedef struct CPUX86State {
1050 /* standard registers */
1051 target_ulong regs[CPU_NB_REGS];
1052 target_ulong eip;
1053 target_ulong eflags; /* eflags register. During CPU emulation, CC
1054 flags and DF are set to zero because they are
1055 stored elsewhere */
1056
1057 /* emulator internal eflags handling */
1058 target_ulong cc_dst;
1059 target_ulong cc_src;
1060 target_ulong cc_src2;
1061 uint32_t cc_op;
1062 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
1063 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1064 are known at translation time. */
1065 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
1066
1067 /* segments */
1068 SegmentCache segs[6]; /* selector values */
1069 SegmentCache ldt;
1070 SegmentCache tr;
1071 SegmentCache gdt; /* only base and limit are used */
1072 SegmentCache idt; /* only base and limit are used */
1073
1074 target_ulong cr[5]; /* NOTE: cr1 is unused */
1075 int32_t a20_mask;
1076
1077 BNDReg bnd_regs[4];
1078 BNDCSReg bndcs_regs;
1079 uint64_t msr_bndcfgs;
1080 uint64_t efer;
1081
1082 /* Beginning of state preserved by INIT (dummy marker). */
1083 struct {} start_init_save;
1084
1085 /* FPU state */
1086 unsigned int fpstt; /* top of stack index */
1087 uint16_t fpus;
1088 uint16_t fpuc;
1089 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
1090 FPReg fpregs[8];
1091 /* KVM-only so far */
1092 uint16_t fpop;
1093 uint64_t fpip;
1094 uint64_t fpdp;
1095
1096 /* emulator internal variables */
1097 float_status fp_status;
1098 floatx80 ft0;
1099
1100 float_status mmx_status; /* for 3DNow! float ops */
1101 float_status sse_status;
1102 uint32_t mxcsr;
1103 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1104 ZMMReg xmm_t0;
1105 MMXReg mmx_t0;
1106
1107 XMMReg ymmh_regs[CPU_NB_REGS];
1108
1109 uint64_t opmask_regs[NB_OPMASK_REGS];
1110 YMMReg zmmh_regs[CPU_NB_REGS];
1111 ZMMReg hi16_zmm_regs[CPU_NB_REGS];
1112
1113 /* sysenter registers */
1114 uint32_t sysenter_cs;
1115 target_ulong sysenter_esp;
1116 target_ulong sysenter_eip;
1117 uint64_t star;
1118
1119 uint64_t vm_hsave;
1120
1121 #ifdef TARGET_X86_64
1122 target_ulong lstar;
1123 target_ulong cstar;
1124 target_ulong fmask;
1125 target_ulong kernelgsbase;
1126 #endif
1127
1128 uint64_t tsc;
1129 uint64_t tsc_adjust;
1130 uint64_t tsc_deadline;
1131 uint64_t tsc_aux;
1132
1133 uint64_t xcr0;
1134
1135 uint64_t mcg_status;
1136 uint64_t msr_ia32_misc_enable;
1137 uint64_t msr_ia32_feature_control;
1138
1139 uint64_t msr_fixed_ctr_ctrl;
1140 uint64_t msr_global_ctrl;
1141 uint64_t msr_global_status;
1142 uint64_t msr_global_ovf_ctrl;
1143 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1144 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1145 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1146
1147 uint64_t pat;
1148 uint32_t smbase;
1149 uint64_t msr_smi_count;
1150
1151 uint32_t pkru;
1152
1153 uint64_t spec_ctrl;
1154 uint64_t virt_ssbd;
1155
1156 /* End of state preserved by INIT (dummy marker). */
1157 struct {} end_init_save;
1158
1159 uint64_t system_time_msr;
1160 uint64_t wall_clock_msr;
1161 uint64_t steal_time_msr;
1162 uint64_t async_pf_en_msr;
1163 uint64_t pv_eoi_en_msr;
1164
1165 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1166 uint64_t msr_hv_hypercall;
1167 uint64_t msr_hv_guest_os_id;
1168 uint64_t msr_hv_tsc;
1169
1170 /* Per-VCPU HV MSRs */
1171 uint64_t msr_hv_vapic;
1172 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
1173 uint64_t msr_hv_runtime;
1174 uint64_t msr_hv_synic_control;
1175 uint64_t msr_hv_synic_evt_page;
1176 uint64_t msr_hv_synic_msg_page;
1177 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1178 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1179 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
1180
1181 uint64_t msr_rtit_ctrl;
1182 uint64_t msr_rtit_status;
1183 uint64_t msr_rtit_output_base;
1184 uint64_t msr_rtit_output_mask;
1185 uint64_t msr_rtit_cr3_match;
1186 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1187
1188 /* exception/interrupt handling */
1189 int error_code;
1190 int exception_is_int;
1191 target_ulong exception_next_eip;
1192 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
1193 union {
1194 struct CPUBreakpoint *cpu_breakpoint[4];
1195 struct CPUWatchpoint *cpu_watchpoint[4];
1196 }; /* break/watchpoints for dr[0..3] */
1197 int old_exception; /* exception in flight */
1198
1199 uint64_t vm_vmcb;
1200 uint64_t tsc_offset;
1201 uint64_t intercept;
1202 uint16_t intercept_cr_read;
1203 uint16_t intercept_cr_write;
1204 uint16_t intercept_dr_read;
1205 uint16_t intercept_dr_write;
1206 uint32_t intercept_exceptions;
1207 uint8_t v_tpr;
1208
1209 /* KVM states, automatically cleared on reset */
1210 uint8_t nmi_injected;
1211 uint8_t nmi_pending;
1212
1213 /* Fields up to this point are cleared by a CPU reset */
1214 struct {} end_reset_fields;
1215
1216 CPU_COMMON
1217
1218 /* Fields after CPU_COMMON are preserved across CPU reset. */
1219
1220 /* processor features (e.g. for CPUID insn) */
1221 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1222 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1223 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1224 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1225 /* Actual level/xlevel/xlevel2 value: */
1226 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
1227 uint32_t cpuid_vendor1;
1228 uint32_t cpuid_vendor2;
1229 uint32_t cpuid_vendor3;
1230 uint32_t cpuid_version;
1231 FeatureWordArray features;
1232 /* Features that were explicitly enabled/disabled */
1233 FeatureWordArray user_features;
1234 uint32_t cpuid_model[12];
1235
1236 /* MTRRs */
1237 uint64_t mtrr_fixed[11];
1238 uint64_t mtrr_deftype;
1239 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1240
1241 /* For KVM */
1242 uint32_t mp_state;
1243 int32_t exception_injected;
1244 int32_t interrupt_injected;
1245 uint8_t soft_interrupt;
1246 uint8_t has_error_code;
1247 uint32_t ins_len;
1248 uint32_t sipi_vector;
1249 bool tsc_valid;
1250 int64_t tsc_khz;
1251 int64_t user_tsc_khz; /* for sanity check only */
1252 void *kvm_xsave_buf;
1253 #if defined(CONFIG_HVF)
1254 HVFX86EmulatorState *hvf_emul;
1255 #endif
1256
1257 uint64_t mcg_cap;
1258 uint64_t mcg_ctl;
1259 uint64_t mcg_ext_ctl;
1260 uint64_t mce_banks[MCE_BANKS_DEF*4];
1261 uint64_t xstate_bv;
1262
1263 /* vmstate */
1264 uint16_t fpus_vmstate;
1265 uint16_t fptag_vmstate;
1266 uint16_t fpregs_format_vmstate;
1267
1268 uint64_t xss;
1269
1270 TPRAccess tpr_access_type;
1271 } CPUX86State;
1272
1273 struct kvm_msrs;
1274
1275 /**
1276 * X86CPU:
1277 * @env: #CPUX86State
1278 * @migratable: If set, only migratable flags will be accepted when "enforce"
1279 * mode is used, and only migratable flags will be included in the "host"
1280 * CPU model.
1281 *
1282 * An x86 CPU.
1283 */
1284 struct X86CPU {
1285 /*< private >*/
1286 CPUState parent_obj;
1287 /*< public >*/
1288
1289 CPUX86State env;
1290
1291 bool hyperv_vapic;
1292 bool hyperv_relaxed_timing;
1293 int hyperv_spinlock_attempts;
1294 char *hyperv_vendor_id;
1295 bool hyperv_time;
1296 bool hyperv_crash;
1297 bool hyperv_reset;
1298 bool hyperv_vpindex;
1299 bool hyperv_runtime;
1300 bool hyperv_synic;
1301 bool hyperv_stimer;
1302 bool hyperv_frequencies;
1303 bool check_cpuid;
1304 bool enforce_cpuid;
1305 bool expose_kvm;
1306 bool expose_tcg;
1307 bool migratable;
1308 bool max_features; /* Enable all supported features automatically */
1309 uint32_t apic_id;
1310
1311 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1312 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1313 bool vmware_cpuid_freq;
1314
1315 /* if true the CPUID code directly forward host cache leaves to the guest */
1316 bool cache_info_passthrough;
1317
1318 /* Features that were filtered out because of missing host capabilities */
1319 uint32_t filtered_features[FEATURE_WORDS];
1320
1321 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1322 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1323 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1324 * capabilities) directly to the guest.
1325 */
1326 bool enable_pmu;
1327
1328 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1329 * disabled by default to avoid breaking migration between QEMU with
1330 * different LMCE configurations.
1331 */
1332 bool enable_lmce;
1333
1334 /* Compatibility bits for old machine types.
1335 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1336 * socket share an virtual l3 cache.
1337 */
1338 bool enable_l3_cache;
1339
1340 /* Compatibility bits for old machine types: */
1341 bool enable_cpuid_0xb;
1342
1343 /* Enable auto level-increase for all CPUID leaves */
1344 bool full_cpuid_auto_level;
1345
1346 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1347 bool fill_mtrr_mask;
1348
1349 /* if true override the phys_bits value with a value read from the host */
1350 bool host_phys_bits;
1351
1352 /* Stop SMI delivery for migration compatibility with old machines */
1353 bool kvm_no_smi_migration;
1354
1355 /* Number of physical address bits supported */
1356 uint32_t phys_bits;
1357
1358 /* in order to simplify APIC support, we leave this pointer to the
1359 user */
1360 struct DeviceState *apic_state;
1361 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1362 Notifier machine_done;
1363
1364 struct kvm_msrs *kvm_msr_buf;
1365
1366 int32_t node_id; /* NUMA node this CPU belongs to */
1367 int32_t socket_id;
1368 int32_t core_id;
1369 int32_t thread_id;
1370
1371 int32_t hv_max_vps;
1372 };
1373
1374 static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1375 {
1376 return container_of(env, X86CPU, env);
1377 }
1378
1379 #define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1380
1381 #define ENV_OFFSET offsetof(X86CPU, env)
1382
1383 #ifndef CONFIG_USER_ONLY
1384 extern struct VMStateDescription vmstate_x86_cpu;
1385 #endif
1386
1387 /**
1388 * x86_cpu_do_interrupt:
1389 * @cpu: vCPU the interrupt is to be handled by.
1390 */
1391 void x86_cpu_do_interrupt(CPUState *cpu);
1392 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1393
1394 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1395 int cpuid, void *opaque);
1396 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1397 int cpuid, void *opaque);
1398 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1399 void *opaque);
1400 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1401 void *opaque);
1402
1403 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1404 Error **errp);
1405
1406 void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1407 int flags);
1408
1409 hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1410
1411 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1412 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1413
1414 void x86_cpu_exec_enter(CPUState *cpu);
1415 void x86_cpu_exec_exit(CPUState *cpu);
1416
1417 void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1418 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1419
1420 int cpu_get_pic_interrupt(CPUX86State *s);
1421 /* MSDOS compatibility mode FPU exception support */
1422 void cpu_set_ferr(CPUX86State *s);
1423
1424 /* this function must always be used to load data in the segment
1425 cache: it synchronizes the hflags with the segment cache values */
1426 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1427 int seg_reg, unsigned int selector,
1428 target_ulong base,
1429 unsigned int limit,
1430 unsigned int flags)
1431 {
1432 SegmentCache *sc;
1433 unsigned int new_hflags;
1434
1435 sc = &env->segs[seg_reg];
1436 sc->selector = selector;
1437 sc->base = base;
1438 sc->limit = limit;
1439 sc->flags = flags;
1440
1441 /* update the hidden flags */
1442 {
1443 if (seg_reg == R_CS) {
1444 #ifdef TARGET_X86_64
1445 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1446 /* long mode */
1447 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1448 env->hflags &= ~(HF_ADDSEG_MASK);
1449 } else
1450 #endif
1451 {
1452 /* legacy / compatibility case */
1453 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1454 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1455 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1456 new_hflags;
1457 }
1458 }
1459 if (seg_reg == R_SS) {
1460 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1461 #if HF_CPL_MASK != 3
1462 #error HF_CPL_MASK is hardcoded
1463 #endif
1464 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1465 }
1466 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1467 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1468 if (env->hflags & HF_CS64_MASK) {
1469 /* zero base assumed for DS, ES and SS in long mode */
1470 } else if (!(env->cr[0] & CR0_PE_MASK) ||
1471 (env->eflags & VM_MASK) ||
1472 !(env->hflags & HF_CS32_MASK)) {
1473 /* XXX: try to avoid this test. The problem comes from the
1474 fact that is real mode or vm86 mode we only modify the
1475 'base' and 'selector' fields of the segment cache to go
1476 faster. A solution may be to force addseg to one in
1477 translate-i386.c. */
1478 new_hflags |= HF_ADDSEG_MASK;
1479 } else {
1480 new_hflags |= ((env->segs[R_DS].base |
1481 env->segs[R_ES].base |
1482 env->segs[R_SS].base) != 0) <<
1483 HF_ADDSEG_SHIFT;
1484 }
1485 env->hflags = (env->hflags &
1486 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1487 }
1488 }
1489
1490 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1491 uint8_t sipi_vector)
1492 {
1493 CPUState *cs = CPU(cpu);
1494 CPUX86State *env = &cpu->env;
1495
1496 env->eip = 0;
1497 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1498 sipi_vector << 12,
1499 env->segs[R_CS].limit,
1500 env->segs[R_CS].flags);
1501 cs->halted = 0;
1502 }
1503
1504 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1505 target_ulong *base, unsigned int *limit,
1506 unsigned int *flags);
1507
1508 /* op_helper.c */
1509 /* used for debug or cpu save/restore */
1510
1511 /* cpu-exec.c */
1512 /* the following helpers are only usable in user mode simulation as
1513 they can trigger unexpected exceptions */
1514 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1515 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1516 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1517 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
1518 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
1519
1520 /* you can call this signal handler from your SIGBUS and SIGSEGV
1521 signal handlers to inform the virtual CPU of exceptions. non zero
1522 is returned if the signal was handled by the virtual CPU. */
1523 int cpu_x86_signal_handler(int host_signum, void *pinfo,
1524 void *puc);
1525
1526 /* cpu.c */
1527 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1528 uint32_t *eax, uint32_t *ebx,
1529 uint32_t *ecx, uint32_t *edx);
1530 void cpu_clear_apic_feature(CPUX86State *env);
1531 void host_cpuid(uint32_t function, uint32_t count,
1532 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1533 void host_vendor_fms(char *vendor, int *family, int *model, int *stepping);
1534
1535 /* helper.c */
1536 int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr, int size,
1537 int is_write, int mmu_idx);
1538 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1539
1540 #ifndef CONFIG_USER_ONLY
1541 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
1542 {
1543 return !!attrs.secure;
1544 }
1545
1546 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
1547 {
1548 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
1549 }
1550
1551 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1552 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1553 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1554 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1555 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1556 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1557 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1558 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1559 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1560 #endif
1561
1562 void breakpoint_handler(CPUState *cs);
1563
1564 /* will be suppressed */
1565 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1566 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1567 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1568 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
1569
1570 /* hw/pc.c */
1571 uint64_t cpu_get_tsc(CPUX86State *env);
1572
1573 #define TARGET_PAGE_BITS 12
1574
1575 #ifdef TARGET_X86_64
1576 #define TARGET_PHYS_ADDR_SPACE_BITS 52
1577 /* ??? This is really 48 bits, sign-extended, but the only thing
1578 accessible to userland with bit 48 set is the VSYSCALL, and that
1579 is handled via other mechanisms. */
1580 #define TARGET_VIRT_ADDR_SPACE_BITS 47
1581 #else
1582 #define TARGET_PHYS_ADDR_SPACE_BITS 36
1583 #define TARGET_VIRT_ADDR_SPACE_BITS 32
1584 #endif
1585
1586 /* XXX: This value should match the one returned by CPUID
1587 * and in exec.c */
1588 # if defined(TARGET_X86_64)
1589 # define TCG_PHYS_ADDR_BITS 40
1590 # else
1591 # define TCG_PHYS_ADDR_BITS 36
1592 # endif
1593
1594 #define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1595
1596 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
1597 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
1598 #define CPU_RESOLVING_TYPE TYPE_X86_CPU
1599
1600 #ifdef TARGET_X86_64
1601 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
1602 #else
1603 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
1604 #endif
1605
1606 #define cpu_signal_handler cpu_x86_signal_handler
1607 #define cpu_list x86_cpu_list
1608
1609 /* MMU modes definitions */
1610 #define MMU_MODE0_SUFFIX _ksmap
1611 #define MMU_MODE1_SUFFIX _user
1612 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1613 #define MMU_KSMAP_IDX 0
1614 #define MMU_USER_IDX 1
1615 #define MMU_KNOSMAP_IDX 2
1616 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1617 {
1618 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1619 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1620 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1621 }
1622
1623 static inline int cpu_mmu_index_kernel(CPUX86State *env)
1624 {
1625 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1626 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1627 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1628 }
1629
1630 #define CC_DST (env->cc_dst)
1631 #define CC_SRC (env->cc_src)
1632 #define CC_SRC2 (env->cc_src2)
1633 #define CC_OP (env->cc_op)
1634
1635 /* n must be a constant to be efficient */
1636 static inline target_long lshift(target_long x, int n)
1637 {
1638 if (n >= 0) {
1639 return x << n;
1640 } else {
1641 return x >> (-n);
1642 }
1643 }
1644
1645 /* float macros */
1646 #define FT0 (env->ft0)
1647 #define ST0 (env->fpregs[env->fpstt].d)
1648 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1649 #define ST1 ST(1)
1650
1651 /* translate.c */
1652 void tcg_x86_init(void);
1653
1654 #include "exec/cpu-all.h"
1655 #include "svm.h"
1656
1657 #if !defined(CONFIG_USER_ONLY)
1658 #include "hw/i386/apic.h"
1659 #endif
1660
1661 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1662 target_ulong *cs_base, uint32_t *flags)
1663 {
1664 *cs_base = env->segs[R_CS].base;
1665 *pc = *cs_base + env->eip;
1666 *flags = env->hflags |
1667 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1668 }
1669
1670 void do_cpu_init(X86CPU *cpu);
1671 void do_cpu_sipi(X86CPU *cpu);
1672
1673 #define MCE_INJECT_BROADCAST 1
1674 #define MCE_INJECT_UNCOND_AO 2
1675
1676 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1677 uint64_t status, uint64_t mcg_status, uint64_t addr,
1678 uint64_t misc, int flags);
1679
1680 /* excp_helper.c */
1681 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1682 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1683 uintptr_t retaddr);
1684 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1685 int error_code);
1686 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1687 int error_code, uintptr_t retaddr);
1688 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1689 int error_code, int next_eip_addend);
1690
1691 /* cc_helper.c */
1692 extern const uint8_t parity_table[256];
1693 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1694
1695 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1696 {
1697 uint32_t eflags = env->eflags;
1698 if (tcg_enabled()) {
1699 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1700 }
1701 return eflags;
1702 }
1703
1704 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1705 * after generating a call to a helper that uses this.
1706 */
1707 static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1708 int update_mask)
1709 {
1710 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1711 CC_OP = CC_OP_EFLAGS;
1712 env->df = 1 - (2 * ((eflags >> 10) & 1));
1713 env->eflags = (env->eflags & ~update_mask) |
1714 (eflags & update_mask) | 0x2;
1715 }
1716
1717 /* load efer and update the corresponding hflags. XXX: do consistency
1718 checks with cpuid bits? */
1719 static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1720 {
1721 env->efer = val;
1722 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1723 if (env->efer & MSR_EFER_LMA) {
1724 env->hflags |= HF_LMA_MASK;
1725 }
1726 if (env->efer & MSR_EFER_SVME) {
1727 env->hflags |= HF_SVME_MASK;
1728 }
1729 }
1730
1731 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1732 {
1733 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1734 }
1735
1736 static inline int32_t x86_get_a20_mask(CPUX86State *env)
1737 {
1738 if (env->hflags & HF_SMM_MASK) {
1739 return -1;
1740 } else {
1741 return env->a20_mask;
1742 }
1743 }
1744
1745 /* fpu_helper.c */
1746 void update_fp_status(CPUX86State *env);
1747 void update_mxcsr_status(CPUX86State *env);
1748
1749 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
1750 {
1751 env->mxcsr = mxcsr;
1752 if (tcg_enabled()) {
1753 update_mxcsr_status(env);
1754 }
1755 }
1756
1757 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
1758 {
1759 env->fpuc = fpuc;
1760 if (tcg_enabled()) {
1761 update_fp_status(env);
1762 }
1763 }
1764
1765 /* mem_helper.c */
1766 void helper_lock_init(void);
1767
1768 /* svm_helper.c */
1769 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1770 uint64_t param, uintptr_t retaddr);
1771 void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1,
1772 uintptr_t retaddr);
1773 void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1);
1774
1775 /* seg_helper.c */
1776 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1777
1778 /* smm_helper.c */
1779 void do_smm_enter(X86CPU *cpu);
1780
1781 /* apic.c */
1782 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1783 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1784 TPRAccess access);
1785
1786
1787 /* Change the value of a KVM-specific default
1788 *
1789 * If value is NULL, no default will be set and the original
1790 * value from the CPU model table will be kept.
1791 *
1792 * It is valid to call this function only for properties that
1793 * are already present in the kvm_default_props table.
1794 */
1795 void x86_cpu_change_kvm_default(const char *prop, const char *value);
1796
1797 /* mpx_helper.c */
1798 void cpu_sync_bndcs_hflags(CPUX86State *env);
1799
1800 /* Return name of 32-bit register, from a R_* constant */
1801 const char *get_register_name_32(unsigned int reg);
1802
1803 void enable_compat_apic_id_mode(void);
1804
1805 #define APIC_DEFAULT_ADDRESS 0xfee00000
1806 #define APIC_SPACE_SIZE 0x100000
1807
1808 void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1809 fprintf_function cpu_fprintf, int flags);
1810
1811 /* cpu.c */
1812 bool cpu_is_bsp(X86CPU *cpu);
1813
1814 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf);
1815 void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf);
1816 void x86_update_hflags(CPUX86State* env);
1817
1818 #endif /* I386_CPU_H */