]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/msr-index.h
x86/bugs: Rename SSBD_NO to SSB_NO
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / msr-index.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
4bc5aa91 3
053080a9
BP
4/*
5 * CPU model specific register (MSR) numbers.
6 *
7 * Do not add new entries to this file unless the definitions are shared
8 * between multiple compilation units.
9 */
4bc5aa91
PA
10
11/* x86-64 specific MSRs */
12#define MSR_EFER 0xc0000080 /* extended feature register */
13#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
14#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
15#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
16#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
17#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
18#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
19#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
5df97400 20#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
4bc5aa91
PA
21
22/* EFER bits: */
23#define _EFER_SCE 0 /* SYSCALL/SYSRET */
24#define _EFER_LME 8 /* Long mode enable */
25#define _EFER_LMA 10 /* Long mode active (read-only) */
26#define _EFER_NX 11 /* No execute enable */
9962d032 27#define _EFER_SVME 12 /* Enable virtualization */
eec4b140 28#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
d2062693 29#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
4bc5aa91
PA
30
31#define EFER_SCE (1<<_EFER_SCE)
32#define EFER_LME (1<<_EFER_LME)
33#define EFER_LMA (1<<_EFER_LMA)
34#define EFER_NX (1<<_EFER_NX)
9962d032 35#define EFER_SVME (1<<_EFER_SVME)
eec4b140 36#define EFER_LMSLE (1<<_EFER_LMSLE)
d2062693 37#define EFER_FFXSR (1<<_EFER_FFXSR)
4bc5aa91
PA
38
39/* Intel MSRs. Some also available on other CPUs */
3f5a7896 40
9bd7f4a8
DW
41#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */
42#define SPEC_CTRL_IBRS (1 << 0) /* Indirect Branch Restricted Speculation */
43#define SPEC_CTRL_STIBP (1 << 1) /* Single Thread Indirect Branch Predictors */
0c0f6741
KRW
44#define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */
45#define SPEC_CTRL_SSBD (1 << SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */
9bd7f4a8
DW
46
47#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */
48#define PRED_CMD_IBPB (1 << 0) /* Indirect Branch Prediction Barrier */
49
3f5a7896
TL
50#define MSR_PPIN_CTL 0x0000004e
51#define MSR_PPIN 0x0000004f
52
4bc5aa91
PA
53#define MSR_IA32_PERFCTR0 0x000000c1
54#define MSR_IA32_PERFCTR1 0x000000c2
55#define MSR_FSB_FREQ 0x000000cd
5369a21e 56#define MSR_PLATFORM_INFO 0x000000ce
90218ac7
KH
57#define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
58#define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
4bc5aa91 59
40496c8e 60#define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
14796fca
LB
61#define NHM_C3_AUTO_DEMOTE (1UL << 25)
62#define NHM_C1_AUTO_DEMOTE (1UL << 26)
bfb53ccf 63#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
9c63a650
LB
64#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
65#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
14796fca 66
4bc5aa91 67#define MSR_MTRRcap 0x000000fe
9bd7f4a8
DW
68
69#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a
70#define ARCH_CAP_RDCL_NO (1 << 0) /* Not susceptible to Meltdown */
71#define ARCH_CAP_IBRS_ALL (1 << 1) /* Enhanced IBRS support */
f3fbc8b4 72#define ARCH_CAP_SSB_NO (1 << 4) /*
2b83aba8 73 * Not susceptible to Speculative Store Bypass
0c0f6741
KRW
74 * attack, so no Speculative Store Bypass
75 * control required.
2b83aba8 76 */
9bd7f4a8 77
4bc5aa91 78#define MSR_IA32_BBL_CR_CTL 0x00000119
91c9c3ed 79#define MSR_IA32_BBL_CR_CTL3 0x0000011e
4bc5aa91
PA
80
81#define MSR_IA32_SYSENTER_CS 0x00000174
82#define MSR_IA32_SYSENTER_ESP 0x00000175
83#define MSR_IA32_SYSENTER_EIP 0x00000176
84
85#define MSR_IA32_MCG_CAP 0x00000179
86#define MSR_IA32_MCG_STATUS 0x0000017a
87#define MSR_IA32_MCG_CTL 0x0000017b
bc12edb8 88#define MSR_IA32_MCG_EXT_CTL 0x000004d0
4bc5aa91 89
a7e3ed1e
AK
90#define MSR_OFFCORE_RSP_0 0x000001a6
91#define MSR_OFFCORE_RSP_1 0x000001a7
c4d30668
LB
92#define MSR_TURBO_RATIO_LIMIT 0x000001ad
93#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
94#define MSR_TURBO_RATIO_LIMIT2 0x000001af
a7e3ed1e 95
225ce539
SE
96#define MSR_LBR_SELECT 0x000001c8
97#define MSR_LBR_TOS 0x000001c9
98#define MSR_LBR_NHM_FROM 0x00000680
99#define MSR_LBR_NHM_TO 0x000006c0
100#define MSR_LBR_CORE_FROM 0x00000040
101#define MSR_LBR_CORE_TO 0x00000060
102
b83ff1c8
AK
103#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
104#define LBR_INFO_MISPRED BIT_ULL(63)
105#define LBR_INFO_IN_TX BIT_ULL(62)
106#define LBR_INFO_ABORT BIT_ULL(61)
107#define LBR_INFO_CYCLES 0xffff
108
4bc5aa91
PA
109#define MSR_IA32_PEBS_ENABLE 0x000003f1
110#define MSR_IA32_DS_AREA 0x00000600
111#define MSR_IA32_PERF_CAPABILITIES 0x00000345
f20093ee 112#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
4bc5aa91 113
52ca9ced 114#define MSR_IA32_RTIT_CTL 0x00000570
52ca9ced 115#define MSR_IA32_RTIT_STATUS 0x00000571
f127fa09
AS
116#define MSR_IA32_RTIT_ADDR0_A 0x00000580
117#define MSR_IA32_RTIT_ADDR0_B 0x00000581
118#define MSR_IA32_RTIT_ADDR1_A 0x00000582
119#define MSR_IA32_RTIT_ADDR1_B 0x00000583
120#define MSR_IA32_RTIT_ADDR2_A 0x00000584
121#define MSR_IA32_RTIT_ADDR2_B 0x00000585
122#define MSR_IA32_RTIT_ADDR3_A 0x00000586
123#define MSR_IA32_RTIT_ADDR3_B 0x00000587
52ca9ced
AS
124#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
125#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
126#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
127
4bc5aa91
PA
128#define MSR_MTRRfix64K_00000 0x00000250
129#define MSR_MTRRfix16K_80000 0x00000258
130#define MSR_MTRRfix16K_A0000 0x00000259
131#define MSR_MTRRfix4K_C0000 0x00000268
132#define MSR_MTRRfix4K_C8000 0x00000269
133#define MSR_MTRRfix4K_D0000 0x0000026a
134#define MSR_MTRRfix4K_D8000 0x0000026b
135#define MSR_MTRRfix4K_E0000 0x0000026c
136#define MSR_MTRRfix4K_E8000 0x0000026d
137#define MSR_MTRRfix4K_F0000 0x0000026e
138#define MSR_MTRRfix4K_F8000 0x0000026f
139#define MSR_MTRRdefType 0x000002ff
140
2e5d9c85 141#define MSR_IA32_CR_PAT 0x00000277
142
4bc5aa91
PA
143#define MSR_IA32_DEBUGCTLMSR 0x000001d9
144#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
145#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
146#define MSR_IA32_LASTINTFROMIP 0x000001dd
147#define MSR_IA32_LASTINTTOIP 0x000001de
148
d2499d8b 149/* DEBUGCTLMSR bits (others vary by model): */
7c5ecaf7 150#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
b9894a2f 151#define DEBUGCTLMSR_BTF_SHIFT 1
7c5ecaf7
PZ
152#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
153#define DEBUGCTLMSR_TR (1UL << 6)
154#define DEBUGCTLMSR_BTS (1UL << 7)
155#define DEBUGCTLMSR_BTINT (1UL << 8)
156#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
157#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
158#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
6089327f
KL
159#define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
160#define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
d2499d8b 161
d0dc8494
AK
162#define MSR_PEBS_FRONTEND 0x000003f7
163
67920418
LB
164#define MSR_IA32_POWER_CTL 0x000001fc
165
4bc5aa91
PA
166#define MSR_IA32_MC0_CTL 0x00000400
167#define MSR_IA32_MC0_STATUS 0x00000401
168#define MSR_IA32_MC0_ADDR 0x00000402
169#define MSR_IA32_MC0_MISC 0x00000403
170
9c63a650
LB
171/* C-state Residency Counters */
172#define MSR_PKG_C3_RESIDENCY 0x000003f8
173#define MSR_PKG_C6_RESIDENCY 0x000003f9
0539ba11 174#define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
9c63a650
LB
175#define MSR_PKG_C7_RESIDENCY 0x000003fa
176#define MSR_CORE_C3_RESIDENCY 0x000003fc
177#define MSR_CORE_C6_RESIDENCY 0x000003fd
178#define MSR_CORE_C7_RESIDENCY 0x000003fe
fb5d4327 179#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
9c63a650 180#define MSR_PKG_C2_RESIDENCY 0x0000060d
ca58710f
KCA
181#define MSR_PKG_C8_RESIDENCY 0x00000630
182#define MSR_PKG_C9_RESIDENCY 0x00000631
183#define MSR_PKG_C10_RESIDENCY 0x00000632
9c63a650 184
5a63426e
LB
185/* Interrupt Response Limit */
186#define MSR_PKGC3_IRTL 0x0000060a
187#define MSR_PKGC6_IRTL 0x0000060b
188#define MSR_PKGC7_IRTL 0x0000060c
189#define MSR_PKGC8_IRTL 0x00000633
190#define MSR_PKGC9_IRTL 0x00000634
191#define MSR_PKGC10_IRTL 0x00000635
192
3fc808aa
LB
193/* Run Time Average Power Limiting (RAPL) Interface */
194
195#define MSR_RAPL_POWER_UNIT 0x00000606
196
197#define MSR_PKG_POWER_LIMIT 0x00000610
198#define MSR_PKG_ENERGY_STATUS 0x00000611
199#define MSR_PKG_PERF_STATUS 0x00000613
200#define MSR_PKG_POWER_INFO 0x00000614
201
202#define MSR_DRAM_POWER_LIMIT 0x00000618
203#define MSR_DRAM_ENERGY_STATUS 0x00000619
204#define MSR_DRAM_PERF_STATUS 0x0000061b
205#define MSR_DRAM_POWER_INFO 0x0000061c
206
207#define MSR_PP0_POWER_LIMIT 0x00000638
208#define MSR_PP0_ENERGY_STATUS 0x00000639
209#define MSR_PP0_POLICY 0x0000063a
210#define MSR_PP0_PERF_STATUS 0x0000063b
211
212#define MSR_PP1_POWER_LIMIT 0x00000640
213#define MSR_PP1_ENERGY_STATUS 0x00000641
214#define MSR_PP1_POLICY 0x00000642
215
4a6772f5 216/* Config TDP MSRs */
6fb3143b
LB
217#define MSR_CONFIG_TDP_NOMINAL 0x00000648
218#define MSR_CONFIG_TDP_LEVEL_1 0x00000649
219#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
220#define MSR_CONFIG_TDP_CONTROL 0x0000064B
221#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
222
dcee75b3
SP
223#define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
224
0b2bb692
LB
225#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
226#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
227#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
228#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
229
144b44b1 230#define MSR_CORE_C1_RES 0x00000660
0539ba11 231#define MSR_MODULE_C6_RES_MS 0x00000664
144b44b1 232
8c058d53
LB
233#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
234#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
235
8a34fd02
LB
236#define MSR_ATOM_CORE_RATIOS 0x0000066a
237#define MSR_ATOM_CORE_VIDS 0x0000066b
238#define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
239#define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
240
241
3a9a941d
LB
242#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
243#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
244#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
245
2f86dc4c
DB
246/* Hardware P state interface */
247#define MSR_PPERF 0x0000064e
248#define MSR_PERF_LIMIT_REASONS 0x0000064f
249#define MSR_PM_ENABLE 0x00000770
250#define MSR_HWP_CAPABILITIES 0x00000771
251#define MSR_HWP_REQUEST_PKG 0x00000772
252#define MSR_HWP_INTERRUPT 0x00000773
253#define MSR_HWP_REQUEST 0x00000774
254#define MSR_HWP_STATUS 0x00000777
255
256/* CPUID.6.EAX */
257#define HWP_BASE_BIT (1<<7)
258#define HWP_NOTIFICATIONS_BIT (1<<8)
259#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
260#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
261#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
262
263/* IA32_HWP_CAPABILITIES */
670e27d8
LB
264#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
265#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
266#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
267#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
2f86dc4c
DB
268
269/* IA32_HWP_REQUEST */
270#define HWP_MIN_PERF(x) (x & 0xff)
271#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
272#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
2fc49cb0 273#define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
8d84e906
LB
274#define HWP_EPP_PERFORMANCE 0x00
275#define HWP_EPP_BALANCE_PERFORMANCE 0x80
276#define HWP_EPP_BALANCE_POWERSAVE 0xC0
277#define HWP_EPP_POWERSAVE 0xFF
2fc49cb0
LB
278#define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
279#define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
2f86dc4c
DB
280
281/* IA32_HWP_STATUS */
282#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
283#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
284
285/* IA32_HWP_INTERRUPT */
286#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
287#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
288
5bbc097d
JR
289#define MSR_AMD64_MC0_MASK 0xc0010044
290
a2d32bcb
AK
291#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
292#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
293#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
294#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
295
5bbc097d
JR
296#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
297
03195c6b
AK
298/* These are consecutive and not in the normal 4er MCE bank block */
299#define MSR_IA32_MC0_CTL2 0x00000280
a2d32bcb
AK
300#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
301
4bc5aa91
PA
302#define MSR_P6_PERFCTR0 0x000000c1
303#define MSR_P6_PERFCTR1 0x000000c2
304#define MSR_P6_EVNTSEL0 0x00000186
305#define MSR_P6_EVNTSEL1 0x00000187
306
e717bf4e
VW
307#define MSR_KNC_PERFCTR0 0x00000020
308#define MSR_KNC_PERFCTR1 0x00000021
309#define MSR_KNC_EVNTSEL0 0x00000028
310#define MSR_KNC_EVNTSEL1 0x00000029
311
069e0c3c
AK
312/* Alternative perfctr range with full access. */
313#define MSR_IA32_PMC0 0x000004c1
314
4f8a6b1a 315/* AMD64 MSRs. Not complete. See the architecture manual for a more
4bc5aa91 316 complete list. */
4f8a6b1a 317
29d0887f 318#define MSR_AMD64_PATCH_LEVEL 0x0000008b
fbc0db76 319#define MSR_AMD64_TSC_RATIO 0xc0000104
12db648c 320#define MSR_AMD64_NB_CFG 0xc001001f
29d0887f 321#define MSR_AMD64_PATCH_LOADER 0xc0010020
035a02c1
AH
322#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
323#define MSR_AMD64_OSVW_STATUS 0xc0010141
3b564968 324#define MSR_AMD64_LS_CFG 0xc0011020
67ec6607 325#define MSR_AMD64_DC_CFG 0xc0011022
f0322bd3 326#define MSR_AMD64_BU_CFG2 0xc001102a
4f8a6b1a
SE
327#define MSR_AMD64_IBSFETCHCTL 0xc0011030
328#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
329#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
b7074f1f
RR
330#define MSR_AMD64_IBSFETCH_REG_COUNT 3
331#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
4f8a6b1a
SE
332#define MSR_AMD64_IBSOPCTL 0xc0011033
333#define MSR_AMD64_IBSOPRIP 0xc0011034
334#define MSR_AMD64_IBSOPDATA 0xc0011035
335#define MSR_AMD64_IBSOPDATA2 0xc0011036
336#define MSR_AMD64_IBSOPDATA3 0xc0011037
337#define MSR_AMD64_IBSDCLINAD 0xc0011038
338#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
b7074f1f
RR
339#define MSR_AMD64_IBSOP_REG_COUNT 7
340#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
4f8a6b1a 341#define MSR_AMD64_IBSCTL 0xc001103a
25da6950 342#define MSR_AMD64_IBSBRTARGET 0xc001103b
904cb367 343#define MSR_AMD64_IBSOPDATA4 0xc001103d
b7074f1f 344#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
4f8a6b1a 345
08e65b2a
TL
346#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f
347
aaf24884
HR
348/* Fam 17h MSRs */
349#define MSR_F17H_IRPERF 0xc00000e9
350
c43ca509
JS
351/* Fam 16h MSRs */
352#define MSR_F16H_L2I_PERF_CTL 0xc0010230
353#define MSR_F16H_L2I_PERF_CTR 0xc0010231
d6d55f0b
JS
354#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
355#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
356#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
357#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
c43ca509 358
da169f5d
RR
359/* Fam 15h MSRs */
360#define MSR_F15H_PERF_CTL 0xc0010200
361#define MSR_F15H_PERF_CTR 0xc0010201
e259514e
JS
362#define MSR_F15H_NB_PERF_CTL 0xc0010240
363#define MSR_F15H_NB_PERF_CTR 0xc0010241
8a224261 364#define MSR_F15H_PTSC 0xc0010280
ae8b7875 365#define MSR_F15H_IC_CFG 0xc0011021
f93a37e2 366#define MSR_F15H_IC_CFG_DIS_IND BIT_ULL(14)
da169f5d 367
2274c33e
YL
368/* Fam 10h MSRs */
369#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
370#define FAM10H_MMIO_CONF_ENABLE (1<<0)
371#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
372#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
37db6c8f 373#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
2274c33e 374#define FAM10H_MMIO_CONF_BASE_SHIFT 20
9d260ebc 375#define MSR_FAM10H_NODE_ID 0xc001100c
bde94319
TL
376#define MSR_F10H_DECFG 0xc0011029
377#define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1
dc39f26b 378#define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
2274c33e 379
4f8a6b1a
SE
380/* K8 MSRs */
381#define MSR_K8_TOP_MEM1 0xc001001a
382#define MSR_K8_TOP_MEM2 0xc001001d
383#define MSR_K8_SYSCFG 0xc0010010
aa83f3f2
TG
384#define MSR_K8_INT_PENDING_MSG 0xc0010055
385/* C1E active bits in int pending message */
386#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
8346ea17 387#define MSR_K8_TSEG_ADDR 0xc0010112
3afb1121 388#define MSR_K8_TSEG_MASK 0xc0010113
4f8a6b1a
SE
389#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
390#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
391#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
392
393/* K7 MSRs */
4bc5aa91
PA
394#define MSR_K7_EVNTSEL0 0xc0010000
395#define MSR_K7_PERFCTR0 0xc0010004
396#define MSR_K7_EVNTSEL1 0xc0010001
397#define MSR_K7_PERFCTR1 0xc0010005
398#define MSR_K7_EVNTSEL2 0xc0010002
399#define MSR_K7_PERFCTR2 0xc0010006
400#define MSR_K7_EVNTSEL3 0xc0010003
401#define MSR_K7_PERFCTR3 0xc0010007
4bc5aa91 402#define MSR_K7_CLK_CTL 0xc001001b
4bc5aa91 403#define MSR_K7_HWCR 0xc0010015
4bc5aa91
PA
404#define MSR_K7_FID_VID_CTL 0xc0010041
405#define MSR_K7_FID_VID_STATUS 0xc0010042
4bc5aa91
PA
406
407/* K6 MSRs */
4bc5aa91
PA
408#define MSR_K6_WHCR 0xc0000082
409#define MSR_K6_UWCCR 0xc0000085
410#define MSR_K6_EPMR 0xc0000086
411#define MSR_K6_PSOR 0xc0000087
412#define MSR_K6_PFIR 0xc0000088
413
414/* Centaur-Hauls/IDT defined MSRs. */
415#define MSR_IDT_FCR1 0x00000107
416#define MSR_IDT_FCR2 0x00000108
417#define MSR_IDT_FCR3 0x00000109
418#define MSR_IDT_FCR4 0x0000010a
419
420#define MSR_IDT_MCR0 0x00000110
421#define MSR_IDT_MCR1 0x00000111
422#define MSR_IDT_MCR2 0x00000112
423#define MSR_IDT_MCR3 0x00000113
424#define MSR_IDT_MCR4 0x00000114
425#define MSR_IDT_MCR5 0x00000115
426#define MSR_IDT_MCR6 0x00000116
427#define MSR_IDT_MCR7 0x00000117
428#define MSR_IDT_MCR_CTRL 0x00000120
429
430/* VIA Cyrix defined MSRs*/
431#define MSR_VIA_FCR 0x00001107
432#define MSR_VIA_LONGHAUL 0x0000110a
433#define MSR_VIA_RNG 0x0000110b
434#define MSR_VIA_BCR2 0x00001147
435
436/* Transmeta defined MSRs */
437#define MSR_TMTA_LONGRUN_CTRL 0x80868010
438#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
439#define MSR_TMTA_LRTI_READOUT 0x80868018
440#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
441
442/* Intel defined MSRs. */
443#define MSR_IA32_P5_MC_ADDR 0x00000000
444#define MSR_IA32_P5_MC_TYPE 0x00000001
445#define MSR_IA32_TSC 0x00000010
446#define MSR_IA32_PLATFORM_ID 0x00000017
447#define MSR_IA32_EBL_CR_POWERON 0x0000002a
b9a52c4b 448#define MSR_EBC_FREQUENCY_ID 0x0000002c
1ed51011 449#define MSR_SMI_COUNT 0x00000034
315a6558 450#define MSR_IA32_FEATURE_CONTROL 0x0000003a
ba904635 451#define MSR_IA32_TSC_ADJUST 0x0000003b
da8999d3 452#define MSR_IA32_BNDCFGS 0x00000d90
4bc5aa91 453
4531662d
JM
454#define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
455
6229ad27
FY
456#define MSR_IA32_XSS 0x00000da0
457
cafd6659
SW
458#define FEATURE_CONTROL_LOCKED (1<<0)
459#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
460#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
bc12edb8 461#define FEATURE_CONTROL_LMCE (1<<20)
4632cd99
TC
462#define FEATURE_ENABLE_IBRS (1<<0)
463#define FEATURE_SET_IBPB (1<<0)
defed7ed 464
4bc5aa91
PA
465#define MSR_IA32_APICBASE 0x0000001b
466#define MSR_IA32_APICBASE_BSP (1<<8)
467#define MSR_IA32_APICBASE_ENABLE (1<<11)
468#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
469
b90dfb04
LJ
470#define MSR_IA32_TSCDEADLINE 0x000006e0
471
4bc5aa91
PA
472#define MSR_IA32_UCODE_WRITE 0x00000079
473#define MSR_IA32_UCODE_REV 0x0000008b
474
e9ac033e
EK
475#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
476#define MSR_IA32_SMBASE 0x0000009e
477
4bc5aa91
PA
478#define MSR_IA32_PERF_STATUS 0x00000198
479#define MSR_IA32_PERF_CTL 0x00000199
e7ddf4b7 480#define INTEL_PERF_CTL_MASK 0xffff
f594065f 481#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
3dc9a633
MG
482#define MSR_AMD_PERF_STATUS 0xc0010063
483#define MSR_AMD_PERF_CTL 0xc0010062
4bc5aa91
PA
484
485#define MSR_IA32_MPERF 0x000000e7
486#define MSR_IA32_APERF 0x000000e8
487
488#define MSR_IA32_THERM_CONTROL 0x0000019a
489#define MSR_IA32_THERM_INTERRUPT 0x0000019b
ba2d0f2b 490
9792db61
FY
491#define THERM_INT_HIGH_ENABLE (1 << 0)
492#define THERM_INT_LOW_ENABLE (1 << 1)
493#define THERM_INT_PLN_ENABLE (1 << 24)
ba2d0f2b 494
4bc5aa91 495#define MSR_IA32_THERM_STATUS 0x0000019c
ba2d0f2b
TG
496
497#define THERM_STATUS_PROCHOT (1 << 0)
9792db61 498#define THERM_STATUS_POWER_LIMIT (1 << 10)
ba2d0f2b 499
f3a0867b
BZ
500#define MSR_THERM2_CTL 0x0000019d
501
502#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
503
4bc5aa91
PA
504#define MSR_IA32_MISC_ENABLE 0x000001a0
505
a321cedb
CE
506#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
507
98af7459 508#define MSR_MISC_FEATURE_CONTROL 0x000001a4
2f86dc4c
DB
509#define MSR_MISC_PWR_MGMT 0x000001aa
510
23016bf0 511#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
d0117a0e
LB
512#define ENERGY_PERF_BIAS_PERFORMANCE 0
513#define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
514#define ENERGY_PERF_BIAS_NORMAL 6
515#define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
516#define ENERGY_PERF_BIAS_POWERSAVE 15
23016bf0 517
9792db61
FY
518#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
519
520#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
521#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
522
523#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
524
525#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
526#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
527#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
528
9e76a97e
D
529/* Thermal Thresholds Support */
530#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
531#define THERM_SHIFT_THRESHOLD0 8
532#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
533#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
534#define THERM_SHIFT_THRESHOLD1 16
535#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
536#define THERM_STATUS_THRESHOLD0 (1 << 6)
537#define THERM_LOG_THRESHOLD0 (1 << 7)
538#define THERM_STATUS_THRESHOLD1 (1 << 8)
539#define THERM_LOG_THRESHOLD1 (1 << 9)
540
bdf21a49 541/* MISC_ENABLE bits: architectural */
0b131be8
PA
542#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
543#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
544#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
545#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
546#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
547#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
548#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
549#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
550#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
551#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
552#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
553#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
554#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
555#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
556#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
c45f7736 557#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
0b131be8
PA
558#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
559#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
560#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
561#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
bdf21a49
PA
562
563/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
0b131be8
PA
564#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
565#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
566#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
567#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
568#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
569#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
570#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
571#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
572#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
573#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
574#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
575#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
576#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
577#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
578#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
579#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
580#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
581#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
582#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
583#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
584#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
585#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
586#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
587#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
588#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
589#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
590#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
591#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
592#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
593#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
bdf21a49 594
ab6d9468
KH
595/* MISC_FEATURES_ENABLES non-architectural features */
596#define MSR_MISC_FEATURES_ENABLES 0x00000140
ae47eda9 597
e9ea1e7f
KH
598#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
599#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
ab6d9468 600#define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
ae47eda9 601
279f1461
SS
602#define MSR_IA32_TSC_DEADLINE 0x000006E0
603
4bc5aa91
PA
604/* P4/Xeon+ specific */
605#define MSR_IA32_MCG_EAX 0x00000180
606#define MSR_IA32_MCG_EBX 0x00000181
607#define MSR_IA32_MCG_ECX 0x00000182
608#define MSR_IA32_MCG_EDX 0x00000183
609#define MSR_IA32_MCG_ESI 0x00000184
610#define MSR_IA32_MCG_EDI 0x00000185
611#define MSR_IA32_MCG_EBP 0x00000186
612#define MSR_IA32_MCG_ESP 0x00000187
613#define MSR_IA32_MCG_EFLAGS 0x00000188
614#define MSR_IA32_MCG_EIP 0x00000189
615#define MSR_IA32_MCG_RESERVED 0x0000018a
616
617/* Pentium IV performance counter MSRs */
618#define MSR_P4_BPU_PERFCTR0 0x00000300
619#define MSR_P4_BPU_PERFCTR1 0x00000301
620#define MSR_P4_BPU_PERFCTR2 0x00000302
621#define MSR_P4_BPU_PERFCTR3 0x00000303
622#define MSR_P4_MS_PERFCTR0 0x00000304
623#define MSR_P4_MS_PERFCTR1 0x00000305
624#define MSR_P4_MS_PERFCTR2 0x00000306
625#define MSR_P4_MS_PERFCTR3 0x00000307
626#define MSR_P4_FLAME_PERFCTR0 0x00000308
627#define MSR_P4_FLAME_PERFCTR1 0x00000309
628#define MSR_P4_FLAME_PERFCTR2 0x0000030a
629#define MSR_P4_FLAME_PERFCTR3 0x0000030b
630#define MSR_P4_IQ_PERFCTR0 0x0000030c
631#define MSR_P4_IQ_PERFCTR1 0x0000030d
632#define MSR_P4_IQ_PERFCTR2 0x0000030e
633#define MSR_P4_IQ_PERFCTR3 0x0000030f
634#define MSR_P4_IQ_PERFCTR4 0x00000310
635#define MSR_P4_IQ_PERFCTR5 0x00000311
636#define MSR_P4_BPU_CCCR0 0x00000360
637#define MSR_P4_BPU_CCCR1 0x00000361
638#define MSR_P4_BPU_CCCR2 0x00000362
639#define MSR_P4_BPU_CCCR3 0x00000363
640#define MSR_P4_MS_CCCR0 0x00000364
641#define MSR_P4_MS_CCCR1 0x00000365
642#define MSR_P4_MS_CCCR2 0x00000366
643#define MSR_P4_MS_CCCR3 0x00000367
644#define MSR_P4_FLAME_CCCR0 0x00000368
645#define MSR_P4_FLAME_CCCR1 0x00000369
646#define MSR_P4_FLAME_CCCR2 0x0000036a
647#define MSR_P4_FLAME_CCCR3 0x0000036b
648#define MSR_P4_IQ_CCCR0 0x0000036c
649#define MSR_P4_IQ_CCCR1 0x0000036d
650#define MSR_P4_IQ_CCCR2 0x0000036e
651#define MSR_P4_IQ_CCCR3 0x0000036f
652#define MSR_P4_IQ_CCCR4 0x00000370
653#define MSR_P4_IQ_CCCR5 0x00000371
654#define MSR_P4_ALF_ESCR0 0x000003ca
655#define MSR_P4_ALF_ESCR1 0x000003cb
656#define MSR_P4_BPU_ESCR0 0x000003b2
657#define MSR_P4_BPU_ESCR1 0x000003b3
658#define MSR_P4_BSU_ESCR0 0x000003a0
659#define MSR_P4_BSU_ESCR1 0x000003a1
660#define MSR_P4_CRU_ESCR0 0x000003b8
661#define MSR_P4_CRU_ESCR1 0x000003b9
662#define MSR_P4_CRU_ESCR2 0x000003cc
663#define MSR_P4_CRU_ESCR3 0x000003cd
664#define MSR_P4_CRU_ESCR4 0x000003e0
665#define MSR_P4_CRU_ESCR5 0x000003e1
666#define MSR_P4_DAC_ESCR0 0x000003a8
667#define MSR_P4_DAC_ESCR1 0x000003a9
668#define MSR_P4_FIRM_ESCR0 0x000003a4
669#define MSR_P4_FIRM_ESCR1 0x000003a5
670#define MSR_P4_FLAME_ESCR0 0x000003a6
671#define MSR_P4_FLAME_ESCR1 0x000003a7
672#define MSR_P4_FSB_ESCR0 0x000003a2
673#define MSR_P4_FSB_ESCR1 0x000003a3
674#define MSR_P4_IQ_ESCR0 0x000003ba
675#define MSR_P4_IQ_ESCR1 0x000003bb
676#define MSR_P4_IS_ESCR0 0x000003b4
677#define MSR_P4_IS_ESCR1 0x000003b5
678#define MSR_P4_ITLB_ESCR0 0x000003b6
679#define MSR_P4_ITLB_ESCR1 0x000003b7
680#define MSR_P4_IX_ESCR0 0x000003c8
681#define MSR_P4_IX_ESCR1 0x000003c9
682#define MSR_P4_MOB_ESCR0 0x000003aa
683#define MSR_P4_MOB_ESCR1 0x000003ab
684#define MSR_P4_MS_ESCR0 0x000003c0
685#define MSR_P4_MS_ESCR1 0x000003c1
686#define MSR_P4_PMH_ESCR0 0x000003ac
687#define MSR_P4_PMH_ESCR1 0x000003ad
688#define MSR_P4_RAT_ESCR0 0x000003bc
689#define MSR_P4_RAT_ESCR1 0x000003bd
690#define MSR_P4_SAAT_ESCR0 0x000003ae
691#define MSR_P4_SAAT_ESCR1 0x000003af
692#define MSR_P4_SSU_ESCR0 0x000003be
693#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
694
695#define MSR_P4_TBPU_ESCR0 0x000003c2
696#define MSR_P4_TBPU_ESCR1 0x000003c3
697#define MSR_P4_TC_ESCR0 0x000003c4
698#define MSR_P4_TC_ESCR1 0x000003c5
699#define MSR_P4_U2L_ESCR0 0x000003b0
700#define MSR_P4_U2L_ESCR1 0x000003b1
701
cb7d6b50
LM
702#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
703
4bc5aa91
PA
704/* Intel Core-based CPU performance counters */
705#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
706#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
707#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
708#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
709#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
710#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
711#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
712
713/* Geode defined MSRs */
714#define MSR_GEODE_BUSCONT_CONF0 0x00001900
715
315a6558
SY
716/* Intel VT MSRs */
717#define MSR_IA32_VMX_BASIC 0x00000480
718#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
719#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
720#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
721#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
722#define MSR_IA32_VMX_MISC 0x00000485
723#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
724#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
725#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
726#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
727#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
728#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
729#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
b87a51ae
NHE
730#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
731#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
732#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
733#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
cae50139 734#define MSR_IA32_VMX_VMFUNC 0x00000491
b87a51ae
NHE
735
736/* VMX_BASIC bits and bitmasks */
737#define VMX_BASIC_VMCS_SIZE_SHIFT 32
3dbcd8da 738#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
b87a51ae
NHE
739#define VMX_BASIC_64 0x0001000000000000LLU
740#define VMX_BASIC_MEM_TYPE_SHIFT 50
741#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
742#define VMX_BASIC_MEM_TYPE_WB 6LLU
743#define VMX_BASIC_INOUT 0x0040000000000000LLU
315a6558 744
89662e56
AG
745/* MSR_IA32_VMX_MISC bits */
746#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
7854cbca 747#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
9962d032
AG
748/* AMD-V MSRs */
749
750#define MSR_VM_CR 0xc0010114
0367b433 751#define MSR_VM_IGNNE 0xc0010115
9962d032
AG
752#define MSR_VM_HSAVE_PA 0xc0010117
753
1965aae3 754#endif /* _ASM_X86_MSR_INDEX_H */